Searched refs:Regs (Results 1 - 24 of 24) sorted by relevance

/macosx-10.10/llvmCore-3425.0.34/lib/Target/Hexagon/
H A DHexagonCallingConvLower.h111 unsigned getFirstUnallocated(const unsigned *Regs, unsigned NumRegs) const { argument
113 if (!isAllocated(Regs[i]))
138 unsigned AllocateReg(const unsigned *Regs, unsigned NumRegs) { argument
139 unsigned FirstUnalloc = getFirstUnallocated(Regs, NumRegs);
144 unsigned Reg = Regs[FirstUnalloc];
150 unsigned AllocateReg(const unsigned *Regs, const unsigned *ShadowRegs, argument
152 unsigned FirstUnalloc = getFirstUnallocated(Regs, NumRegs);
157 unsigned Reg = Regs[FirstUnalloc], ShadowReg = ShadowRegs[FirstUnalloc];
/macosx-10.10/llvmCore-3425.0.34/include/llvm/CodeGen/
H A DRegisterScavenging.h143 void setUsed(BitVector &Regs) { argument
144 RegsAvailable.reset(Regs);
146 void setUnused(BitVector &Regs) { argument
147 RegsAvailable |= Regs;
H A DCallingConvLower.h233 unsigned getFirstUnallocated(const uint16_t *Regs, unsigned NumRegs) const { argument
235 if (!isAllocated(Regs[i]))
260 unsigned AllocateReg(const uint16_t *Regs, unsigned NumRegs) { argument
261 unsigned FirstUnalloc = getFirstUnallocated(Regs, NumRegs);
266 unsigned Reg = Regs[FirstUnalloc];
272 unsigned AllocateReg(const uint16_t *Regs, const uint16_t *ShadowRegs, argument
274 unsigned FirstUnalloc = getFirstUnallocated(Regs, NumRegs);
279 unsigned Reg = Regs[FirstUnalloc], ShadowReg = ShadowRegs[FirstUnalloc];
H A DRegisterPressure.h176 void addLiveRegs(ArrayRef<unsigned> Regs);
271 void increasePhysRegPressure(ArrayRef<unsigned> Regs);
272 void decreasePhysRegPressure(ArrayRef<unsigned> Regs);
274 void increaseVirtRegPressure(ArrayRef<unsigned> Regs);
275 void decreaseVirtRegPressure(ArrayRef<unsigned> Regs);
H A DMachineRegisterInfo.h382 void addPhysRegsUsed(const BitVector &Regs) { UsedPhysRegs |= Regs; } argument
/macosx-10.10/JavaScriptCore-7600.1.17/jit/
H A DRegisterSet.h42 template<typename... Regs>
43 explicit RegisterSet(Regs... regs)
115 template<typename RegType, typename... Regs>
116 void setMany(RegType reg, Regs... regs)
/macosx-10.10/llvmCore-3425.0.34/utils/TableGen/
H A DRegisterInfoEmitter.cpp57 const std::vector<CodeGenRegister*> &Regs, bool isCtor);
59 const std::vector<CodeGenRegister*> &Regs,
173 const CodeGenRegister::Set &Regs = RC.getMembers(); local
174 if (Regs.empty())
179 OS << " {" << (*Regs.begin())->getWeight(RegBank)
249 const std::vector<CodeGenRegister*> &Regs,
257 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
258 Record *Reg = Regs[i]->TheDef;
276 std::string Namespace = Regs[0]->TheDef->getValueAsString("Namespace");
324 for (unsigned i = 0, e = Regs
248 EmitRegMappingTables(raw_ostream &OS, const std::vector<CodeGenRegister*> &Regs, bool isCtor) argument
374 EmitRegMapping(raw_ostream &OS, const std::vector<CodeGenRegister*> &Regs, bool isCtor) argument
642 const std::vector<CodeGenRegister*> &Regs = RegBank.getRegisters(); local
1144 const std::vector<CodeGenRegister*> &Regs = RegBank.getRegisters(); local
1231 const SetTheory::RecVec *Regs = RegBank.getSets().expand(CSRSet); local
[all...]
H A DCodeGenRegisters.cpp152 RegUnitIterator(const CodeGenRegister::Set &Regs): argument
153 RegI(Regs.begin()), RegE(Regs.end()), UnitI(), UnitE() {
975 std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register"); local
976 std::sort(Regs.begin(), Regs.end(), LessRecord());
977 Registers.reserve(Regs.size());
979 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
980 getReg(Regs[i]);
1229 CodeGenRegister::Set Regs; member in struct:__anon10873::UberRegSet
1260 const CodeGenRegister::Set &Regs = RegClass->getMembers(); local
1833 computeCoveredRegisters(ArrayRef<Record*> Regs) argument
[all...]
H A DCodeGenTarget.cpp210 const StringMap<CodeGenRegister*> &Regs = getRegBank().getRegistersByName(); local
211 StringMap<CodeGenRegister*>::const_iterator I = Regs.find(Name);
212 if (I == Regs.end())
H A DCodeGenRegisters.h629 // Compute the set of registers completely covered by the registers in Regs.
630 // The returned BitVector will have a bit set for each register in Regs,
632 // registers in Regs.
636 BitVector computeCoveredRegisters(ArrayRef<Record*> Regs);
H A DAsmMatcherEmitter.cpp2137 const std::vector<CodeGenRegister*> &Regs =
2139 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
2140 const CodeGenRegister *Reg = Regs[i];
/macosx-10.10/llvmCore-3425.0.34/lib/CodeGen/
H A DRegisterPressure.cpp86 void RegPressureTracker::increasePhysRegPressure(ArrayRef<unsigned> Regs) { argument
87 for (unsigned I = 0, E = Regs.size(); I != E; ++I)
89 TRI->getMinimalPhysRegClass(Regs[I]), TRI);
94 void RegPressureTracker::decreasePhysRegPressure(ArrayRef<unsigned> Regs) { argument
95 for (unsigned I = 0, E = Regs.size(); I != E; ++I)
96 decreaseSetPressure(CurrSetPressure, TRI->getMinimalPhysRegClass(Regs[I]),
102 void RegPressureTracker::increaseVirtRegPressure(ArrayRef<unsigned> Regs) { argument
103 for (unsigned I = 0, E = Regs.size(); I != E; ++I)
105 MRI->getRegClass(Regs[I]), TRI);
109 void RegPressureTracker::decreaseVirtRegPressure(ArrayRef<unsigned> Regs) { argument
273 hasRegAlias(unsigned Reg, SparseSet<unsigned> &Regs, const TargetRegisterInfo *TRI) argument
285 findRegAlias(unsigned Reg, SmallVectorImpl<unsigned> &Regs, const TargetRegisterInfo *TRI) argument
299 findReg(unsigned Reg, bool isVReg, SmallVectorImpl<unsigned> &Regs, const TargetRegisterInfo *TRI) argument
360 addLiveRegs(ArrayRef<unsigned> Regs) argument
[all...]
H A DExecutionDepsFix.cpp575 SmallVector<LiveReg, 4> Regs; local
586 for (SmallVector<LiveReg, 4>::iterator i = Regs.begin(), e = Regs.end();
590 Regs.insert(i, LR);
594 Regs.push_back(LR);
600 while (!Regs.empty()) {
602 dv = Regs.pop_back_val().Value;
609 DomainValue *Latest = Regs.pop_back_val().Value;
H A DAggressiveAntiDepBreaker.h97 std::vector<unsigned> &Regs,
H A DAggressiveAntiDepBreaker.cpp71 std::vector<unsigned> &Regs,
76 Regs.push_back(Reg);
554 std::vector<unsigned> Regs;
555 State->GetGroupRegs(AntiDepGroupIndex, Regs, &RegRefs);
556 assert(Regs.size() > 0 && "Empty register group!");
557 if (Regs.size() == 0)
567 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
568 unsigned Reg = Regs[i];
587 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
588 unsigned Reg = Regs[
69 GetGroupRegs( unsigned Group, std::vector<unsigned> &Regs, std::multimap<unsigned, AggressiveAntiDepState::RegisterReference> *RegRefs) argument
[all...]
H A DLocalStackSlotAllocation.cpp197 lookupCandidateBaseReg(const SmallVector<std::pair<unsigned, int64_t>, 8> &Regs, argument
203 unsigned e = Regs.size();
205 RegOffset = Regs[i];
/macosx-10.10/JavaScriptCore-7600.1.17/ftl/
H A DFTLSaveRestore.cpp75 struct Regs { struct in namespace:JSC::FTL::__anon2587
76 Regs() function in struct:JSC::FTL::__anon2587::Regs
98 Regs regs;
125 Regs regs;
/macosx-10.10/llvmCore-3425.0.34/lib/Target/ARM/
H A DARMFrameLowering.cpp588 SmallVector<std::pair<unsigned,bool>, 4> Regs; local
620 Regs.push_back(std::make_pair(Reg, isKill));
623 if (Regs.empty())
625 if (Regs.size() > 1 || StrOpc== 0) {
629 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
630 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second));
631 } else if (Regs.size() == 1) {
634 .addReg(Regs[0].first, getKillRegState(Regs[
658 SmallVector<unsigned, 4> Regs; local
[all...]
H A DARMLoadStoreOptimizer.cpp97 ArrayRef<std::pair<unsigned, bool> > Regs,
279 /// registers in Regs as the register operands that would be loaded / stored.
287 ArrayRef<std::pair<unsigned, bool> > Regs,
290 unsigned NumRegs = Regs.size();
320 NewBase = Regs[NumRegs-1].first;
353 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
354 | getKillRegState(Regs[i].second));
393 SmallVector<std::pair<unsigned, bool>, 8> Regs; local
400 Regs.push_back(std::make_pair(Reg, isKill));
416 Pred, PredReg, Scratch, dl, Regs, ImpDef
282 MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, int Offset, unsigned Base, bool BaseKill, int Opcode, ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch, DebugLoc dl, ArrayRef<std::pair<unsigned, bool> > Regs, ArrayRef<unsigned> ImpDefs) argument
[all...]
H A DThumb2SizeReduction.cpp193 for (const uint16_t *Regs = MCID.getImplicitDefs(); *Regs; ++Regs)
194 if (*Regs == ARM::CPSR)
/macosx-10.10/llvmCore-3425.0.34/lib/Transforms/Scalar/
H A DLoopStrengthReduce.cpp803 SmallPtrSet<const SCEV *, 16> &Regs,
815 SmallPtrSet<const SCEV *, 16> &Regs,
819 SmallPtrSet<const SCEV *, 16> &Regs,
829 SmallPtrSet<const SCEV *, 16> &Regs,
851 if (!Regs.count(AR->getOperand(1))) {
852 RateRegister(AR->getOperand(1), Regs, L, SE, DT);
877 SmallPtrSet<const SCEV *, 16> &Regs,
885 if (Regs.insert(Reg)) {
886 RateRegister(Reg, Regs, L, SE, DT);
893 SmallPtrSet<const SCEV *, 16> &Regs,
828 RateRegister(const SCEV *Reg, SmallPtrSet<const SCEV *, 16> &Regs, const Loop *L, ScalarEvolution &SE, DominatorTree &DT) argument
876 RatePrimaryRegister(const SCEV *Reg, SmallPtrSet<const SCEV *, 16> &Regs, const Loop *L, ScalarEvolution &SE, DominatorTree &DT, SmallPtrSet<const SCEV *, 16> *LoserRegs) argument
892 RateFormula(const Formula &F, SmallPtrSet<const SCEV *, 16> &Regs, const DenseSet<const SCEV *> &VisitedRegs, const Loop *L, const SmallVectorImpl<int64_t> &Offsets, ScalarEvolution &SE, DominatorTree &DT, SmallPtrSet<const SCEV *, 16> *LoserRegs) argument
1149 SmallPtrSet<const SCEV *, 4> Regs; member in class:__anon10663::LSRUse
3661 SmallPtrSet<const SCEV *, 16> Regs; local
[all...]
/macosx-10.10/cxxfilt-11/cxxfilt/include/opcode/
H A Dm88k.h208 Regs[REGs], member in struct:PROCESSOR
/macosx-10.10/llvmCore-3425.0.34/lib/CodeGen/SelectionDAG/
H A DSelectionDAGBuilder.cpp594 /// Regs - This list holds the registers assigned to the values.
598 SmallVector<unsigned, 4> Regs; member in struct:__anon10279::RegsForValue
604 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
615 Regs.push_back(Reg + i);
635 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Par
5841 SmallVector<unsigned, 4> Regs; local
[all...]
/macosx-10.10/llvmCore-3425.0.34/lib/Target/ARM/AsmParser/
H A DARMAsmParser.cpp2188 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, argument
2192 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first))
2195 contains(Regs.front().first))
2200 I = Regs.begin(), E = Regs.end(); I != E; ++I)

Completed in 336 milliseconds