Searched refs:mBIT (Results 1 - 17 of 17) sorted by relevance

/freebsd-11.0-release/sys/dev/vxge/vxgehal/
H A Dvxgehal-srpcim-reg.h46 #define VXGE_HAL_SRPCIM_PCIPIF_INT_STATUS_MRPCIM_MSG_INT mBIT(3)
47 #define VXGE_HAL_SRPCIM_PCIPIF_INT_STATUS_VPATH_MSG_VPATH_MSG_INT mBIT(7)
49 mBIT(11)
52 #define VXGE_HAL_MRPCIM_MSG_REG_SWIF_MRPCIM_TO_SRPCIM_RMSG_INT mBIT(3)
56 #define VXGE_HAL_VPATH_MSG_REG_SWIF_VPATH0_TO_SRPCIM_RMSG_INT mBIT(0)
57 #define VXGE_HAL_VPATH_MSG_REG_SWIF_VPATH1_TO_SRPCIM_RMSG_INT mBIT(1)
58 #define VXGE_HAL_VPATH_MSG_REG_SWIF_VPATH2_TO_SRPCIM_RMSG_INT mBIT(2)
59 #define VXGE_HAL_VPATH_MSG_REG_SWIF_VPATH3_TO_SRPCIM_RMSG_INT mBIT(3)
60 #define VXGE_HAL_VPATH_MSG_REG_SWIF_VPATH4_TO_SRPCIM_RMSG_INT mBIT(4)
61 #define VXGE_HAL_VPATH_MSG_REG_SWIF_VPATH5_TO_SRPCIM_RMSG_INT mBIT(
[all...]
H A Dvxgehal-vpath-reg.h47 #define VXGE_HAL_WRDMA_ALARM_STATUS_PRC_ALARM_PRC_INT mBIT(1)
52 #define VXGE_HAL_PRC_ALARM_REG_PRC_RING_BUMP mBIT(0)
53 #define VXGE_HAL_PRC_ALARM_REG_PRC_RXDCM_SC_ERR mBIT(1)
54 #define VXGE_HAL_PRC_ALARM_REG_PRC_RXDCM_SC_ABORT mBIT(2)
55 #define VXGE_HAL_PRC_ALARM_REG_PRC_QUANTA_SIZE_ERR mBIT(3)
60 #define VXGE_HAL_PRC_CFG1_TIM_RING_BUMP_INT_ENABLE mBIT(34)
61 #define VXGE_HAL_PRC_CFG1_RTI_TINT_DISABLE mBIT(35)
62 #define VXGE_HAL_PRC_CFG1_GREEDY_RETURN mBIT(36)
63 #define VXGE_HAL_PRC_CFG1_QUICK_SHOT mBIT(37)
64 #define VXGE_HAL_PRC_CFG1_RX_TIMER_CI mBIT(3
[all...]
H A Dvxgehal-vpmgmt-reg.h41 #define VXGE_HAL_ONE_CFG_SR_RDY_ONE_CFG_SR_RDY mBIT(7)
50 #define VXGE_HAL_VPATH_IS_FIRST_VPATH_IS_FIRST mBIT(3)
55 #define VXGE_HAL_SRPCIM_TO_VPATH_WMSG_TRIG_TRIG mBIT(0)
71 #define VXGE_HAL_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_IGNORE_FRAME_ERR mBIT(3)
72 #define VXGE_HAL_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SUPPORT_SNAP_AB_N mBIT(7)
73 #define VXGE_HAL_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SEARCH_FOR_HAO mBIT(18)
75 mBIT(19)
76 #define VXGE_HAL_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_IPV6_STOP_SEARCHING mBIT(23)
77 #define VXGE_HAL_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_NO_PS_IF_UNKNOWN mBIT(27)
78 #define VXGE_HAL_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SEARCH_FOR_ETYPE mBIT(3
[all...]
H A Dvxgehal-mrpcim-reg.h41 #define VXGE_HAL_G3FBCT_INT_STATUS_ERR_G3IF_INT mBIT(0)
44 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_SM_ERR mBIT(4)
45 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_DECC mBIT(5)
46 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_U_DECC mBIT(6)
47 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_CTRL_FIFO_DECC mBIT(7)
48 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_SECC mBIT(29)
49 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_U_SECC mBIT(30)
50 #define VXGE_HAL_G3FBCT_ERR_REG_G3IF_CTRL_FIFO_SECC mBIT(31)
63 #define VXGE_HAL_G3FBCT_CONFIG1_BIC_OFF mBIT(15)
64 #define VXGE_HAL_G3FBCT_CONFIG1_IGNORE_BEM mBIT(2
[all...]
H A Dvxgehal-common-reg.h43 #define VXGE_HAL_PRC_STATUS1_PRC_VP_QUIESCENT(n) mBIT(n)
45 #define VXGE_HAL_RXDCM_RESET_IN_PROGRESS_PRC_VP(n) mBIT(n)
47 #define VXGE_HAL_REPLICQ_FLUSH_IN_PROGRESS_NOA_VP(n) mBIT(n)
49 #define VXGE_HAL_RXPE_CMDS_RESET_IN_PROGRESS_NOA_VP(n) mBIT(n)
51 #define VXGE_HAL_MXP_CMDS_RESET_IN_PROGRESS_NOA_VP(n) mBIT(n)
53 #define VXGE_HAL_NOFFLOAD_RESET_IN_PROGRESS_PRC_VP(n) mBIT(n)
55 #define VXGE_HAL_RD_REQ_IN_PROGRESS_VP(n) mBIT(n)
57 #define VXGE_HAL_RD_REQ_OUTSTANDING_VP(n) mBIT(n)
59 #define VXGE_HAL_KDFC_RESET_IN_PROGRESS_NOA_VP(n) mBIT(n)
63 #define VXGE_HAL_ONE_CFG_VP_RDY(n) mBIT(
[all...]
H A Dvxgehal-regdefs.h75 #define VXGE_HAL_TXMAC_GEN_CFG1_TMAC_PERMA_STOP_EN mBIT(3)
76 #define VXGE_HAL_TXMAC_GEN_CFG1_BLOCK_BCAST_TO_WIRE mBIT(19)
77 #define VXGE_HAL_TXMAC_GEN_CFG1_BLOCK_BCAST_TO_SWITCH mBIT(23)
78 #define VXGE_HAL_TXMAC_GEN_CFG1_HOST_APPEND_FCS mBIT(31)
156 #define VXGE_HAL_RTS_MGR_STEER_DATA1_DA_MAC_ADDR_ADD_PRIVILEGED_MODE mBIT(54)
207 #define VXGE_HAL_RTS_ACCESS_STEER_DATA0_FW_UPGRADE_STREAM_SKIP mBIT(63)
240 #define VXGE_HAL_RTS_ACCESS_STEER_DATA0_PN_SRC_DEST_SEL mBIT(3)
242 #define VXGE_HAL_RTS_ACCESS_STEER_DATA0_PN_TCP_UDP_SEL mBIT(7)
247 #define VXGE_HAL_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN mBIT(3)
259 #define VXGE_HAL_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN mBIT(1
[all...]
H A Dvxgehal-device.c103 if (!(hldev->vpath_assignments & mBIT(i)))
763 if (!(hldev->vpath_assignments & mBIT(i)))
979 if (!(hldev->vpaths_deployed & mBIT(i)))
1032 if (!(hldev->vpaths_deployed & mBIT(i)))
1106 if (!(hldev->vpaths_deployed & mBIT(i)))
1349 if (!(hldev->vpaths_deployed & mBIT(i)))
1460 if (!(hldev->vpaths_deployed & mBIT(i)))
1642 if (!(hldev->vpaths_deployed & mBIT(i)))
1701 if (!(hldev->vpaths_deployed & mBIT(i)))
1885 if (!(hldev->vpath_assignments & mBIT(
[all...]
H A Dvxgehal-ifmsg.c59 mBIT((u32) VXGE_HAL_RTS_ACCESS_STEER_DATA0_GET_MSG_SRC(wmsg)))) {
H A Dvxgehal-mgmt.c1223 (!(hldev->vpath_assignments & mBIT(vp_id)))) {
1237 (!(hldev->vpath_assignments & mBIT(vp_id)))) {
1410 (!(hldev->vpath_assignments & mBIT(vp_id)))) {
1425 (!(hldev->vpath_assignments & mBIT(vp_id)))) {
1804 (!(hldev->vpath_assignments & mBIT(vp_id)))) {
1827 (!(hldev->vpath_assignments & mBIT(vp_id)))) {
H A Dvxgehal-virtualpath.c734 val64 |= mBIT(i);
7085 if (!(hldev->vpath_assignments & mBIT(j)))
7194 (u32) bVAL32(mBIT(hldev->msix_map[msix_id].vp_id), 0),
7240 (u32) bVAL32(mBIT(hldev->msix_map[msix_id].vp_id), 0),
7256 (u32) bVAL32(mBIT(hldev->msix_map[msix_id].vp_id), 0),
7355 vp->vpath->hldev->header.regh0, (u32) bVAL32(mBIT(msix_id >> 2), 0),
7390 (u32) bVAL32(mBIT((msix_id >> 2)), 0),
7395 (u32) bVAL32(mBIT((msix_id >> 2)), 0),
7418 (u32) bVAL32(mBIT(msix_id >> 2), 0),
7458 (u32) bVAL32(mBIT(hlde
[all...]
H A Dvxgehal-srpcim.c205 if (val64 & mBIT(i)) {
H A Dvxgehal-mgmtaux.c701 if (!(((__hal_device_t *) hldev)->vpath_assignments & mBIT(i)))
1236 if (!(hldev->vpaths_deployed & mBIT(i)))
1578 if (!(hldev->vpaths_deployed & mBIT(i)))
H A Dvxgehal-mrpcim.c284 if (!((vpath_mask) & mBIT(i)))
3713 if (!(hldev->vpaths_deployed & mBIT(i)))
/freebsd-11.0-release/sys/dev/vxge/include/
H A Dvxgehal-ll.h528 #define VXGE_HAL_RING_RXD_LIST_OWN_ADAPTER mBIT(7)
531 #define VXGE_HAL_RING_RXD_FAST_PATH_ELIGIBLE mBIT(8)
534 #define VXGE_HAL_RING_RXD_L3_CKSUM_CORRECT mBIT(9)
537 #define VXGE_HAL_RING_RXD_L4_CKSUM_CORRECT mBIT(10)
562 #define VXGE_HAL_RING_RXD_SYN mBIT(16)
565 #define VXGE_HAL_RING_RXD_IS_ICMP mBIT(17)
568 #define VXGE_HAL_RING_RXD_RTH_SPDM_HIT mBIT(18)
571 #define VXGE_HAL_RING_RXD_RTH_IT_HIT mBIT(19)
593 #define VXGE_HAL_RING_RXD_IS_VLAN mBIT(24)
603 #define VXGE_HAL_RING_RXD_IS_IPV4 mBIT(2
[all...]
H A Dvxge-defs.h55 * mBIT(loc) - set bit at offset
57 #define mBIT(loc) (0x8000000000000000ULL >> (loc)) macro
H A Dvxgehal-config.h1168 #define VXGE_HAL_LAG_DISTRIB_DEST_VPATH_TO_PORT_PORT1(vpid) mBIT(vpid)
1639 #define VXGE_HAL_VPATH_TO_WIRE_PORT_MAP_EN_ENABLE(vpid) mBIT(vpid)
1643 #define VXGE_HAL_VPATH_TO_WIRE_PORT_MAP_PORT1(vpid) mBIT(vpid)
/freebsd-11.0-release/sys/dev/vxge/
H A Dvxge.c3054 if (!((vpath_mask) & mBIT(i)))

Completed in 392 milliseconds