Searched refs:GPIO1_BASE_ADDR (Results 1 - 17 of 17) sorted by relevance

/u-boot/arch/arm/include/asm/arch-imxrt/
H A Dimx-regs.h12 #define GPIO1_BASE_ADDR 0x401B8000 macro
/u-boot/arch/arm/include/asm/arch-imx8/
H A Dimx-regs.h15 #define GPIO1_BASE_ADDR 0x5D080000 macro
/u-boot/board/data_modul/imx8mm_edm_sbc/
H A Dimx8mm_data_modul_edm_sbc.c63 is_bcmphy = !(readl(GPIO1_BASE_ADDR) & BIT(16));
/u-boot/board/data_modul/imx8mp_edm_sbc/
H A Dimx8mp_data_modul_edm_sbc.c94 is_bcmphy = !(readl(GPIO1_BASE_ADDR) & BIT(16));
/u-boot/arch/arm/mach-imx/mx5/
H A Dsoc.c39 if ((__raw_readl(GPIO1_BASE_ADDR + 0x0) & (0x1 << 22)) == 0)
H A Dlowlevel_init.S382 ldr r0, =GPIO1_BASE_ADDR
/u-boot/board/freescale/ls1012afrdm/
H A Deth.c33 struct ccsr_gpio *pgpio = (void *)(GPIO1_BASE_ADDR);
/u-boot/drivers/gpio/
H A Dmxc_gpio.c44 [0] = GPIO1_BASE_ADDR,
352 { 0, (struct gpio_regs *)GPIO1_BASE_ADDR },
/u-boot/board/dhelectronics/dh_imx8mp/
H A Dspl.c230 dh_gigabit_eqos = !(readl(GPIO1_BASE_ADDR) & BIT(24));
/u-boot/arch/arm/include/asm/arch-mx5/
H A Dimx-regs.h60 #define GPIO1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00084000) macro
/u-boot/arch/arm/include/asm/arch-mx27/
H A Dimx-regs.h446 #define GPIO1_BASE_ADDR 0x10015000 macro
/u-boot/arch/arm/include/asm/arch-vf610/
H A Dimx-regs.h88 #define GPIO1_BASE_ADDR (AIPS0_BASE_ADDR + 0x000FF040) macro
/u-boot/arch/arm/include/asm/arch-imx8m/
H A Dimx-regs.h18 #define GPIO1_BASE_ADDR 0X30200000 macro
/u-boot/arch/arm/include/asm/arch-mx31/
H A Dimx-regs.h685 #define GPIO1_BASE_ADDR 0x53FCC000 macro
/u-boot/arch/arm/include/asm/arch-mx6/
H A Dimx-regs.h182 #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000) macro
/u-boot/arch/arm/include/asm/arch-fsl-layerscape/
H A Dimmap_lsch2.h77 #define GPIO1_BASE_ADDR (CONFIG_SYS_IMMR + 0x1300000) macro
/u-boot/arch/arm/include/asm/arch-mx7/
H A Dimx-regs.h88 #define GPIO1_BASE_ADDR AIPS1_OFF_BASE_ADDR macro

Completed in 203 milliseconds