Searched refs:base (Results 151 - 175 of 6575) sorted by relevance

1234567891011>>

/linux-master/drivers/gpu/drm/xe/
H A Dxe_tile_sysfs_types.h21 /** @base: The actual kobject */
22 struct kobject base; member in struct:kobj_tile
H A Dxe_wopcm_types.h19 /** @guc.base: GuC WOPCM base which is offset from WOPCM base */
20 u32 base; member in struct:xe_wopcm::__anon650
H A Dxe_gt_sysfs.h16 return container_of(kobj, struct kobj_gt, base)->gt;
H A Dxe_ttm_sys_mgr.c20 struct ttm_range_mgr_node base; member in struct:xe_ttm_sys_node
26 return container_of(res, struct xe_ttm_sys_node, base.base);
37 node = kzalloc(struct_size(node, base.mm_nodes, 1), GFP_KERNEL);
42 ttm_resource_init(tbo, place, &node->base.base);
50 node->base.mm_nodes[0].start = 0;
51 node->base.mm_nodes[0].size = PFN_UP(node->base.base
[all...]
H A Dxe_tile_sysfs.h16 return container_of(kobj, struct kobj_tile, base)->tile;
/linux-master/drivers/misc/pvpanic/
H A Dpvpanic.h16 int devm_pvpanic_probe(struct device *dev, void __iomem *base);
/linux-master/tools/perf/tests/shell/
H A Ddaemon.sh9 local base=$3
30 if [ "${base}" != "${line_base}" ]; then
31 echo "FAILED: wrong base"
56 local base=$4
87 if [ "${base}" != "${line_base}" ]; then
88 echo "FAILED: wrong base"
163 local base
164 base=$(mktemp -d /tmp/perf.daemon.base.XXX)
168 base
[all...]
/linux-master/drivers/clk/davinci/
H A Dpll-da830.c40 int da830_pll_init(struct device *dev, void __iomem *base, struct regmap *cfgchip) argument
44 davinci_pll_clk_register(dev, &da830_pll_info, "ref_clk", base, cfgchip);
46 clk = davinci_pll_sysclk_register(dev, &pll0_sysclk2, base);
50 clk = davinci_pll_sysclk_register(dev, &pll0_sysclk3, base);
53 clk = davinci_pll_sysclk_register(dev, &pll0_sysclk4, base);
57 clk = davinci_pll_sysclk_register(dev, &pll0_sysclk5, base);
60 clk = davinci_pll_sysclk_register(dev, &pll0_sysclk6, base);
63 clk = davinci_pll_sysclk_register(dev, &pll0_sysclk7, base);
65 clk = davinci_pll_auxclk_register(dev, "pll0_auxclk", base);
/linux-master/fs/jfs/
H A Djfs_debug.c57 struct proc_dir_entry *base; local
59 base = proc_mkdir("fs/jfs", NULL);
60 if (!base)
64 proc_create_single("lmstats", 0, base, jfs_lmstats_proc_show);
65 proc_create_single("txstats", 0, base, jfs_txstats_proc_show);
66 proc_create_single("xtstat", 0, base, jfs_xtstat_proc_show);
67 proc_create_single("mpstat", 0, base, jfs_mpstat_proc_show);
70 proc_create_single("TxAnchor", 0, base, jfs_txanchor_proc_show);
71 proc_create("loglevel", 0, base, &jfs_loglevel_proc_ops);
/linux-master/arch/arm/mach-imx/
H A Dcpu.c38 void __init imx_set_aips(void __iomem *base) argument
45 imx_writel(0x77777777, base + 0x0);
46 imx_writel(0x77777777, base + 0x4);
53 imx_writel(0x0, base + 0x40);
54 imx_writel(0x0, base + 0x44);
55 imx_writel(0x0, base + 0x48);
56 imx_writel(0x0, base + 0x4C);
57 reg = imx_readl(base + 0x50) & 0x00FFFFFF;
58 imx_writel(reg, base + 0x50);
/linux-master/arch/x86/mm/
H A Diomap_32.c11 static int is_io_mapping_possible(resource_size_t base, unsigned long size) argument
15 if (base + size > 0x100000000ULL)
21 int iomap_create_wc(resource_size_t base, unsigned long size, pgprot_t *prot) argument
26 if (!is_io_mapping_possible(base, size))
29 ret = memtype_reserve_io(base, base + size, &pcm);
41 void iomap_free(resource_size_t base, unsigned long size) argument
43 memtype_free_io(base, base + size);
/linux-master/arch/s390/boot/
H A Dstring.c68 * @base: The number base to use
72 unsigned int base)
76 if (!base)
77 base = simple_guess_base(cp);
79 if (base == 16 && cp[0] == '0' && TOLOWER(cp[1]) == 'x')
86 if (value >= base)
88 result = result * base + value;
97 long simple_strtol(const char *cp, char **endp, unsigned int base) argument
100 return -simple_strtoull(cp + 1, endp, base);
71 simple_strtoull(const char *cp, char **endp, unsigned int base) argument
[all...]
/linux-master/drivers/gpu/drm/i915/gt/
H A Dgen6_ppgtt.h14 struct i915_ppgtt base; member in struct:gen6_ppgtt
41 #define __to_gen6_ppgtt(base) container_of(base, struct gen6_ppgtt, base)
43 static inline struct gen6_ppgtt *to_gen6_ppgtt(struct i915_ppgtt *base) argument
45 BUILD_BUG_ON(offsetof(struct gen6_ppgtt, base));
46 return __to_gen6_ppgtt(base);
71 int gen6_ppgtt_pin(struct i915_ppgtt *base, struct i915_gem_ww_ctx *ww);
72 void gen6_ppgtt_unpin(struct i915_ppgtt *base);
/linux-master/drivers/rtc/
H A Drtc-goldfish.c17 void __iomem *base; member in struct:goldfish_rtc
28 void __iomem *base; local
32 base = rtcdrv->base;
34 rtc_alarm_low = gf_ioread32(base + TIMER_ALARM_LOW);
35 rtc_alarm_high = gf_ioread32(base + TIMER_ALARM_HIGH);
43 if (gf_ioread32(base + TIMER_ALARM_STATUS))
57 void __iomem *base; local
60 base = rtcdrv->base;
84 void __iomem *base; local
101 void __iomem *base = rtcdrv->base; local
113 void __iomem *base; local
135 void __iomem *base; local
[all...]
/linux-master/arch/arm/mach-omap2/
H A Dtimer.c60 void __iomem *base; local
66 base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
67 if (!base) {
74 iounmap(base);
145 reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
148 writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
150 reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
153 writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
158 iounmap(base);
/linux-master/drivers/gpu/drm/nouveau/nvkm/subdev/instmem/
H A Dnv04.c24 #define nv04_instmem(p) container_of((p), struct nv04_instmem, base)
31 struct nvkm_instmem base; member in struct:nv04_instmem
38 #define nv04_instobj(p) container_of((p), struct nv04_instobj, base.memory)
41 struct nvkm_instobj base; member in struct:nv04_instobj
50 struct nvkm_device *device = iobj->imem->base.subdev.device;
58 struct nvkm_device *device = iobj->imem->base.subdev.device;
77 struct nvkm_device *device = iobj->imem->base.subdev.device;
103 mutex_lock(&iobj->imem->base.mutex);
105 mutex_unlock(&iobj->imem->base.mutex);
106 nvkm_instobj_dtor(&iobj->imem->base,
121 nv04_instobj_new(struct nvkm_instmem *base, u32 size, u32 align, bool zero, struct nvkm_memory **pmemory) argument
201 nv04_instmem_oneinit(struct nvkm_instmem *base) argument
241 nv04_instmem_dtor(struct nvkm_instmem *base) argument
[all...]
/linux-master/drivers/gpu/drm/msm/dsi/phy/
H A Ddsi_phy_28nm_8960.c97 void __iomem *base = pll_28nm->phy->pll_base; local
106 dsi_phy_write(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_1,
109 val = dsi_phy_read(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_2);
113 dsi_phy_write(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_2,
116 val = dsi_phy_read(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_3);
120 dsi_phy_write(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_3,
123 dsi_phy_write(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_6,
126 val = dsi_phy_read(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_8);
128 dsi_phy_write(base + REG_DSI_28nm_8960_PHY_PLL_CTRL_8,
146 void __iomem *base local
180 void __iomem *base = pll_28nm->phy->pll_base; local
347 void __iomem *base = pll_28nm->phy->pll_base; local
363 void __iomem *base = pll_28nm->phy->pll_base; local
478 void __iomem *base = phy->base; local
508 void __iomem *base = phy->reg_base; local
520 void __iomem *base = phy->reg_base; local
531 void __iomem *base = phy->reg_base; local
561 void __iomem *base = phy->base; local
588 void __iomem *base = phy->base; local
[all...]
/linux-master/drivers/irqchip/
H A Dirq-vic.c50 * @base: The register base for the VIC.
51 * @irq: The IRQ number for the base of the VIC.
62 void __iomem *base; member in struct:vic_device
83 * @base: Base of the VIC.
88 static void vic_init2(void __iomem *base) argument
93 void __iomem *reg = base + VIC_VECT_CNTL0 + (i * 4);
97 writel(32, base + VIC_PL190_DEF_VECT_ADDR);
103 void __iomem *base = vic->base; local
133 void __iomem *base = vic->base; local
267 vic_register(void __iomem *base, unsigned int parent_irq, unsigned int irq, u32 valid_sources, u32 resume_sources, struct device_node *node) argument
307 void __iomem *base = irq_data_get_irq_chip_data(d); local
316 void __iomem *base = irq_data_get_irq_chip_data(d); local
323 void __iomem *base = irq_data_get_irq_chip_data(d); local
374 vic_disable(void __iomem *base) argument
383 vic_clear_interrupts(void __iomem *base) argument
403 vic_init_st(void __iomem *base, unsigned int irq_start, u32 vic_sources, struct device_node *node) argument
433 __vic_init(void __iomem *base, int parent_irq, int irq_start, u32 vic_sources, u32 resume_sources, struct device_node *node) argument
480 vic_init(void __iomem *base, unsigned int irq_start, u32 vic_sources, u32 resume_sources) argument
[all...]
/linux-master/drivers/phy/samsung/
H A Dphy-exynos-pcie.c39 void __iomem *base; member in struct:exynos_pcie_phy
44 static void exynos_pcie_phy_writel(void __iomem *base, u32 val, u32 offset) argument
46 writel(val, base + offset);
73 exynos_pcie_phy_writel(ep->base, 0x11, PCIE_PHY_OFFSET(0x3));
76 exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x20));
77 exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x4b));
80 exynos_pcie_phy_writel(ep->base, 0x34, PCIE_PHY_OFFSET(0x4));
81 exynos_pcie_phy_writel(ep->base, 0x02, PCIE_PHY_OFFSET(0x7));
82 exynos_pcie_phy_writel(ep->base, 0x41, PCIE_PHY_OFFSET(0x21));
83 exynos_pcie_phy_writel(ep->base,
[all...]
/linux-master/drivers/gpu/drm/vmwgfx/
H A Dttm_object.c73 * for fast lookup of ref objects given a base object.
115 * that way, one can easily detect whether a base object is referenced by
117 * multiple ref objects if a ttm_object_file references the same base
188 struct ttm_base_object *base,
196 base->shareable = shareable;
197 base->tfile = ttm_object_file_ref(tfile);
198 base->refcount_release = refcount_release;
199 base->object_type = object_type;
200 kref_init(&base->refcount);
203 ret = idr_alloc(&tdev->idr, base,
187 ttm_base_object_init(struct ttm_object_file *tfile, struct ttm_base_object *base, bool shareable, enum ttm_object_type object_type, void (*refcount_release) (struct ttm_base_object **)) argument
226 struct ttm_base_object *base = local
247 struct ttm_base_object *base = *p_base; local
257 struct ttm_base_object *base = NULL; local
278 struct ttm_base_object *base; local
290 ttm_ref_object_add(struct ttm_object_file *tfile, struct ttm_base_object *base, bool *existed, bool require_existed) argument
489 struct ttm_base_object *base = *p_base; local
514 struct ttm_base_object *base = &prime->base; local
543 struct ttm_base_object *base; local
577 struct ttm_base_object *base; local
[all...]
/linux-master/drivers/phy/mediatek/
H A Dphy-mtk-xfi-tphy.c61 * @base: IO memory area to access phy registers.
68 void __iomem *base; member in struct:mtk_xfi_tphy
118 mtk_phy_update_bits(xfi_tphy->base + 0x9024, 0x100000, is_10g ? 0x0 : 0x100000);
119 mtk_phy_update_bits(xfi_tphy->base + 0x2020, 0x202000, is_5g ? 0x202000 : 0x0);
120 mtk_phy_update_bits(xfi_tphy->base + 0x2030, 0x500, is_1g ? 0x0 : 0x500);
121 mtk_phy_update_bits(xfi_tphy->base + 0x2034, 0xa00, is_1g ? 0x0 : 0xa00);
122 mtk_phy_update_bits(xfi_tphy->base + 0x2040, 0x340000, is_1g ? 0x200000 : 0x140000);
125 mtk_phy_update_bits(xfi_tphy->base + 0x50f0, 0xc10, is_1g ? 0x410 : is_5g ? 0x800 : 0x400);
126 mtk_phy_update_bits(xfi_tphy->base + 0x50e0, 0x4000, is_5g ? 0x0 : 0x4000);
129 mtk_phy_update_bits(xfi_tphy->base
[all...]
/linux-master/drivers/gpio/
H A Dgpio-winbond.c131 unsigned long base; member in struct:winbond_gpio_params
142 static int winbond_sio_enter(unsigned long base) argument
144 if (!request_muxed_region(base, 2, WB_GPIO_DRIVER_NAME))
151 outb(WB_SIO_EXT_ENTER_KEY, base);
152 outb(WB_SIO_EXT_ENTER_KEY, base);
157 static void winbond_sio_select_logical(unsigned long base, u8 dev) argument
159 outb(WB_SIO_REG_LOGICAL, base);
160 outb(dev, base + 1);
163 static void winbond_sio_leave(unsigned long base) argument
165 outb(WB_SIO_EXT_EXIT_KEY, base);
170 winbond_sio_reg_write(unsigned long base, u8 reg, u8 data) argument
176 winbond_sio_reg_read(unsigned long base, u8 reg) argument
182 winbond_sio_reg_bset(unsigned long base, u8 reg, u8 bit) argument
191 winbond_sio_reg_bclear(unsigned long base, u8 reg, u8 bit) argument
200 winbond_sio_reg_btest(unsigned long base, u8 reg, u8 bit) argument
385 unsigned long *base = gpiochip_get_data(gc); local
409 unsigned long *base = gpiochip_get_data(gc); local
433 unsigned long *base = gpiochip_get_data(gc); local
464 unsigned long *base = gpiochip_get_data(gc); local
497 winbond_gpio_configure_port0_pins(unsigned long base) argument
514 winbond_gpio_configure_port1_check_i2c(unsigned long base) argument
522 winbond_gpio_configure_port(unsigned long base, unsigned int idx) argument
571 winbond_gpio_configure(unsigned long base) argument
587 winbond_gpio_check_chip(unsigned long base) argument
[all...]
/linux-master/drivers/gpu/drm/msm/disp/mdp5/
H A Dmdp5_cfg.c35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 },
40 .base = { 0x01100, 0x01500, 0x01900 },
49 .base = { 0x01d00, 0x02100, 0x02500 },
57 .base = { 0x02900, 0x02d00 },
64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 },
83 .base = { 0x04500, 0x04900, 0x04d00 },
87 .base = { 0x21a00, 0x21b00, 0x21c00 },
90 .base = { 0x21000, 0x21200, 0x21400, 0x21600 },
124 .base = { 0x00500, 0x00600 },
129 .base
[all...]
/linux-master/sound/pci/hda/
H A Dcs35l56_hda.c58 pm_runtime_get_sync(cs35l56->base.dev);
59 ret = cs35l56_mbox_send(&cs35l56->base, CS35L56_MBOX_CMD_AUDIO_PLAY);
62 ret = regmap_read_poll_timeout(cs35l56->base.regmap,
68 dev_warn(cs35l56->base.dev, "PS0 wait failed: %d\n", ret);
70 regmap_set_bits(cs35l56->base.regmap, CS35L56_ASP1_ENABLES1,
79 cs35l56_mbox_send(&cs35l56->base, CS35L56_MBOX_CMD_AUDIO_PAUSE);
80 regmap_clear_bits(cs35l56->base.regmap, CS35L56_ASP1_ENABLES1,
85 pm_runtime_mark_last_busy(cs35l56->base.dev);
86 pm_runtime_put_autosuspend(cs35l56->base.dev);
93 dev_dbg(cs35l56->base
[all...]
/linux-master/drivers/gpu/drm/amd/display/dc/resource/dce80/
H A Ddce80_resource.c512 return &tg110->base;
527 return &opp->base;
547 return &aux_engine->base;
610 return &enc110->base;
686 return &dce_mi->base;
708 return &transform->base;
738 return &enc110->base;
755 return &panel_cntl->base;
773 clk_src->base.dp_clk_src = dp_clk_src;
774 return &clk_src->base;
[all...]

Completed in 219 milliseconds

1234567891011>>