1/*	$NetBSD: armreg.h,v 1.37 2007/01/06 00:50:54 christos Exp $	*/
2
3/*-
4 * Copyright (c) 1998, 2001 Ben Harris
5 * Copyright (c) 1994-1996 Mark Brinicombe.
6 * Copyright (c) 1994 Brini.
7 * All rights reserved.
8 *
9 * This code is derived from software written for Brini by Mark Brinicombe
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 *    notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 *    notice, this list of conditions and the following disclaimer in the
18 *    documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 *    must display the following acknowledgement:
21 *	This product includes software developed by Brini.
22 * 4. The name of the company nor the name of the author may be used to
23 *    endorse or promote products derived from this software without specific
24 *    prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
27 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
28 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
29 * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
30 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
31 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
32 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 * SUCH DAMAGE.
37 *
38 * $FreeBSD: stable/11/sys/arm/include/armreg.h 317002 2017-04-16 06:35:09Z mmel $
39 */
40
41#ifndef MACHINE_ARMREG_H
42#define MACHINE_ARMREG_H
43
44#define INSN_SIZE	4
45#define INSN_COND_MASK	0xf0000000	/* Condition mask */
46#define PSR_MODE        0x0000001f      /* mode mask */
47#define PSR_USR32_MODE  0x00000010
48#define PSR_FIQ32_MODE  0x00000011
49#define PSR_IRQ32_MODE  0x00000012
50#define PSR_SVC32_MODE  0x00000013
51#define PSR_MON32_MODE	0x00000016
52#define PSR_ABT32_MODE  0x00000017
53#define PSR_HYP32_MODE	0x0000001a
54#define PSR_UND32_MODE  0x0000001b
55#define PSR_SYS32_MODE  0x0000001f
56#define PSR_32_MODE     0x00000010
57#define PSR_T		0x00000020	/* Instruction set bit */
58#define PSR_F		0x00000040	/* FIQ disable bit */
59#define PSR_I		0x00000080	/* IRQ disable bit */
60#define PSR_A		0x00000100	/* Imprecise abort bit */
61#define PSR_E		0x00000200	/* Data endianess bit */
62#define PSR_GE		0x000f0000	/* Greater than or equal to bits */
63#define PSR_J		0x01000000	/* Java bit */
64#define PSR_Q		0x08000000	/* Sticky overflow bit */
65#define PSR_V		0x10000000	/* Overflow bit */
66#define PSR_C		0x20000000	/* Carry bit */
67#define PSR_Z		0x40000000	/* Zero bit */
68#define PSR_N		0x80000000	/* Negative bit */
69#define PSR_FLAGS	0xf0000000	/* Flags mask. */
70
71/* The high-order byte is always the implementor */
72#define CPU_ID_IMPLEMENTOR_MASK	0xff000000
73#define CPU_ID_ARM_LTD		0x41000000 /* 'A' */
74#define CPU_ID_DEC		0x44000000 /* 'D' */
75#define	CPU_ID_MOTOROLA		0x4D000000 /* 'M' */
76#define	CPU_ID_QUALCOM		0x51000000 /* 'Q' */
77#define	CPU_ID_TI		0x54000000 /* 'T' */
78#define	CPU_ID_MARVELL		0x56000000 /* 'V' */
79#define	CPU_ID_INTEL		0x69000000 /* 'i' */
80#define	CPU_ID_FARADAY		0x66000000 /* 'f' */
81
82#define	CPU_ID_VARIANT_SHIFT	20
83#define	CPU_ID_VARIANT_MASK	0x00f00000
84
85/* How to decide what format the CPUID is in. */
86#define CPU_ID_ISOLD(x)		(((x) & 0x0000f000) == 0x00000000)
87#define CPU_ID_IS7(x)		(((x) & 0x0000f000) == 0x00007000)
88#define CPU_ID_ISNEW(x)		(!CPU_ID_ISOLD(x) && !CPU_ID_IS7(x))
89
90/* On recent ARMs this byte holds the architecture and variant (sub-model) */
91#define CPU_ID_ARCH_MASK	0x000f0000
92#define CPU_ID_ARCH_V3		0x00000000
93#define CPU_ID_ARCH_V4		0x00010000
94#define CPU_ID_ARCH_V4T		0x00020000
95#define CPU_ID_ARCH_V5		0x00030000
96#define CPU_ID_ARCH_V5T		0x00040000
97#define CPU_ID_ARCH_V5TE	0x00050000
98#define CPU_ID_ARCH_V5TEJ	0x00060000
99#define CPU_ID_ARCH_V6		0x00070000
100#define CPU_ID_CPUID_SCHEME	0x000f0000
101
102/* Next three nybbles are part number */
103#define CPU_ID_PARTNO_MASK	0x0000fff0
104
105/* Intel XScale has sub fields in part number */
106#define CPU_ID_XSCALE_COREGEN_MASK	0x0000e000 /* core generation */
107#define CPU_ID_XSCALE_COREREV_MASK	0x00001c00 /* core revision */
108#define CPU_ID_XSCALE_PRODUCT_MASK	0x000003f0 /* product number */
109
110/* And finally, the revision number. */
111#define CPU_ID_REVISION_MASK	0x0000000f
112
113/* Individual CPUs are probably best IDed by everything but the revision. */
114#define CPU_ID_CPU_MASK		0xfffffff0
115
116/* ARM9 and later CPUs */
117#define CPU_ID_ARM920T		0x41129200
118#define CPU_ID_ARM920T_ALT	0x41009200
119#define CPU_ID_ARM922T		0x41029220
120#define CPU_ID_ARM926EJS	0x41069260
121#define CPU_ID_ARM940T		0x41029400 /* XXX no MMU */
122#define CPU_ID_ARM946ES		0x41049460 /* XXX no MMU */
123#define	CPU_ID_ARM966ES		0x41049660 /* XXX no MMU */
124#define	CPU_ID_ARM966ESR1	0x41059660 /* XXX no MMU */
125#define CPU_ID_ARM1020E		0x4115a200 /* (AKA arm10 rev 1) */
126#define CPU_ID_ARM1022ES	0x4105a220
127#define CPU_ID_ARM1026EJS	0x4106a260
128#define CPU_ID_ARM1136JS	0x4107b360
129#define CPU_ID_ARM1136JSR1	0x4117b360
130#define CPU_ID_ARM1176JZS	0x410fb760
131
132/* CPUs that follow the CPUID scheme */
133#define	CPU_ID_SCHEME_MASK	\
134    (CPU_ID_IMPLEMENTOR_MASK | CPU_ID_ARCH_MASK | CPU_ID_PARTNO_MASK)
135
136#define	CPU_ID_CORTEXA5		(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc050)
137#define	CPU_ID_CORTEXA7		(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc070)
138#define	CPU_ID_CORTEXA8		(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc080)
139#define	 CPU_ID_CORTEXA8R1	(CPU_ID_CORTEXA8 | (1 << CPU_ID_VARIANT_SHIFT))
140#define	 CPU_ID_CORTEXA8R2	(CPU_ID_CORTEXA8 | (2 << CPU_ID_VARIANT_SHIFT))
141#define	 CPU_ID_CORTEXA8R3	(CPU_ID_CORTEXA8 | (3 << CPU_ID_VARIANT_SHIFT))
142#define	CPU_ID_CORTEXA9		(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc090)
143#define	 CPU_ID_CORTEXA9R1	(CPU_ID_CORTEXA9 | (1 << CPU_ID_VARIANT_SHIFT))
144#define	 CPU_ID_CORTEXA9R2	(CPU_ID_CORTEXA9 | (2 << CPU_ID_VARIANT_SHIFT))
145#define	 CPU_ID_CORTEXA9R3	(CPU_ID_CORTEXA9 | (3 << CPU_ID_VARIANT_SHIFT))
146#define	 CPU_ID_CORTEXA9R4	(CPU_ID_CORTEXA9 | (4 << CPU_ID_VARIANT_SHIFT))
147/* XXX: Cortx-A12 is the old name for this part, it has been renamed the A17 */
148#define	CPU_ID_CORTEXA12	(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc0d0)
149#define	 CPU_ID_CORTEXA12R0	(CPU_ID_CORTEXA12 | (0 << CPU_ID_VARIANT_SHIFT))
150#define	CPU_ID_CORTEXA15	(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc0f0)
151#define	 CPU_ID_CORTEXA15R0	(CPU_ID_CORTEXA15 | (0 << CPU_ID_VARIANT_SHIFT))
152#define	 CPU_ID_CORTEXA15R1	(CPU_ID_CORTEXA15 | (1 << CPU_ID_VARIANT_SHIFT))
153#define	 CPU_ID_CORTEXA15R2	(CPU_ID_CORTEXA15 | (2 << CPU_ID_VARIANT_SHIFT))
154#define	 CPU_ID_CORTEXA15R3	(CPU_ID_CORTEXA15 | (3 << CPU_ID_VARIANT_SHIFT))
155#define	CPU_ID_CORTEXA53	(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xd030)
156#define	CPU_ID_CORTEXA57	(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xd070)
157#define	CPU_ID_CORTEXA72	(CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xd080)
158
159#define	CPU_ID_KRAIT300		(CPU_ID_QUALCOM | CPU_ID_CPUID_SCHEME | 0x06f0)
160/* Snapdragon S4 Pro/APQ8064 */
161#define	 CPU_ID_KRAIT300R0	(CPU_ID_KRAIT300 | (0 << CPU_ID_VARIANT_SHIFT))
162#define	 CPU_ID_KRAIT300R1	(CPU_ID_KRAIT300 | (1 << CPU_ID_VARIANT_SHIFT))
163
164#define	CPU_ID_TI925T		0x54029250
165#define CPU_ID_MV88FR131	0x56251310 /* Marvell Feroceon 88FR131 Core */
166#define CPU_ID_MV88FR331	0x56153310 /* Marvell Feroceon 88FR331 Core */
167#define CPU_ID_MV88FR571_VD	0x56155710 /* Marvell Feroceon 88FR571-VD Core (ID from datasheet) */
168
169/*
170 * LokiPlus core has also ID set to 0x41159260 and this define cause execution of unsupported
171 * L2-cache instructions so need to disable it. 0x41159260 is a generic ARM926E-S ID.
172 */
173#ifdef SOC_MV_LOKIPLUS
174#define CPU_ID_MV88FR571_41	0x00000000
175#else
176#define CPU_ID_MV88FR571_41	0x41159260 /* Marvell Feroceon 88FR571-VD Core (actual ID from CPU reg) */
177#endif
178
179#define CPU_ID_MV88SV581X_V7		0x561F5810 /* Marvell Sheeva 88SV581x v7 Core */
180#define CPU_ID_MV88SV584X_V7		0x562F5840 /* Marvell Sheeva 88SV584x v7 Core */
181/* Marvell's CPUIDs with ARM ID in implementor field */
182#define CPU_ID_ARM_88SV581X_V7		0x413FC080 /* Marvell Sheeva 88SV581x v7 Core */
183
184#define	CPU_ID_FA526		0x66015260
185#define	CPU_ID_FA626TE		0x66056260
186#define CPU_ID_80200		0x69052000
187#define CPU_ID_PXA250    	0x69052100 /* sans core revision */
188#define CPU_ID_PXA210    	0x69052120
189#define CPU_ID_PXA250A		0x69052100 /* 1st version Core */
190#define CPU_ID_PXA210A		0x69052120 /* 1st version Core */
191#define CPU_ID_PXA250B		0x69052900 /* 3rd version Core */
192#define CPU_ID_PXA210B		0x69052920 /* 3rd version Core */
193#define CPU_ID_PXA250C		0x69052d00 /* 4th version Core */
194#define CPU_ID_PXA210C		0x69052d20 /* 4th version Core */
195#define	CPU_ID_PXA27X		0x69054110
196#define	CPU_ID_80321_400	0x69052420
197#define	CPU_ID_80321_600	0x69052430
198#define	CPU_ID_80321_400_B0	0x69052c20
199#define	CPU_ID_80321_600_B0	0x69052c30
200#define	CPU_ID_80219_400	0x69052e20 /* A0 stepping/revision. */
201#define	CPU_ID_80219_600	0x69052e30 /* A0 stepping/revision. */
202#define	CPU_ID_81342		0x69056810
203#define	CPU_ID_IXP425		0x690541c0
204#define	CPU_ID_IXP425_533	0x690541c0
205#define	CPU_ID_IXP425_400	0x690541d0
206#define	CPU_ID_IXP425_266	0x690541f0
207#define	CPU_ID_IXP435		0x69054040
208#define	CPU_ID_IXP465		0x69054200
209
210/* CPUID registers */
211#define ARM_PFR0_ARM_ISA_MASK	0x0000000f
212
213#define ARM_PFR0_THUMB_MASK	0x000000f0
214#define ARM_PFR0_THUMB		0x10
215#define ARM_PFR0_THUMB2		0x30
216
217#define ARM_PFR0_JAZELLE_MASK	0x00000f00
218#define ARM_PFR0_THUMBEE_MASK	0x0000f000
219
220#define ARM_PFR1_ARMV4_MASK	0x0000000f
221#define ARM_PFR1_SEC_EXT_MASK	0x000000f0
222#define ARM_PFR1_MICROCTRL_MASK	0x00000f00
223
224/*
225 * Post-ARM3 CP15 registers:
226 *
227 *	1	Control register
228 *
229 *	2	Translation Table Base
230 *
231 *	3	Domain Access Control
232 *
233 *	4	Reserved
234 *
235 *	5	Fault Status
236 *
237 *	6	Fault Address
238 *
239 *	7	Cache/write-buffer Control
240 *
241 *	8	TLB Control
242 *
243 *	9	Cache Lockdown
244 *
245 *	10	TLB Lockdown
246 *
247 *	11	Reserved
248 *
249 *	12	Reserved
250 *
251 *	13	Process ID (for FCSE)
252 *
253 *	14	Reserved
254 *
255 *	15	Implementation Dependent
256 */
257
258/* Some of the definitions below need cleaning up for V3/V4 architectures */
259
260/* CPU control register (CP15 register 1) */
261#define CPU_CONTROL_MMU_ENABLE	0x00000001 /* M: MMU/Protection unit enable */
262#define CPU_CONTROL_AFLT_ENABLE	0x00000002 /* A: Alignment fault enable */
263#define CPU_CONTROL_DC_ENABLE	0x00000004 /* C: IDC/DC enable */
264#define CPU_CONTROL_WBUF_ENABLE 0x00000008 /* W: Write buffer enable */
265#define CPU_CONTROL_32BP_ENABLE 0x00000010 /* P: 32-bit exception handlers */
266#define CPU_CONTROL_32BD_ENABLE 0x00000020 /* D: 32-bit addressing */
267#define CPU_CONTROL_LABT_ENABLE 0x00000040 /* L: Late abort enable */
268#define CPU_CONTROL_BEND_ENABLE 0x00000080 /* B: Big-endian mode */
269#define CPU_CONTROL_SYST_ENABLE 0x00000100 /* S: System protection bit */
270#define CPU_CONTROL_ROM_ENABLE	0x00000200 /* R: ROM protection bit */
271#define CPU_CONTROL_CPCLK	0x00000400 /* F: Implementation defined */
272#define CPU_CONTROL_SW_ENABLE	0x00000400 /* SW: SWP instruction enable */
273#define CPU_CONTROL_BPRD_ENABLE 0x00000800 /* Z: Branch prediction enable */
274#define CPU_CONTROL_IC_ENABLE   0x00001000 /* I: IC enable */
275#define CPU_CONTROL_VECRELOC	0x00002000 /* V: Vector relocation */
276#define CPU_CONTROL_ROUNDROBIN	0x00004000 /* RR: Predictable replacement */
277#define CPU_CONTROL_V4COMPAT	0x00008000 /* L4: ARMv4 compat LDR R15 etc */
278#define CPU_CONTROL_HAF_ENABLE	0x00020000 /* HA: Hardware Access Flag Enable */
279#define CPU_CONTROL_FI_ENABLE	0x00200000 /* FI: Low interrupt latency */
280#define CPU_CONTROL_UNAL_ENABLE 0x00400000 /* U: unaligned data access */
281#define CPU_CONTROL_V6_EXTPAGE	0x00800000 /* XP: ARMv6 extended page tables */
282#define CPU_CONTROL_V_ENABLE	0x01000000 /* VE: Interrupt vectors enable */
283#define CPU_CONTROL_EX_BEND	0x02000000 /* EE: exception endianness */
284#define CPU_CONTROL_L2_ENABLE	0x04000000 /* L2 Cache enabled */
285#define CPU_CONTROL_NMFI	0x08000000 /* NMFI: Non maskable FIQ */
286#define CPU_CONTROL_TR_ENABLE	0x10000000 /* TRE: TEX Remap*/
287#define CPU_CONTROL_AF_ENABLE	0x20000000 /* AFE: Access Flag enable */
288#define CPU_CONTROL_TE_ENABLE	0x40000000 /* TE: Thumb Exception enable */
289
290#define CPU_CONTROL_IDC_ENABLE	CPU_CONTROL_DC_ENABLE
291
292/* ARM11x6 Auxiliary Control Register (CP15 register 1, opcode2 1) */
293#define	ARM11X6_AUXCTL_RS	0x00000001 /* return stack */
294#define	ARM11X6_AUXCTL_DB	0x00000002 /* dynamic branch prediction */
295#define	ARM11X6_AUXCTL_SB	0x00000004 /* static branch prediction */
296#define	ARM11X6_AUXCTL_TR	0x00000008 /* MicroTLB replacement strat. */
297#define	ARM11X6_AUXCTL_EX	0x00000010 /* exclusive L1/L2 cache */
298#define	ARM11X6_AUXCTL_RA	0x00000020 /* clean entire cache disable */
299#define	ARM11X6_AUXCTL_RV	0x00000040 /* block transfer cache disable */
300#define	ARM11X6_AUXCTL_CZ	0x00000080 /* restrict cache size */
301
302/* ARM1136 Auxiliary Control Register (CP15 register 1, opcode2 1) */
303#define ARM1136_AUXCTL_PFI	0x80000000 /* PFI: partial FI mode. */
304					   /* This is an undocumented flag
305					    * used to work around a cache bug
306					    * in r0 steppings. See errata
307					    * 364296.
308					    */
309/* ARM1176 Auxiliary Control Register (CP15 register 1, opcode2 1) */
310#define	ARM1176_AUXCTL_PHD	0x10000000 /* inst. prefetch halting disable */
311#define	ARM1176_AUXCTL_BFD	0x20000000 /* branch folding disable */
312#define	ARM1176_AUXCTL_FSD	0x40000000 /* force speculative ops disable */
313#define	ARM1176_AUXCTL_FIO	0x80000000 /* low intr latency override */
314
315/* XScale Auxillary Control Register (CP15 register 1, opcode2 1) */
316#define	XSCALE_AUXCTL_K		0x00000001 /* dis. write buffer coalescing */
317#define	XSCALE_AUXCTL_P		0x00000002 /* ECC protect page table access */
318/* Note: XSCale core 3 uses those for LLR DCcahce attributes */
319#define	XSCALE_AUXCTL_MD_WB_RA	0x00000000 /* mini-D$ wb, read-allocate */
320#define	XSCALE_AUXCTL_MD_WB_RWA	0x00000010 /* mini-D$ wb, read/write-allocate */
321#define	XSCALE_AUXCTL_MD_WT	0x00000020 /* mini-D$ wt, read-allocate */
322#define	XSCALE_AUXCTL_MD_MASK	0x00000030
323
324/* Xscale Core 3 only */
325#define XSCALE_AUXCTL_LLR	0x00000400 /* Enable L2 for LLR Cache */
326
327/* Marvell Extra Features Register (CP15 register 1, opcode2 0) */
328#define MV_DC_REPLACE_LOCK	0x80000000 /* Replace DCache Lock */
329#define MV_DC_STREAM_ENABLE	0x20000000 /* DCache Streaming Switch */
330#define MV_WA_ENABLE		0x10000000 /* Enable Write Allocate */
331#define MV_L2_PREFETCH_DISABLE	0x01000000 /* L2 Cache Prefetch Disable */
332#define MV_L2_INV_EVICT_ERR	0x00800000 /* L2 Invalidates Uncorrectable Error Line Eviction */
333#define MV_L2_ENABLE		0x00400000 /* L2 Cache enable */
334#define MV_IC_REPLACE_LOCK	0x00080000 /* Replace ICache Lock */
335#define MV_BGH_ENABLE		0x00040000 /* Branch Global History Register Enable */
336#define MV_BTB_DISABLE		0x00020000 /* Branch Target Buffer Disable */
337#define MV_L1_PARERR_ENABLE	0x00010000 /* L1 Parity Error Enable */
338
339/* Cache type register definitions */
340#define	CPU_CT_ISIZE(x)		((x) & 0xfff)		/* I$ info */
341#define	CPU_CT_DSIZE(x)		(((x) >> 12) & 0xfff)	/* D$ info */
342#define	CPU_CT_S		(1U << 24)		/* split cache */
343#define	CPU_CT_CTYPE(x)		(((x) >> 25) & 0xf)	/* cache type */
344#define	CPU_CT_FORMAT(x)	((x) >> 29)
345/* Cache type register definitions for ARM v7 */
346#define	CPU_CT_IMINLINE(x)	((x) & 0xf)		/* I$ min line size */
347#define	CPU_CT_DMINLINE(x)	(((x) >> 16) & 0xf)	/* D$ min line size */
348
349#define	CPU_CT_CTYPE_WT		0	/* write-through */
350#define	CPU_CT_CTYPE_WB1	1	/* write-back, clean w/ read */
351#define	CPU_CT_CTYPE_WB2	2	/* w/b, clean w/ cp15,7 */
352#define	CPU_CT_CTYPE_WB6	6	/* w/b, cp15,7, lockdown fmt A */
353#define	CPU_CT_CTYPE_WB7	7	/* w/b, cp15,7, lockdown fmt B */
354
355#define	CPU_CT_xSIZE_LEN(x)	((x) & 0x3)		/* line size */
356#define	CPU_CT_xSIZE_M		(1U << 2)		/* multiplier */
357#define	CPU_CT_xSIZE_ASSOC(x)	(((x) >> 3) & 0x7)	/* associativity */
358#define	CPU_CT_xSIZE_SIZE(x)	(((x) >> 6) & 0x7)	/* size */
359
360#define	CPU_CT_ARMV7		0x4
361/* ARM v7 Cache type definitions */
362#define	CPUV7_CT_CTYPE_WT	(1U << 31)
363#define	CPUV7_CT_CTYPE_WB	(1 << 30)
364#define	CPUV7_CT_CTYPE_RA	(1 << 29)
365#define	CPUV7_CT_CTYPE_WA	(1 << 28)
366
367#define	CPUV7_CT_xSIZE_LEN(x)	((x) & 0x7)		/* line size */
368#define	CPUV7_CT_xSIZE_ASSOC(x)	(((x) >> 3) & 0x3ff)	/* associativity */
369#define	CPUV7_CT_xSIZE_SET(x)	(((x) >> 13) & 0x7fff)	/* num sets */
370
371#define	CPUV7_L2CTLR_NPROC_SHIFT	24
372#define	CPUV7_L2CTLR_NPROC(r)	((((r) >> CPUV7_L2CTLR_NPROC_SHIFT) & 3) + 1)
373
374#define	CPU_CLIDR_CTYPE(reg,x)	(((reg) >> ((x) * 3)) & 0x7)
375#define	CPU_CLIDR_LOUIS(reg)	(((reg) >> 21) & 0x7)
376#define	CPU_CLIDR_LOC(reg)	(((reg) >> 24) & 0x7)
377#define	CPU_CLIDR_LOUU(reg)	(((reg) >> 27) & 0x7)
378
379#define	CACHE_ICACHE		1
380#define	CACHE_DCACHE		2
381#define	CACHE_SEP_CACHE		3
382#define	CACHE_UNI_CACHE		4
383
384/* Fault status register definitions */
385#define FAULT_USER      0x10
386
387#if __ARM_ARCH < 6
388#define FAULT_TYPE_MASK 0x0f
389#define FAULT_WRTBUF_0  0x00 /* Vector Exception */
390#define FAULT_WRTBUF_1  0x02 /* Terminal Exception */
391#define FAULT_BUSERR_0  0x04 /* External Abort on Linefetch -- Section */
392#define FAULT_BUSERR_1  0x06 /* External Abort on Linefetch -- Page */
393#define FAULT_BUSERR_2  0x08 /* External Abort on Non-linefetch -- Section */
394#define FAULT_BUSERR_3  0x0a /* External Abort on Non-linefetch -- Page */
395#define FAULT_BUSTRNL1  0x0c /* External abort on Translation -- Level 1 */
396#define FAULT_BUSTRNL2  0x0e /* External abort on Translation -- Level 2 */
397#define FAULT_ALIGN_0   0x01 /* Alignment */
398#define FAULT_ALIGN_1   0x03 /* Alignment */
399#define FAULT_TRANS_S   0x05 /* Translation -- Section */
400#define FAULT_TRANS_F   0x06 /* Translation -- Flag */
401#define FAULT_TRANS_P   0x07 /* Translation -- Page */
402#define FAULT_DOMAIN_S  0x09 /* Domain -- Section */
403#define FAULT_DOMAIN_P  0x0b /* Domain -- Page */
404#define FAULT_PERM_S    0x0d /* Permission -- Section */
405#define FAULT_PERM_P    0x0f /* Permission -- Page */
406
407#define	FAULT_IMPRECISE	0x400	/* Imprecise exception (XSCALE) */
408#define	FAULT_EXTERNAL	0x400	/* External abort (armv6+) */
409#define	FAULT_WNR	0x800	/* Write-not-Read access (armv6+) */
410
411#else /* __ARM_ARCH < 6 */
412
413#define FAULT_ALIGN		0x001	/* Alignment Fault */
414#define FAULT_DEBUG		0x002	/* Debug Event */
415#define FAULT_ACCESS_L1		0x003	/* Access Bit (L1) */
416#define FAULT_ICACHE		0x004	/* Instruction cache maintenance */
417#define FAULT_TRAN_L1		0x005	/* Translation Fault (L1) */
418#define FAULT_ACCESS_L2		0x006	/* Access Bit (L2) */
419#define FAULT_TRAN_L2		0x007	/* Translation Fault (L2) */
420#define FAULT_EA_PREC		0x008	/* External Abort */
421#define FAULT_DOMAIN_L1		0x009	/* Domain Fault (L1) */
422#define FAULT_DOMAIN_L2		0x00B	/* Domain Fault (L2) */
423#define FAULT_EA_TRAN_L1	0x00C	/* External Translation Abort (L1) */
424#define FAULT_PERM_L1		0x00D	/* Permission Fault (L1) */
425#define FAULT_EA_TRAN_L2	0x00E	/* External Translation Abort (L2) */
426#define FAULT_PERM_L2		0x00F	/* Permission Fault (L2) */
427#define FAULT_TLB_CONFLICT	0x010	/* TLB Conflict Abort */
428#define FAULT_EA_IMPREC		0x016	/* Asynchronous External Abort */
429#define FAULT_PE_IMPREC		0x018	/* Asynchronous Parity Error */
430#define FAULT_PARITY		0x019	/* Parity Error */
431#define FAULT_PE_TRAN_L1	0x01C	/* Parity Error on Translation (L1) */
432#define FAULT_PE_TRAN_L2	0x01E	/* Parity Error on Translation (L2) */
433
434#define FSR_TO_FAULT(fsr)	(((fsr) & 0xF) | 			\
435				 ((((fsr) & (1 << 10)) >> (10 - 4))))
436#define FSR_LPAE		(1 <<  9) /* LPAE indicator */
437#define FSR_WNR			(1 << 11) /* Write-not-Read access */
438#define FSR_EXT			(1 << 12) /* DECERR/SLVERR for external*/
439#define FSR_CM			(1 << 13) /* Cache maintenance fault */
440#endif /* !__ARM_ARCH < 6 */
441
442/*
443 * Address of the vector page, low and high versions.
444 */
445#ifndef __ASSEMBLER__
446#define	ARM_VECTORS_LOW		0x00000000U
447#define	ARM_VECTORS_HIGH	0xffff0000U
448#else
449#define	ARM_VECTORS_LOW		0
450#define	ARM_VECTORS_HIGH	0xffff0000
451#endif
452
453/*
454 * ARM Instructions
455 *
456 *       3 3 2 2 2
457 *       1 0 9 8 7                                                     0
458 *      +-------+-------------------------------------------------------+
459 *      | cond  |              instruction dependant                    |
460 *      |c c c c|                                                       |
461 *      +-------+-------------------------------------------------------+
462 */
463
464#define INSN_SIZE		4		/* Always 4 bytes */
465#define INSN_COND_MASK		0xf0000000	/* Condition mask */
466#define INSN_COND_AL		0xe0000000	/* Always condition */
467
468/* ARM register defines */
469#define	ARM_REG_SIZE		4
470#define	ARM_REG_NUM_PC		15
471#define	ARM_REG_NUM_LR		14
472#define	ARM_REG_NUM_SP		13
473
474#define THUMB_INSN_SIZE		2		/* Some are 4 bytes.  */
475
476#endif /* !MACHINE_ARMREG_H */
477