ar5008reg.h revision 1.2
1/*	$OpenBSD: ar5008reg.h,v 1.2 2010/10/18 16:18:48 damien Exp $	*/
2
3/*-
4 * Copyright (c) 2009 Damien Bergamini <damien.bergamini@free.fr>
5 * Copyright (c) 2008-2009 Atheros Communications Inc.
6 *
7 * Permission to use, copy, modify, and/or distribute this software for any
8 * purpose with or without fee is hereby granted, provided that the above
9 * copyright notice and this permission notice appear in all copies.
10 *
11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 */
19
20/*
21 * MAC registers.
22 */
23#define AR_ISR_S2_S			0x00cc
24#define AR_ISR_S3_S			0x00d0
25#define AR_ISR_S4_S			0x00d4
26#define AR_ISR_S5_S			0x00d8
27#define AR_GPIO_IN_OUT			0x4048
28#define AR_GPIO_OE_OUT			0x404c
29#define AR_GPIO_INTR_POL		0x4050
30#define AR_GPIO_INPUT_EN_VAL		0x4054
31#define AR_GPIO_INPUT_MUX1		0x4058
32#define AR_GPIO_INPUT_MUX2		0x405c
33#define AR_GPIO_OUTPUT_MUX(i)		(0x4060 + (i) * 4)
34#define AR_INPUT_STATE			0x406c
35#define AR_EEPROM_STATUS_DATA		0x407c
36#define AR_OBS				0x4080
37#define AR_GPIO_PDPU			0x4088
38#define AR_PCIE_MSI			0x4094
39
40/*
41 * Analog registers.
42 */
43#define AR_IS_ANALOG_REG(reg)		((reg) >= 0x7800 && (reg) <= 0x78b4)
44#define AR_AN_RF2G1_CH0			0x7810
45#define AR_AN_RF5G1_CH0			0x7818
46#define AR_AN_RF2G1_CH1			0x7834
47#define AR_AN_RF5G1_CH1			0x783c
48#define AR_AN_SYNTH9			0x7868
49#define AR_AN_TOP1			0x7890
50#define AR_AN_TOP2			0x7894
51
52/*
53 * PHY registers.
54 */
55#define AR_PHY_BASE			0x9800
56#define AR_PHY(i)			(AR_PHY_BASE + (i) * 4)
57#define AR_PHY_TEST			0x9800
58#define AR_PHY_TURBO			0x9804
59#define AR_PHY_TEST2			0x9808
60#define AR_PHY_TIMING2			0x9810
61#define AR_PHY_TIMING3			0x9814
62#define AR_PHY_CHIP_ID			0x9818
63#define AR_PHY_ACTIVE			0x981c
64#define AR_PHY_RF_CTL2			0x9824
65#define AR_PHY_RF_CTL3			0x9828
66#define AR_PHY_ADC_CTL			0x982c
67#define AR_PHY_ADC_SERIAL_CTL		0x9830
68#define AR_PHY_RF_CTL4			0x9834
69#define AR_PHY_TSTDAC_CONST		0x983c
70#define AR_PHY_SETTLING			0x9844
71#define AR_PHY_RXGAIN			0x9848
72#define AR_PHY_DESIRED_SZ		0x9850
73#define AR_PHY_FIND_SIG			0x9858
74#define AR_PHY_AGC_CTL1			0x985c
75#define AR_PHY_AGC_CONTROL		0x9860
76#define AR_PHY_CCA(i)			(0x9864 + (i) * 0x1000)
77#define AR_PHY_SFCORR			0x9868
78#define AR_PHY_SFCORR_LOW		0x986c
79#define AR_PHY_SLEEP_CTR_CONTROL	0x9870
80#define AR_PHY_SLEEP_CTR_LIMIT		0x9874
81#define AR_PHY_SLEEP_SCAL		0x9878
82#define AR_PHY_PLL_CTL			0x987c
83#define AR_PHY_BIN_MASK_1		0x9900
84#define AR_PHY_BIN_MASK_2		0x9904
85#define AR_PHY_BIN_MASK_3		0x9908
86#define AR_PHY_MASK_CTL			0x990c
87#define AR_PHY_RX_DELAY			0x9914
88#define AR_PHY_SEARCH_START_DELAY	0x9918
89#define AR_PHY_TIMING_CTRL4_0		0x9920
90#define AR_PHY_TIMING_CTRL4(i)		(0x9920 + (i) * 0x1000)
91#define AR_PHY_TIMING5			0x9924
92#define AR_PHY_POWER_TX_RATE1		0x9934
93#define AR_PHY_POWER_TX_RATE2		0x9938
94#define AR_PHY_POWER_TX_RATE_MAX	0x993c
95#define AR_PHY_RADAR_EXT		0x9940
96#define AR_PHY_FRAME_CTL		0x9944
97#define AR_PHY_SPUR_REG			0x994c
98#define AR_PHY_RADAR_0			0x9954
99#define AR_PHY_RADAR_1			0x9958
100#define AR_PHY_SWITCH_CHAIN_0		0x9960
101#define AR_PHY_SWITCH_COM		0x9964
102#define AR_PHY_SIGMA_DELTA		0x996c
103#define AR_PHY_RESTART			0x9970
104#define AR_PHY_RFBUS_REQ		0x997c
105#define AR_PHY_TIMING7			0x9980
106#define AR_PHY_TIMING8			0x9984
107#define AR_PHY_BIN_MASK2_1		0x9988
108#define AR_PHY_BIN_MASK2_2		0x998c
109#define AR_PHY_BIN_MASK2_3		0x9990
110#define AR_PHY_BIN_MASK2_4		0x9994
111#define AR_PHY_TIMING9			0x9998
112#define AR_PHY_TIMING10			0x999c
113#define AR_PHY_TIMING11			0x99a0
114#define AR_PHY_RX_CHAINMASK		0x99a4
115#define AR_PHY_MULTICHAIN_GAIN_CTL	0x99ac
116#define AR_PHY_NEW_ADC_DC_GAIN_CORR(i)	(0x99b4 + (i) * 0x1000)
117#define AR_PHY_EXT_CCA0			0x99b8
118#define AR_PHY_EXT_CCA(i)		(0x99bc + (i) * 0x1000)
119#define AR_PHY_SFCORR_EXT		0x99c0
120#define AR_PHY_HALFGI			0x99d0
121#define AR_PHY_CHANNEL_MASK_01_30	0x99d4
122#define AR_PHY_CHANNEL_MASK_31_60	0x99d8
123#define AR_PHY_CHAN_INFO_MEMORY		0x99dc
124#define AR_PHY_HEAVY_CLIP_ENABLE	0x99e0
125#define AR_PHY_HEAVY_CLIP_FACTOR_RIFS	0x99ec
126#define AR_PHY_CALMODE			0x99f0
127#define AR_PHY_REFCLKDLY		0x99f4
128#define AR_PHY_REFCLKPD			0x99f8
129#define AR_PHY_BB_RFGAIN(i)		(0x9a00 + (i) * 4)
130#define AR_PHY_CAL_MEAS_0(i)		(0x9c10 + (i) * 0x1000)
131#define AR_PHY_CAL_MEAS_1(i)		(0x9c14 + (i) * 0x1000)
132#define AR_PHY_CAL_MEAS_2(i)		(0x9c18 + (i) * 0x1000)
133#define AR_PHY_CAL_MEAS_3(i)		(0x9c1c + (i) * 0x1000)
134#define AR_PHY_CURRENT_RSSI		0x9c1c
135#define AR_PHY_RFBUS_GRANT		0x9c20
136#define AR9280_PHY_CURRENT_RSSI		0x9c3c
137#define AR_PHY_CHAN_INFO_GAIN_DIFF	0x9cf4
138#define AR_PHY_CHAN_INFO_GAIN		0x9cfc
139#define AR_PHY_MODE			0xa200
140#define AR_PHY_CCK_TX_CTRL		0xa204
141#define AR_PHY_CCK_DETECT		0xa208
142#define AR_PHY_GAIN_2GHZ		0xa20c
143#define AR_PHY_CCK_RXCTRL4		0xa21c
144#define AR_PHY_DAG_CTRLCCK		0xa228
145#define AR_PHY_FORCE_CLKEN_CCK		0xa22c
146#define AR_PHY_POWER_TX_RATE3		0xa234
147#define AR_PHY_POWER_TX_RATE4		0xa238
148#define AR_PHY_SCRM_SEQ_XR		0xa23c
149#define AR_PHY_HEADER_DETECT_XR		0xa240
150#define AR_PHY_CHIRP_DETECTED_XR	0xa244
151#define AR_PHY_BLUETOOTH		0xa254
152#define AR_PHY_TPCRG1			0xa258
153#define AR_PHY_TX_PWRCTRL4		0xa264
154#define AR_PHY_ANALOG_SWAP		0xa268
155#define AR_PHY_TPCRG5			0xa26c
156#define AR_PHY_TX_PWRCTRL6_0		0xa270
157#define AR_PHY_TX_PWRCTRL7		0xa274
158#define AR_PHY_TX_PWRCTRL9		0xa27c
159#define AR_PHY_PDADC_TBL_BASE		0xa280
160#define AR_PHY_TX_GAIN_TBL(i)		(0xa300 + (i) * 4)
161#define AR_PHY_CL_CAL_CTL		0xa358
162#define AR_PHY_CLC_TBL(i)		(0xa35c + (i) * 4)
163#define AR_PHY_POWER_TX_RATE5		0xa38c
164#define AR_PHY_POWER_TX_RATE6		0xa390
165#define AR_PHY_CH0_TX_PWRCTRL11		0xa398
166#define AR_PHY_CAL_CHAINMASK		0xa39c
167#define AR_PHY_VIT_MASK2_M_46_61	0xa3a0
168#define AR_PHY_VIT_MASK2_M_31_45	0xa3a4
169#define AR_PHY_VIT_MASK2_M_16_30	0xa3a8
170#define AR_PHY_VIT_MASK2_M_00_15	0xa3ac
171#define AR_PHY_PILOT_MASK_01_30		0xa3b0
172#define AR_PHY_PILOT_MASK_31_60		0xa3b4
173#define AR_PHY_VIT_MASK2_P_15_01	0xa3b8
174#define AR_PHY_VIT_MASK2_P_30_16	0xa3bc
175#define AR_PHY_VIT_MASK2_P_45_31	0xa3c0
176#define AR_PHY_VIT_MASK2_P_61_46	0xa3c4
177#define AR_PHY_POWER_TX_SUB		0xa3c8
178#define AR_PHY_POWER_TX_RATE7		0xa3cc
179#define AR_PHY_POWER_TX_RATE8		0xa3d0
180#define AR_PHY_POWER_TX_RATE9		0xa3d4
181#define AR_PHY_XPA_CFG			0xa3d8
182#define AR_PHY_TX_PWRCTRL6_1		0xb270
183#define AR_PHY_CH1_TX_PWRCTRL11		0xb398
184
185
186/* Bits for AR_AN_RF2G1_CH0. */
187#define AR_AN_RF2G1_CH0_OB_M	0x03800000
188#define AR_AN_RF2G1_CH0_OB_S	23
189#define AR_AN_RF2G1_CH0_DB_M	0x1c000000
190#define AR_AN_RF2G1_CH0_DB_S	26
191
192/* Bits for AR_AN_RF5G1_CH0. */
193#define AR_AN_RF5G1_CH0_OB5_M	0x00070000
194#define AR_AN_RF5G1_CH0_OB5_S	16
195#define AR_AN_RF5G1_CH0_DB5_M	0x00380000
196#define AR_AN_RF5G1_CH0_DB5_S	19
197
198/* Bits for AR_AN_RF2G1_CH1. */
199#define AR_AN_RF2G1_CH1_OB_M	0x03800000
200#define AR_AN_RF2G1_CH1_OB_S	23
201#define AR_AN_RF2G1_CH1_DB_M	0x1c000000
202#define AR_AN_RF2G1_CH1_DB_S	26
203
204/* Bits for AR_AN_RF5G1_CH1. */
205#define AR_AN_RF5G1_CH1_OB5_M	0x00070000
206#define AR_AN_RF5G1_CH1_OB5_S	16
207#define AR_AN_RF5G1_CH1_DB5_M	0x00380000
208#define AR_AN_RF5G1_CH1_DB5_S	19
209
210/* Bits for AR_AN_SYNTH9. */
211#define AR_AN_SYNTH9_REFDIVA_M	0xf8000000
212#define AR_AN_SYNTH9_REFDIVA_S	27
213
214/* Bits for AR_AN_TOP1. */
215#define AR_AN_TOP1_DACLPMODE	0x00040000
216
217/* Bits for AR_AN_TOP2. */
218#define AR_AN_TOP2_XPABIAS_LVL_M	0xc0000000
219#define AR_AN_TOP2_XPABIAS_LVL_S	30
220#define AR_AN_TOP2_LOCALBIAS		0x00200000
221#define AR_AN_TOP2_PWDCLKIND		0x00400000
222
223/* Bits for AR_PHY_TEST. */
224#define AR_PHY_TEST_RFSILENT_BB	0x00002000
225#define AR_PHY_TEST_AGC_CLR	0x10000000
226
227/* Bits for AR_PHY_TURBO. */
228#define AR_PHY_FC_TURBO_MODE		0x00000001
229#define AR_PHY_FC_TURBO_SHORT		0x00000002
230#define AR_PHY_FC_DYN2040_EN		0x00000004
231#define AR_PHY_FC_DYN2040_PRI_ONLY	0x00000008
232#define AR_PHY_FC_DYN2040_PRI_CH	0x00000010
233#define AR_PHY_FC_DYN2040_EXT_CH	0x00000020
234#define AR_PHY_FC_HT_EN			0x00000040
235#define AR_PHY_FC_SHORT_GI_40		0x00000080
236#define AR_PHY_FC_WALSH			0x00000100
237#define AR_PHY_FC_SINGLE_HT_LTF1	0x00000200
238#define AR_PHY_FC_ENABLE_DAC_FIFO	0x00000800
239
240/* Bits for AR_PHY_TIMING3. */
241#define AR_PHY_TIMING3_DSC_MAN_M	0xfffe0000
242#define AR_PHY_TIMING3_DSC_MAN_S	17
243#define AR_PHY_TIMING3_DSC_EXP_M	0x0001e000
244#define AR_PHY_TIMING3_DSC_EXP_S	13
245
246/* Bits for AR_PHY_CHIP_ID. */
247#define AR_PHY_CHIP_ID_REV_0		0x00000080
248#define AR_PHY_CHIP_ID_REV_1		0x00000081
249#define AR_PHY_CHIP_ID_9160_REV_0	0x000000b0
250
251/* Bits for AR_PHY_ACTIVE. */
252#define AR_PHY_ACTIVE_EN	0x00000001
253#define AR_PHY_ACTIVE_DIS	0x00000000
254
255/* Bits for AR_PHY_RF_CTL2. */
256#define AR_PHY_TX_END_DATA_START_M	0x000000ff
257#define AR_PHY_TX_END_DATA_START_S	0
258#define AR_PHY_TX_END_PA_ON_M		0x0000ff00
259#define AR_PHY_TX_END_PA_ON_S		8
260
261/* Bits for AR_PHY_RF_CTL3. */
262#define AR_PHY_TX_END_TO_A2_RX_ON_M	0x00ff0000
263#define AR_PHY_TX_END_TO_A2_RX_ON_S	16
264
265/* Bits for AR_PHY_ADC_CTL. */
266#define AR_PHY_ADC_CTL_OFF_INBUFGAIN_M	0x00000003
267#define AR_PHY_ADC_CTL_OFF_INBUFGAIN_S	0
268#define AR_PHY_ADC_CTL_OFF_PWDDAC	0x00002000
269#define AR_PHY_ADC_CTL_OFF_PWDBANDGAP	0x00004000
270#define AR_PHY_ADC_CTL_OFF_PWDADC	0x00008000
271#define AR_PHY_ADC_CTL_ON_INBUFGAIN_M	0x00030000
272#define AR_PHY_ADC_CTL_ON_INBUFGAIN_S	16
273
274/* Bits for AR_PHY_ADC_SERIAL_CTL. */
275#define AR_PHY_SEL_INTERNAL_ADDAC	0x00000000
276#define AR_PHY_SEL_EXTERNAL_RADIO	0x00000001
277
278/* Bits for AR_PHY_RF_CTL4. */
279#define AR_PHY_RF_CTL4_TX_END_XPAB_OFF_M	0xff000000
280#define AR_PHY_RF_CTL4_TX_END_XPAB_OFF_S	24
281#define AR_PHY_RF_CTL4_TX_END_XPAA_OFF_M	0x00ff0000
282#define AR_PHY_RF_CTL4_TX_END_XPAA_OFF_S	16
283#define AR_PHY_RF_CTL4_FRAME_XPAB_ON_M		0x0000ff00
284#define AR_PHY_RF_CTL4_FRAME_XPAB_ON_S		8
285#define AR_PHY_RF_CTL4_FRAME_XPAA_ON_M		0x000000ff
286#define AR_PHY_RF_CTL4_FRAME_XPAA_ON_S		0
287
288/* Bits for AR_PHY_SETTLING. */
289#define AR_PHY_SETTLING_SWITCH_M	0x00003f80
290#define AR_PHY_SETTLING_SWITCH_S	7
291
292/* Bits for AR_PHY_RXGAIN. */
293#define AR_PHY_RXGAIN_TXRX_ATTEN_M	0x0003f000
294#define AR_PHY_RXGAIN_TXRX_ATTEN_S	12
295#define AR_PHY_RXGAIN_TXRX_RF_MAX_M	0x007c0000
296#define AR_PHY_RXGAIN_TXRX_RF_MAX_S	18
297#define AR9280_PHY_RXGAIN_TXRX_ATTEN_M	0x00003f80
298#define AR9280_PHY_RXGAIN_TXRX_ATTEN_S	7
299#define AR9280_PHY_RXGAIN_TXRX_MARGIN_M	0x001fc000
300#define AR9280_PHY_RXGAIN_TXRX_MARGIN_S	14
301
302/* Bits for AR_PHY_DESIRED_SZ. */
303#define AR_PHY_DESIRED_SZ_ADC_M		0x000000ff
304#define AR_PHY_DESIRED_SZ_ADC_S		0
305#define AR_PHY_DESIRED_SZ_PGA_M		0x0000ff00
306#define AR_PHY_DESIRED_SZ_PGA_S		8
307#define AR_PHY_DESIRED_SZ_TOT_DES_M	0x0ff00000
308#define AR_PHY_DESIRED_SZ_TOT_DES_S	20
309
310/* Bits for AR_PHY_FIND_SIG. */
311#define AR_PHY_FIND_SIG_FIRSTEP_M	0x0003f000
312#define AR_PHY_FIND_SIG_FIRSTEP_S	12
313#define AR_PHY_FIND_SIG_FIRPWR_M	0x03fc0000
314#define AR_PHY_FIND_SIG_FIRPWR_S	18
315
316/* Bits for AR_PHY_AGC_CTL1. */
317#define AR_PHY_AGC_CTL1_COARSE_LOW_M	0x00007f80
318#define AR_PHY_AGC_CTL1_COARSE_LOW_S	7
319#define AR_PHY_AGC_CTL1_COARSE_HIGH_M	0x003f8000
320#define AR_PHY_AGC_CTL1_COARSE_HIGH_S	15
321
322/* Bits for AR_PHY_AGC_CONTROL. */
323#define AR_PHY_AGC_CONTROL_CAL		0x00000001
324#define AR_PHY_AGC_CONTROL_NF		0x00000002
325#define AR_PHY_AGC_CONTROL_ENABLE_NF	0x00008000
326#define AR_PHY_AGC_CONTROL_FLTR_CAL	0x00010000
327#define AR_PHY_AGC_CONTROL_NO_UPDATE_NF	0x00020000
328
329/* Bits for AR_PHY_CCA. */
330#define AR_PHY_MAXCCA_PWR_M		0x000001ff
331#define AR_PHY_MAXCCA_PWR_S		0
332#define AR_PHY_CCA_THRESH62_M		0x0007f000
333#define AR_PHY_CCA_THRESH62_S		12
334#define AR_PHY_MINCCA_PWR_M		0x0ff80000
335#define AR_PHY_MINCCA_PWR_S		19
336#define AR9280_PHY_CCA_THRESH62_M	0x000ff000
337#define AR9280_PHY_CCA_THRESH62_S	12
338#define AR9280_PHY_MINCCA_PWR_M		0x1ff00000
339#define AR9280_PHY_MINCCA_PWR_S		20
340
341/* Bits for AR_PHY_SFCORR_LOW. */
342#define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW	0x00000001
343#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_M	0x00003f00
344#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S	8
345#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_M	0x001fc000
346#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S	14
347#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_M	0x0fe00000
348#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S	21
349
350/* Bits for AR_PHY_SFCORR. */
351#define AR_PHY_SFCORR_M2COUNT_THR_M	0x0000001f
352#define AR_PHY_SFCORR_M2COUNT_THR_S	0
353#define AR_PHY_SFCORR_M1_THRESH_M	0x00fe0000
354#define AR_PHY_SFCORR_M1_THRESH_S	17
355#define AR_PHY_SFCORR_M2_THRESH_M	0x7f000000
356#define AR_PHY_SFCORR_M2_THRESH_S	24
357
358/* Bits for AR_PHY_RX_DELAY. */
359#define AR_PHY_RX_DELAY_DELAY_M	0x00003fff
360#define AR_PHY_RX_DELAY_DELAY_S	0
361
362/* Bits for AR_PHY_TIMING_CTRL4_0. */
363#define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF_M		0x0000001f
364#define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF_S		0
365#define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF_M		0x000007e0
366#define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF_S		5
367#define AR_PHY_TIMING_CTRL4_IQCORR_ENABLE		0x00000800
368#define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX_M	0x0000f000
369#define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX_S	12
370#define AR_PHY_TIMING_CTRL4_DO_CAL			0x00010000
371#define AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK		0x10000000
372#define AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK		0x20000000
373#define AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER		0x40000000
374#define AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI		0x80000000
375
376/* Bits for AR_PHY_TIMING5. */
377#define AR_PHY_TIMING5_CYCPWR_THR1_M	0x000000fe
378#define AR_PHY_TIMING5_CYCPWR_THR1_S	1
379
380/* Bits for AR_PHY_POWER_TX_RATE_MAX. */
381#define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE	0x00000040
382
383/* Bits for AR_PHY_FRAME_CTL. */
384#define AR_PHY_FRAME_CTL_TX_CLIP_M	0x00000038
385#define AR_PHY_FRAME_CTL_TX_CLIP_S	3
386
387/* Bits for AR_PHY_TXPWRADJ. */
388#define AR_PHY_TXPWRADJ_CCK_GAIN_DELTA_M	0x00000fc0
389#define AR_PHY_TXPWRADJ_CCK_GAIN_DELTA_S	6
390#define AR_PHY_TXPWRADJ_CCK_PCDAC_INDEX_M	0x00fc0000
391#define AR_PHY_TXPWRADJ_CCK_PCDAC_INDEX_S	18
392
393/* Bits for AR_PHY_RADAR_EXT. */
394#define AR_PHY_RADAR_EXT_ENA		0x00004000
395
396/* Bits for AR_PHY_RADAR_0. */
397#define AR_PHY_RADAR_0_ENA		0x00000001
398#define AR_PHY_RADAR_0_INBAND_M		0x0000003e
399#define AR_PHY_RADAR_0_INBAND_S		1
400#define AR_PHY_RADAR_0_PRSSI_M		0x00000fc0
401#define AR_PHY_RADAR_0_PRSSI_S		6
402#define AR_PHY_RADAR_0_HEIGHT_M		0x0003f000
403#define AR_PHY_RADAR_0_HEIGHT_S		12
404#define AR_PHY_RADAR_0_RRSSI_M		0x00fc0000
405#define AR_PHY_RADAR_0_RRSSI_S		18
406#define AR_PHY_RADAR_0_FIRPWR_M		0x7f000000
407#define AR_PHY_RADAR_0_FIRPWR_S		24
408#define AR_PHY_RADAR_0_FFT_ENA		0x80000000
409
410/* Bits for AR_PHY_RADAR_1. */
411#define AR_PHY_RADAR_1_MAXLEN_M		0x000000ff
412#define AR_PHY_RADAR_1_MAXLEN_S		0
413#define AR_PHY_RADAR_1_RELSTEP_THRESH_M	0x00001f00
414#define AR_PHY_RADAR_1_RELSTEP_THRESH_S	8
415#define AR_PHY_RADAR_1_RELSTEP_CHECK	0x00002000
416#define AR_PHY_RADAR_1_MAX_RRSSI	0x00004000
417#define AR_PHY_RADAR_1_BLOCK_CHECK	0x00008000
418#define AR_PHY_RADAR_1_RELPWR_THRESH_M	0x003f0000
419#define AR_PHY_RADAR_1_RELPWR_THRESH_S	16
420#define AR_PHY_RADAR_1_USE_FIR128	0x00400000
421#define AR_PHY_RADAR_1_RELPWR_ENA	0x00800000
422
423/* Bits for AR_PHY_SIGMA_DELTA. */
424#define AR_PHY_SIGMA_DELTA_ADC_SEL_M	0x00000003
425#define AR_PHY_SIGMA_DELTA_ADC_SEL_S	0
426#define AR_PHY_SIGMA_DELTA_FILT2_M	0x000000f8
427#define AR_PHY_SIGMA_DELTA_FILT2_S	3
428#define AR_PHY_SIGMA_DELTA_FILT1_M	0x00001f00
429#define AR_PHY_SIGMA_DELTA_FILT1_S	8
430#define AR_PHY_SIGMA_DELTA_ADC_CLIP_M	0x01ffe000
431#define AR_PHY_SIGMA_DELTA_ADC_CLIP_S	13
432
433/* Bits for AR_PHY_RESTART. */
434#define AR_PHY_RESTART_DIV_GC_M	0x001c0000
435#define AR_PHY_RESTART_DIV_GC_S	18
436
437/* Bits for AR_PHY_RFBUS_REQ. */
438#define AR_PHY_RFBUS_REQ_EN	0x00000001
439
440/* Bits for AR_PHY_TIMING11. */
441#define AR_PHY_TIMING11_SPUR_DELTA_PHASE_M	0x000fffff
442#define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S	0
443#define AR_PHY_TIMING11_SPUR_FREQ_SD_M		0x3ff00000
444#define AR_PHY_TIMING11_SPUR_FREQ_SD_S		20
445#define AR_PHY_TIMING11_USE_SPUR_IN_AGC		0x40000000
446#define AR_PHY_TIMING11_USE_SPUR_IN_SELFCOR	0x80000000
447
448/* Bits for AR_PHY_NEW_ADC_DC_GAIN_CORR(). */
449#define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE		0x40000000
450#define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE	0x80000000
451
452/* Bits for AR_PHY_EXT_CCA0. */
453#define AR_PHY_EXT_CCA0_THRESH62_M	0x000000ff
454#define AR_PHY_EXT_CCA0_THRESH62_S	0
455
456/* Bits for AR_PHY_EXT_CCA. */
457#define AR_PHY_EXT_MAXCCA_PWR_M		0x000001ff
458#define AR_PHY_EXT_MAXCCA_PWR_S		0
459#define AR_PHY_EXT_CCA_CYCPWR_THR1_M	0x0000fe00
460#define AR_PHY_EXT_CCA_CYCPWR_THR1_S	9
461#define AR_PHY_EXT_CCA_THRESH62_M	0x007f0000
462#define AR_PHY_EXT_CCA_THRESH62_S	16
463#define AR_PHY_EXT_MINCCA_PWR_M		0xff800000
464#define AR_PHY_EXT_MINCCA_PWR_S		23
465#define AR9280_PHY_EXT_MINCCA_PWR_M	0x01ff0000
466#define AR9280_PHY_EXT_MINCCA_PWR_S	16
467
468/* Bits for AR_PHY_SFCORR_EXT. */
469#define AR_PHY_SFCORR_EXT_M1_THRESH_M		0x0000007f
470#define AR_PHY_SFCORR_EXT_M1_THRESH_S		0
471#define AR_PHY_SFCORR_EXT_M2_THRESH_M		0x00003f80
472#define AR_PHY_SFCORR_EXT_M2_THRESH_S		7
473#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_M	0x001fc000
474#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S	14
475#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_M	0x0fe00000
476#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S	21
477#define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_M		0xf0000000
478#define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S		28
479
480/* Bits for AR_PHY_HALFGI. */
481#define AR_PHY_HALFGI_DSC_EXP_M	0x0000000f
482#define AR_PHY_HALFGI_DSC_EXP_S	0
483#define AR_PHY_HALFGI_DSC_MAN_M	0x0007fff0
484#define AR_PHY_HALFGI_DSC_MAN_S	4
485
486/* Bits for AR_PHY_CHAN_INFO_MEMORY. */
487#define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK	0x00000001
488
489/* Bits for AR_PHY_HEAVY_CLIP_FACTOR_RIFS. */
490#define AR_PHY_RIFS_INIT_DELAY_M	0x03ff0000
491#define AR_PHY_RIFS_INIT_DELAY_S	16
492
493/* Bits for AR_PHY_CALMODE. */
494#define AR_PHY_CALMODE_IQ		0x00000000
495#define AR_PHY_CALMODE_ADC_GAIN		0x00000001
496#define AR_PHY_CALMODE_ADC_DC_PER	0x00000002
497#define AR_PHY_CALMODE_ADC_DC_INIT	0x00000003
498
499/* Bits for AR_PHY_RFBUS_GRANT. */
500#define AR_PHY_RFBUS_GRANT_EN	0x00000001
501
502/* Bits for AR_PHY_CHAN_INFO_GAIN_DIFF. */
503#define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT	320
504
505/* Bits for AR_PHY_MODE. */
506#define AR_PHY_MODE_ASYNCFIFO		0x00000080
507#define AR_PHY_MODE_AR2133		0x00000008
508#define AR_PHY_MODE_AR5111		0x00000000
509#define AR_PHY_MODE_AR5112		0x00000008
510#define AR_PHY_MODE_DYNAMIC		0x00000004
511#define AR_PHY_MODE_RF2GHZ		0x00000002
512#define AR_PHY_MODE_RF5GHZ		0x00000000
513#define AR_PHY_MODE_CCK			0x00000001
514#define AR_PHY_MODE_OFDM		0x00000000
515#define AR_PHY_MODE_DYN_CCK_DISABLE	0x00000100
516
517/* Bits for AR_PHY_CCK_TX_CTRL. */
518#define AR_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK_M	0x0000000c
519#define AR_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK_S	2
520#define AR_PHY_CCK_TX_CTRL_JAPAN		0x00000010
521
522/* Bits for AR_PHY_CCK_DETECT. */
523#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_M		0x0000003f
524#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S		0
525#define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_M		0x00001fc0
526#define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S		6
527#define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV	0x00002000
528
529/* Bits for AR_PHY_GAIN_2GHZ. */
530#define AR_PHY_GAIN_2GHZ_XATTEN1_DB_M		0x0000003f
531#define AR_PHY_GAIN_2GHZ_XATTEN1_DB_S		0
532#define AR_PHY_GAIN_2GHZ_BSW_ATTEN_M		0x0000001f
533#define AR_PHY_GAIN_2GHZ_BSW_ATTEN_S		0
534#define AR_PHY_GAIN_2GHZ_XATTEN2_DB_M		0x00000fc0
535#define AR_PHY_GAIN_2GHZ_XATTEN2_DB_S		6
536#define AR_PHY_GAIN_2GHZ_BSW_MARGIN_M		0x00003c00
537#define AR_PHY_GAIN_2GHZ_BSW_MARGIN_S		10
538#define AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN_M	0x0001f000
539#define AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN_S	12
540#define AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN_M	0x003e0000
541#define AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN_S	17
542#define AR_PHY_GAIN_2GHZ_RXTX_MARGIN_M		0x00fc0000
543#define AR_PHY_GAIN_2GHZ_RXTX_MARGIN_S		18
544
545/* Bit for AR_PHY_CCK_RXCTRL4. */
546#define AR_PHY_CCK_RXCTRL4_FREQ_EST_SHORT_M	0x01f80000
547#define AR_PHY_CCK_RXCTRL4_FREQ_EST_SHORT_S	19
548
549/* Bits for AR_PHY_DAG_CTRLCCK. */
550#define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR	0x00000200
551#define AR_PHY_DAG_CTRLCCK_RSSI_THR_M	0x0001fc00
552#define AR_PHY_DAG_CTRLCCK_RSSI_THR_S	10
553
554/* Bits for AR_PHY_FORCE_CLKEN_CCK. */
555#define AR_PHY_FORCE_CLKEN_CCK_MRC_MUX	0x00000040
556
557/* Bits for AR_PHY_TPCRG1. */
558#define AR_PHY_TPCRG1_NUM_PD_GAIN_M	0x0000c000
559#define AR_PHY_TPCRG1_NUM_PD_GAIN_S	14
560#define AR_PHY_TPCRG1_PD_GAIN_1_M	0x00030000
561#define AR_PHY_TPCRG1_PD_GAIN_1_S	16
562#define AR_PHY_TPCRG1_PD_GAIN_2_M	0x000c0000
563#define AR_PHY_TPCRG1_PD_GAIN_2_S	18
564#define AR_PHY_TPCRG1_PD_GAIN_3_M	0x00300000
565#define AR_PHY_TPCRG1_PD_GAIN_3_S	20
566#define AR_PHY_TPCRG1_PD_CAL_ENABLE	0x00400000
567
568/* Bits for AR_PHY_TX_PWRCTRL4. */
569#define AR_PHY_TX_PWRCTRL_PD_AVG_VALID	0x00000001
570#define AR_PHY_TX_PWRCTRL_PD_AVG_OUT_M	0x000001fe
571#define AR_PHY_TX_PWRCTRL_PD_AVG_OUT_S	1
572
573/* Bits for AR_PHY_TX_PWRCTRL6_[01]. */
574#define AR_PHY_TX_PWRCTRL_ERR_EST_MODE_M	0x03000000
575#define AR_PHY_TX_PWRCTRL_ERR_EST_MODE_S	24
576
577/* Bits for AR_PHY_TX_PWRCTRL7. */
578#define AR_PHY_TX_PWRCTRL_TX_GAIN_TAB_MAX_M	0x0007e000
579#define AR_PHY_TX_PWRCTRL_TX_GAIN_TAB_MAX_S	13
580#define AR_PHY_TX_PWRCTRL_INIT_TX_GAIN_M	0x01f80000
581#define AR_PHY_TX_PWRCTRL_INIT_TX_GAIN_S	19
582
583/* Bits for AR_PHY_TX_PWRCTRL9. */
584#define AR_PHY_TX_DESIRED_SCALE_CCK_M		0x00007c00
585#define AR_PHY_TX_DESIRED_SCALE_CCK_S		10	/* XXX should be 9? */
586#define AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL	0x80000000
587
588/* Bits for AR_PHY_TX_GAIN_TBL. */
589#define AR_PHY_TX_GAIN_CLC_M	0x0000001e
590#define AR_PHY_TX_GAIN_CLC_S	1
591#define AR_PHY_TX_GAIN_M	0x0007f000
592#define AR_PHY_TX_GAIN_S	12
593
594/* Bits for AR_PHY_SPUR_REG. */
595#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_M	0x0000007f
596#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S	0
597#define AR_SPUR_RSSI_THRESH			40
598#define AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI	0x00000100
599#define AR_PHY_SPUR_REG_MASK_RATE_SELECT	0x0001fe00
600#define AR_PHY_SPUR_REG_ENABLE_MASK_PPM		0x00020000
601#define AR_PHY_SPUR_REG_MASK_RATE_CNTL		0x03fc0000
602
603/* Bits for AR_PHY_ANALOG_SWAP. */
604#define AR_PHY_SWAP_ALT_CHAIN	0x00000040
605
606/* Bits for AR_PHY_TPCRG5. */
607#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_M		0x0000000f
608#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S		0
609#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_M	0x000003f0
610#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S	4
611#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_M	0x0000fc00
612#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S	10
613#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_M	0x003f0000
614#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S	16
615#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_M	0x0fc00000
616#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S	22
617
618/* Bits for AR_PHY_CL_CAL_CTL. */
619#define AR_PHY_PARALLEL_CAL_ENABLE	0x00000001
620#define AR_PHY_CL_CAL_ENABLE		0x00000002
621
622/* Bits for AR_PHY_CLC_TBL. */
623#define AR_PHY_CLC_Q0_M		0x0000ffd0
624#define AR_PHY_CLC_Q0_S		5
625#define AR_PHY_CLC_I0_M		0x07ff0000
626#define AR_PHY_CLC_I0_S		16
627
628/* Bits for AR_PHY_XPA_CFG. */
629#define AR_PHY_FORCE_XPA_CFG	0x000000001
630
631/* Bits for AR_PHY_CH[01]_TX_PWRCTRL11. */
632#define AR_PHY_TX_PWRCTRL_OLPC_TEMP_COMP_M	0x0000fc00
633#define AR_PHY_TX_PWRCTRL_OLPC_TEMP_COMP_S	10
634#define AR_PHY_TX_PWRCTRL_OLPC_PWR_M		0x00ff0000
635#define AR_PHY_TX_PWRCTRL_OLPC_PWR_S		16
636
637/* Bits for AR_PHY_NEW_ADC_DC_GAIN_CORR. */
638#define AR_PHY_NEW_ADC_DC_GAIN_QGAIN_M	0x0000003f
639#define AR_PHY_NEW_ADC_DC_GAIN_QGAIN_S	0
640#define AR_PHY_NEW_ADC_DC_GAIN_IGAIN_M	0x00000fc0
641#define AR_PHY_NEW_ADC_DC_GAIN_IGAIN_S	6
642#define AR_PHY_NEW_ADC_DC_GAIN_QDC_M	0x001ff000
643#define AR_PHY_NEW_ADC_DC_GAIN_QDC_S	12
644#define AR_PHY_NEW_ADC_DC_GAIN_IDC_M	0x3fe00000
645#define AR_PHY_NEW_ADC_DC_GAIN_IDC_S	21
646
647/* Bits for AR_PHY(0x37). */
648#define AR5416_BMODE_SYNTH	0x00000002
649#define AR5416_AMODE_REFSEL_M	0x0000000c
650#define AR5416_AMODE_REFSEL_S	2
651
652
653#define AR5008_MAX_SCATTER	16	/* NB: not a hardware limit. */
654
655/*
656 * Tx DMA descriptor.
657 */
658struct ar_tx_desc {
659	uint32_t	ds_link;
660	uint32_t	ds_data;
661	uint32_t	ds_ctl0;
662	uint32_t	ds_ctl1;
663	uint32_t	ds_ctl2;
664	uint32_t	ds_ctl3;
665	uint32_t	ds_ctl4;
666	uint32_t	ds_ctl5;
667	uint32_t	ds_ctl6;
668	uint32_t	ds_ctl7;
669	uint32_t	ds_ctl8;
670	uint32_t	ds_ctl9;
671	uint32_t	ds_ctl10;
672	uint32_t	ds_ctl11;
673	uint32_t	ds_status0;
674	uint32_t	ds_status1;
675	uint32_t	ds_tstamp;
676	uint32_t	ds_ba_bitmap_lo;
677	uint32_t	ds_ba_bitmap_hi;
678	uint32_t	ds_evm0;
679	uint32_t	ds_evm1;
680	uint32_t	ds_evm2;
681	uint32_t	ds_status8;
682	uint32_t	ds_status9;
683	/*
684	 * Padding to make Tx descriptors 128 bytes such that they will
685	 * not cross a 4KB boundary.
686	 */
687	uint32_t	pad[8];
688} __packed __attribute__((aligned(4)));
689
690/* Bits for ds_ctl0. */
691#define AR_TXC0_FRAME_LEN_M		0x00000fff
692#define AR_TXC0_FRAME_LEN_S		0
693#define AR_TXC0_VIRT_MORE_FRAG		0x00001000
694#define AR_TXC0_XMIT_POWER_M		0x003f0000
695#define AR_TXC0_XMIT_POWER_S		16
696#define AR_TXC0_RTS_ENABLE		0x00400000
697#define AR_TXC0_VEOL			0x00800000
698#define AR_TXC0_CLR_DEST_MASK		0x01000000
699#define AR_TXC0_INTR_REQ		0x20000000
700#define AR_TXC0_DEST_IDX_VALID		0x40000000
701#define AR_TXC0_CTS_ENABLE		0x80000000
702
703/* Bits for ds_ctl1. */
704#define AR_TXC1_BUF_LEN_M		0x00000fff
705#define AR_TXC1_BUF_LEN_S		0
706#define AR_TXC1_MORE			0x00001000
707#define AR_TXC1_DEST_IDX_M		0x000fe000
708#define AR_TXC1_DEST_IDX_S		13
709#define AR_TXC1_FRAME_TYPE_M		0x00f00000
710#define AR_TXC1_FRAME_TYPE_S		20
711#define AR_FRAME_TYPE_NORMAL		0
712#define AR_FRAME_TYPE_ATIM		1
713#define AR_FRAME_TYPE_PSPOLL		2
714#define AR_FRAME_TYPE_BEACON		3
715#define AR_FRAME_TYPE_PROBE_RESP	4
716#define AR_TXC1_NO_ACK			0x01000000
717#define AR_TXC1_INSERT_TS		0x02000000
718#define AR_TXC1_EXT_ONLY		0x08000000
719#define AR_TXC1_EXT_AND_CTL		0x10000000
720#define AR_TXC1_MORE_AGGR		0x20000000
721#define AR_TXC1_IS_AGGR			0x40000000
722
723/* Bits for ds_ctl2. */
724#define AR_TXC2_BURST_DUR_M		0x00007fff
725#define AR_TXC2_BURST_DUR_S		0
726#define AR_TXC2_DUR_UPDATE_ENA		0x00008000
727#define AR_TXC2_XMIT_DATA_TRIES0_M	0x000f0000
728#define AR_TXC2_XMIT_DATA_TRIES0_S	16
729#define AR_TXC2_XMIT_DATA_TRIES1_M	0x00f00000
730#define AR_TXC2_XMIT_DATA_TRIES1_S	20
731#define AR_TXC2_XMIT_DATA_TRIES2_M	0x0f000000
732#define AR_TXC2_XMIT_DATA_TRIES2_S	24
733#define AR_TXC2_XMIT_DATA_TRIES3_M	0xf0000000
734#define AR_TXC2_XMIT_DATA_TRIES3_S	28
735
736/* Bits for ds_ctl3. */
737#define AR_TXC3_XMIT_RATE0_M		0x000000ff
738#define AR_TXC3_XMIT_RATE0_S		0
739#define AR_TXC3_XMIT_RATE1_M		0x0000ff00
740#define AR_TXC3_XMIT_RATE1_S		8
741#define AR_TXC3_XMIT_RATE2_M		0x00ff0000
742#define AR_TXC3_XMIT_RATE2_S		16
743#define AR_TXC3_XMIT_RATE3_M		0xff000000
744#define AR_TXC3_XMIT_RATE3_S		24
745
746/* Bits for ds_ctl4. */
747#define AR_TXC4_PACKET_DUR0_M		0x00007fff
748#define AR_TXC4_PACKET_DUR0_S		0
749#define AR_TXC4_RTSCTS_QUAL0		0x00008000
750#define AR_TXC4_PACKET_DUR1_M		0x7fff0000
751#define AR_TXC4_PACKET_DUR1_S		16
752#define AR_TXC4_RTSCTS_QUAL1		0x80000000
753/* Shortcut. */
754#define AR_TXC4_RTSCTS_QUAL01	\
755	(AR_TXC4_RTSCTS_QUAL0 | AR_TXC4_RTSCTS_QUAL1)
756
757/* Bits for ds_ctl5. */
758#define AR_TXC5_PACKET_DUR2_M		0x00007fff
759#define AR_TXC5_PACKET_DUR2_S		0
760#define AR_TXC5_RTSCTS_QUAL2		0x00008000
761#define AR_TXC5_PACKET_DUR3_M		0x7fff0000
762#define AR_TXC5_PACKET_DUR3_S		16
763#define AR_TXC5_RTSCTS_QUAL3		0x80000000
764/* Shortcut. */
765#define AR_TXC5_RTSCTS_QUAL23	\
766	(AR_TXC5_RTSCTS_QUAL2 | AR_TXC5_RTSCTS_QUAL3)
767
768/* Bits for ds_ctl6. */
769#define AR_TXC6_AGGR_LEN_M		0x0000ffff
770#define AR_TXC6_AGGR_LEN_S		0
771#define AR_TXC6_PAD_DELIM_M		0x03fc0000
772#define AR_TXC6_PAD_DELIM_S		18
773#define AR_TXC6_ENCR_TYPE_M		0x0c000000
774#define AR_TXC6_ENCR_TYPE_S		26
775#define AR_ENCR_TYPE_CLEAR		0
776#define AR_ENCR_TYPE_WEP		1
777#define AR_ENCR_TYPE_AES		2
778#define AR_ENCR_TYPE_TKIP		3
779
780/* Bits for ds_ctl7. */
781#define AR_TXC7_2040_0			0x00000001
782#define AR_TXC7_GI0			0x00000002
783#define AR_TXC7_CHAIN_SEL0_M		0x0000001c
784#define AR_TXC7_CHAIN_SEL0_S		2
785#define AR_TXC7_2040_1			0x00000020
786#define AR_TXC7_GI1			0x00000040
787#define AR_TXC7_CHAIN_SEL1_M		0x00000380
788#define AR_TXC7_CHAIN_SEL1_S		7
789#define AR_TXC7_2040_2			0x00000400
790#define AR_TXC7_GI2			0x00000800
791#define AR_TXC7_CHAIN_SEL2_M		0x00007000
792#define AR_TXC7_CHAIN_SEL2_S		12
793#define AR_TXC7_2040_3			0x00008000
794#define AR_TXC7_GI3			0x00010000
795#define AR_TXC7_CHAIN_SEL3_M		0x000e0000
796#define AR_TXC7_CHAIN_SEL3_S		17
797#define AR_TXC7_RTSCTS_RATE_M		0x0ff00000
798#define AR_TXC7_RTSCTS_RATE_S		20
799/* Shortcuts. */
800#define AR_TXC7_2040_0123	\
801	(AR_TXC7_2040_0 | AR_TXC7_2040_1 | AR_TXC7_2040_2 | AR_TXC7_2040_3)
802#define AR_TXC7_GI0123		\
803	(AR_TXC7_GI0 | AR_TXC7_GI1 | AR_TXC7_GI2 | AR_TXC7_GI3)
804
805/* Bits for ds_status0. */
806#define AR_TXS0_RSSI_ANT0(i)		(((x) >> ((i) * 8)) & 0xff)
807#define AR_TXS0_BA_STATUS		0x40000000
808
809/* Bits for ds_status1. */
810#define AR_TXS1_FRM_XMIT_OK		0x00000001
811#define AR_TXS1_EXCESSIVE_RETRIES	0x00000002
812#define AR_TXS1_FIFO_UNDERRUN		0x00000004
813#define AR_TXS1_FILTERED		0x00000008
814#define AR_TXS1_RTS_FAIL_CNT_M		0x000000f0
815#define AR_TXS1_RTS_FAIL_CNT_S		4
816#define AR_TXS1_DATA_FAIL_CNT_M		0x00000f00
817#define AR_TXS1_DATA_FAIL_CNT_S		8
818#define AR_TXS1_VIRT_RETRY_CNT_M	0x0000f000
819#define AR_TXS1_VIRT_RETRY_CNT_S	12
820#define AR_TXS1_TX_DELIM_UNDERRUN	0x00010000
821#define AR_TXS1_TX_DATA_UNDERRUN	0x00020000
822#define AR_TXS1_DESC_CFG_ERR		0x00040000
823#define AR_TXS1_TX_TIMER_EXPIRED	0x00080000
824/* Shortcut. */
825#define AR_TXS1_UNDERRUN		\
826	(AR_TXS1_FIFO_UNDERRUN |	\
827	 AR_TXS1_TX_DELIM_UNDERRUN |	\
828	 AR_TXS1_TX_DATA_UNDERRUN)
829
830/* Bits for ds_status9. */
831#define AR_TXS9_DONE			0x00000001
832#define AR_TXS9_SEQNUM_M		0x00001ffe
833#define AR_TXS9_SEQNUM_S		1
834#define AR_TXS9_TXOP_EXCEEDED		0x00020000
835#define AR_TXS9_FINAL_IDX_M		0x00600000
836#define AR_TXS9_FINAL_IDX_S		21
837#define AR_TXS9_POWER_MGMT		0x02000000
838
839/*
840 * Rx DMA descriptor.
841 */
842struct ar_rx_desc {
843	uint32_t	ds_link;
844	uint32_t	ds_data;
845	uint32_t	ds_ctl0;
846	uint32_t	ds_ctl1;
847	uint32_t	ds_status0;
848	uint32_t	ds_status1;
849	uint32_t	ds_status2;
850	uint32_t	ds_status3;
851	uint32_t	ds_status4;
852	uint32_t	ds_status5;
853	uint32_t	ds_status6;
854	uint32_t	ds_status7;
855	uint32_t	ds_status8;
856	/*
857	 * Padding to make Rx descriptors 64 bytes such that they will
858	 * not cross a 4KB boundary.
859	 */
860	uint32_t	pad[3];
861} __packed  __attribute__((aligned(4)));
862
863/* Bits for ds_ctl1. */
864#define AR_RXC1_BUF_LEN_M		0x00000fff
865#define AR_RXC1_BUF_LEN_S		0
866#define AR_RXC1_INTR_REQ		0x00002000
867
868/* Bits for ds_ctl2. */
869#define AR_RXS0_RSSI_ANT00(x)		(((x) >>  0) & 0xff)
870#define AR_RXS0_RSSI_ANT01(x)		(((x) >>  8) & 0xff)
871#define AR_RXS0_RSSI_ANT02(x)		(((x) >> 16) & 0xff)
872#define AR_RXS0_RATE_M			0xff000000
873#define AR_RXS0_RATE_S			24
874
875/* Bits for ds_status1. */
876#define AR_RXS1_DATA_LEN_M		0x00000fff
877#define AR_RXS1_DATA_LEN_S		0
878#define AR_RXS1_MORE			0x00001000
879
880/* Bits for ds_status3. */
881#define AR_RXS3_GI			0x00000001
882#define AR_RXS3_2040			0x00000002
883#define AR_RXS3_PARALLEL_40		0x00000004
884#define AR_RXS3_ANTENNA_M		0xffffff00
885#define AR_RXS3_ANTENNA_S		8
886#define AR_RXS3_RATE_M			0x000003fc
887#define AR_RXS3_RATE_S			2
888
889/* Bits for ds_status4. */
890#define AR_RXS4_RSSI_COMBINED_M		0xff000000
891#define AR_RXS4_RSSI_COMBINED_S		24
892
893/* Bits for ds_status8. */
894#define AR_RXS8_DONE			0x00000001
895#define AR_RXS8_FRAME_OK		0x00000002
896#define AR_RXS8_CRC_ERR			0x00000004
897#define AR_RXS8_DECRYPT_CRC_ERR		0x00000008
898#define AR_RXS8_PHY_ERR			0x00000010
899#define AR_RXS8_MICHAEL_ERR		0x00000020
900#define AR_RXS8_PRE_DELIM_CRC_ERR	0x00000040
901#define AR_RXS8_PHY_ERR_CODE_M		0x0000ff00
902#define AR_RXS8_PHY_ERR_CODE_S		8
903#define AR_RXS8_KEY_IDX_VALID		0x00000100
904#define AR_RXS8_KEY_IDX_M		0x0000fe00
905#define AR_RXS8_KEY_IDX_S		9
906#define AR_RXS8_POST_DELIM_CRC_ERR	0x00040000
907#define AR_RXS8_DECRYPT_BUSY_ERR	0x40000000
908
909#define AR_MAX_PWR_RANGE_IN_HALF_DB	64
910#define AR9285_PD_GAIN_BOUNDARY_DEFAULT	58
911
912/*
913 * AR5008 family common ROM header.
914 */
915#define AR_EEPROM_MAGIC_OFFSET	0x0000
916#if BYTE_ORDER == BIG_ENDIAN
917#define AR_EEPROM_MAGIC		0x5aa5
918#else
919#define AR_EEPROM_MAGIC		0xa55a
920#endif
921
922#define AR_NO_SPUR		0x8000
923#define AR_NUM_PDADC_VALUES	128
924
925struct ar_base_eep_header {
926	uint16_t	length;
927	uint16_t	checksum;
928	uint16_t	version;
929#define AR_EEP_VER			0xe
930#define AR_EEP_VER_MINOR_MASK		0x0fff
931#define AR_EEP_MINOR_VER_2		2
932#define AR_EEP_MINOR_VER_3		3
933#define AR_EEP_MINOR_VER_7		7
934#define AR_EEP_MINOR_VER_9		9
935#define AR_EEP_MINOR_VER_10		10
936#define AR_EEP_MINOR_VER_16		16
937#define AR_EEP_MINOR_VER_17		17
938#define AR_EEP_MINOR_VER_19		19
939#define AR_EEP_MINOR_VER_20		20
940#define AR_EEP_MINOR_VER_21		21
941#define AR_EEP_MINOR_VER_22		22
942
943	uint8_t		opCapFlags;
944#define AR_OPFLAGS_11A			0x01
945#define AR_OPFLAGS_11G			0x02
946#define AR_OPFLAGS_11N_5G40		0x04
947#define AR_OPFLAGS_11N_2G40		0x08
948#define AR_OPFLAGS_11N_5G20		0x10
949#define AR_OPFLAGS_11N_2G20		0x20
950/* Shortcut. */
951#define AR_OPFLAGS_11N			0x3c
952
953	uint8_t		eepMisc;
954	uint16_t	regDmn[2];
955	uint8_t		macAddr[6];
956	uint8_t		rxMask;
957	uint8_t		txMask;
958	uint16_t	rfSilent;
959#define AR_EEP_RFSILENT_ENABLED		0x0001
960#define AR_EEP_RFSILENT_GPIO_SEL_M	0x001c
961#define AR_EEP_RFSILENT_GPIO_SEL_S	2
962#define AR_EEP_RFSILENT_POLARITY	0x0002
963
964	uint16_t	blueToothOptions;
965	uint16_t	deviceCap;
966#define AR_EEP_DEVCAP_COMPRESS_DIS	0x0001
967#define AR_EEP_DEVCAP_AES_DIS		0x0002
968#define AR_EEP_DEVCAP_FASTFRAME_DIS	0x0004
969#define AR_EEP_DEVCAP_BURST_DIS		0x0008
970#define AR_EEP_DEVCAP_MAXQCU_M		0x01f0
971#define AR_EEP_DEVCAP_MAXQCU_S		4
972#define AR_EEP_DEVCAP_HEAVY_CLIP_EN	0x0200
973#define AR_EEP_DEVCAP_KC_ENTRIES_M	0xf000
974#define AR_EEP_DEVCAP_KC_ENTRIES_S	12
975
976	uint32_t	binBuildNumber;
977	uint8_t		deviceType;
978} __packed;
979
980#define AR_EEP_TXGAIN_ORIGINAL		0
981#define AR_EEP_TXGAIN_HIGH_POWER	1
982
983#define AR_EEPROM_MODAL_SPURS		5
984
985struct ar_spur_chan {
986	uint16_t	spurChan;
987	uint8_t		spurRangeLow;
988	uint8_t		spurRangeHigh;
989} __packed;
990
991struct ar_cal_data_per_freq_olpc {
992	uint8_t	pwrPdg[2][5];
993	uint8_t	vpdPdg[2][5];
994	uint8_t	pcdac[2][5];
995	uint8_t	empty[2][5];
996} __packed;
997
998struct ar_cal_target_power_leg {
999	uint8_t	bChannel;
1000	uint8_t	tPow2x[4];
1001} __packed;
1002
1003struct ar_cal_target_power_ht {
1004	uint8_t	bChannel;
1005	uint8_t	tPow2x[8];
1006} __packed;
1007
1008struct ar_cal_ctl_edges {
1009	uint8_t	bChannel;
1010	uint8_t	tPowerFlag;
1011#define AR_CAL_CTL_EDGES_POWER_M	0x3f
1012#define AR_CAL_CTL_EDGES_POWER_S	0
1013#define AR_CAL_CTL_EDGES_FLAG_M		0xc0
1014#define AR_CAL_CTL_EDGES_FLAG_S		6
1015} __packed;
1016