• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /netgear-R7000-V1.0.7.12_1.2.5/components/opensource/linux/linux-2.6.36/arch/alpha/kernel/
1/*
2 *	linux/arch/alpha/kernel/sys_sio.c
3 *
4 *	Copyright (C) 1995 David A Rusling
5 *	Copyright (C) 1996 Jay A Estabrook
6 *	Copyright (C) 1998, 1999 Richard Henderson
7 *
8 * Code for all boards that route the PCI interrupts through the SIO
9 * PCI/ISA bridge.  This includes Noname (AXPpci33), Multia (UDB),
10 * Kenetics's Platform 2000, Avanti (AlphaStation), XL, and AlphaBook1.
11 */
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/mm.h>
16#include <linux/sched.h>
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/screen_info.h>
20
21#include <asm/compiler.h>
22#include <asm/ptrace.h>
23#include <asm/system.h>
24#include <asm/dma.h>
25#include <asm/irq.h>
26#include <asm/mmu_context.h>
27#include <asm/io.h>
28#include <asm/pgtable.h>
29#include <asm/core_apecs.h>
30#include <asm/core_lca.h>
31#include <asm/tlbflush.h>
32
33#include "proto.h"
34#include "irq_impl.h"
35#include "pci_impl.h"
36#include "machvec_impl.h"
37#include "pc873xx.h"
38
39#if defined(ALPHA_RESTORE_SRM_SETUP)
40/* Save LCA configuration data as the console had it set up.  */
41struct
42{
43	unsigned int orig_route_tab; /* for SAVE/RESTORE */
44} saved_config __attribute((common));
45#endif
46
47
48static void __init
49sio_init_irq(void)
50{
51	if (alpha_using_srm)
52		alpha_mv.device_interrupt = srm_device_interrupt;
53
54	init_i8259a_irqs();
55	common_init_isa_dma();
56}
57
58static inline void __init
59alphabook1_init_arch(void)
60{
61	/* The AlphaBook1 has LCD video fixed at 800x600,
62	   37 rows and 100 cols. */
63	screen_info.orig_y = 37;
64	screen_info.orig_video_cols = 100;
65	screen_info.orig_video_lines = 37;
66
67	lca_init_arch();
68}
69
70
71/*
72 * sio_route_tab selects irq routing in PCI/ISA bridge so that:
73 *		PIRQ0 -> irq 15
74 *		PIRQ1 -> irq  9
75 *		PIRQ2 -> irq 10
76 *		PIRQ3 -> irq 11
77 *
78 * This probably ought to be configurable via MILO.  For
79 * example, sound boards seem to like using IRQ 9.
80 *
81 * This is NOT how we should do it. PIRQ0-X should have
82 * their own IRQs, the way intel uses the IO-APIC IRQs.
83 */
84
85static void __init
86sio_pci_route(void)
87{
88	unsigned int orig_route_tab;
89
90	/* First, ALWAYS read and print the original setting. */
91	pci_bus_read_config_dword(pci_isa_hose->bus, PCI_DEVFN(7, 0), 0x60,
92				  &orig_route_tab);
93	printk("%s: PIRQ original 0x%x new 0x%x\n", __func__,
94	       orig_route_tab, alpha_mv.sys.sio.route_tab);
95
96#if defined(ALPHA_RESTORE_SRM_SETUP)
97	saved_config.orig_route_tab = orig_route_tab;
98#endif
99
100	/* Now override with desired setting. */
101	pci_bus_write_config_dword(pci_isa_hose->bus, PCI_DEVFN(7, 0), 0x60,
102				   alpha_mv.sys.sio.route_tab);
103}
104
105static unsigned int __init
106sio_collect_irq_levels(void)
107{
108	unsigned int level_bits = 0;
109	struct pci_dev *dev = NULL;
110
111	/* Iterate through the devices, collecting IRQ levels.  */
112	for_each_pci_dev(dev) {
113		if ((dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) &&
114		    (dev->class >> 8 != PCI_CLASS_BRIDGE_PCMCIA))
115			continue;
116
117		if (dev->irq)
118			level_bits |= (1 << dev->irq);
119	}
120	return level_bits;
121}
122
123static void __init
124sio_fixup_irq_levels(unsigned int level_bits)
125{
126	unsigned int old_level_bits;
127
128	/*
129	 * Now, make all PCI interrupts level sensitive.  Notice:
130	 * these registers must be accessed byte-wise.  inw()/outw()
131	 * don't work.
132	 *
133	 * Make sure to turn off any level bits set for IRQs 9,10,11,15,
134	 *  so that the only bits getting set are for devices actually found.
135	 * Note that we do preserve the remainder of the bits, which we hope
136	 *  will be set correctly by ARC/SRM.
137	 *
138	 * Note: we at least preserve any level-set bits on AlphaBook1
139	 */
140	old_level_bits = inb(0x4d0) | (inb(0x4d1) << 8);
141
142	level_bits |= (old_level_bits & 0x71ff);
143
144	outb((level_bits >> 0) & 0xff, 0x4d0);
145	outb((level_bits >> 8) & 0xff, 0x4d1);
146}
147
148static inline int __init
149noname_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
150{
151	/*
152	 * The Noname board has 5 PCI slots with each of the 4
153	 * interrupt pins routed to different pins on the PCI/ISA
154	 * bridge (PIRQ0-PIRQ3).  The table below is based on
155	 * information available at:
156	 *
157	 *   http://ftp.digital.com/pub/DEC/axppci/ref_interrupts.txt
158	 *
159	 * I have no information on the Avanti interrupt routing, but
160	 * the routing seems to be identical to the Noname except
161	 * that the Avanti has an additional slot whose routing I'm
162	 * unsure of.
163	 *
164	 * pirq_tab[0] is a fake entry to deal with old PCI boards
165	 * that have the interrupt pin number hardwired to 0 (meaning
166	 * that they use the default INTA line, if they are interrupt
167	 * driven at all).
168	 */
169	static char irq_tab[][5] __initdata = {
170		/*INT A   B   C   D */
171		{ 3,  3,  3,  3,  3}, /* idsel  6 (53c810) */
172		{-1, -1, -1, -1, -1}, /* idsel  7 (SIO: PCI/ISA bridge) */
173		{ 2,  2, -1, -1, -1}, /* idsel  8 (Hack: slot closest ISA) */
174		{-1, -1, -1, -1, -1}, /* idsel  9 (unused) */
175		{-1, -1, -1, -1, -1}, /* idsel 10 (unused) */
176		{ 0,  0,  2,  1,  0}, /* idsel 11 KN25_PCI_SLOT0 */
177		{ 1,  1,  0,  2,  1}, /* idsel 12 KN25_PCI_SLOT1 */
178		{ 2,  2,  1,  0,  2}, /* idsel 13 KN25_PCI_SLOT2 */
179		{ 0,  0,  0,  0,  0}, /* idsel 14 AS255 TULIP */
180	};
181	const long min_idsel = 6, max_idsel = 14, irqs_per_slot = 5;
182	int irq = COMMON_TABLE_LOOKUP, tmp;
183	tmp = __kernel_extbl(alpha_mv.sys.sio.route_tab, irq);
184	return irq >= 0 ? tmp : -1;
185}
186
187static inline int __init
188p2k_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
189{
190	static char irq_tab[][5] __initdata = {
191		/*INT A   B   C   D */
192		{ 0,  0, -1, -1, -1}, /* idsel  6 (53c810) */
193		{-1, -1, -1, -1, -1}, /* idsel  7 (SIO: PCI/ISA bridge) */
194		{ 1,  1,  2,  3,  0}, /* idsel  8 (slot A) */
195		{ 2,  2,  3,  0,  1}, /* idsel  9 (slot B) */
196		{-1, -1, -1, -1, -1}, /* idsel 10 (unused) */
197		{-1, -1, -1, -1, -1}, /* idsel 11 (unused) */
198		{ 3,  3, -1, -1, -1}, /* idsel 12 (CMD0646) */
199	};
200	const long min_idsel = 6, max_idsel = 12, irqs_per_slot = 5;
201	int irq = COMMON_TABLE_LOOKUP, tmp;
202	tmp = __kernel_extbl(alpha_mv.sys.sio.route_tab, irq);
203	return irq >= 0 ? tmp : -1;
204}
205
206static inline void __init
207noname_init_pci(void)
208{
209	common_init_pci();
210	sio_pci_route();
211	sio_fixup_irq_levels(sio_collect_irq_levels());
212
213	if (pc873xx_probe() == -1) {
214		printk(KERN_ERR "Probing for PC873xx Super IO chip failed.\n");
215	} else {
216		printk(KERN_INFO "Found %s Super IO chip at 0x%x\n",
217			pc873xx_get_model(), pc873xx_get_base());
218
219		/* Enabling things in the Super IO chip doesn't actually
220		 * configure and enable things, the legacy drivers still
221		 * need to do the actual configuration and enabling.
222		 * This only unblocks them.
223		 */
224
225#if !defined(CONFIG_ALPHA_AVANTI)
226		/* Don't bother on the Avanti family.
227		 * None of them had on-board IDE.
228		 */
229		pc873xx_enable_ide();
230#endif
231		pc873xx_enable_epp19();
232	}
233}
234
235static inline void __init
236alphabook1_init_pci(void)
237{
238	struct pci_dev *dev;
239	unsigned char orig, config;
240
241	common_init_pci();
242	sio_pci_route();
243
244	/*
245	 * On the AlphaBook1, the PCMCIA chip (Cirrus 6729)
246	 * is sensitive to PCI bus bursts, so we must DISABLE
247	 * burst mode for the NCR 8xx SCSI... :-(
248	 *
249	 * Note that the NCR810 SCSI driver must preserve the
250	 * setting of the bit in order for this to work.  At the
251	 * moment (2.0.29), ncr53c8xx.c does NOT do this, but
252	 * 53c7,8xx.c DOES.
253	 */
254
255	dev = NULL;
256	while ((dev = pci_get_device(PCI_VENDOR_ID_NCR, PCI_ANY_ID, dev))) {
257		if (dev->device == PCI_DEVICE_ID_NCR_53C810
258		    || dev->device == PCI_DEVICE_ID_NCR_53C815
259		    || dev->device == PCI_DEVICE_ID_NCR_53C820
260		    || dev->device == PCI_DEVICE_ID_NCR_53C825) {
261			unsigned long io_port;
262			unsigned char ctest4;
263
264			io_port = dev->resource[0].start;
265			ctest4 = inb(io_port+0x21);
266			if (!(ctest4 & 0x80)) {
267				printk("AlphaBook1 NCR init: setting"
268				       " burst disable\n");
269				outb(ctest4 | 0x80, io_port+0x21);
270			}
271                }
272	}
273
274	/* Do not set *ANY* level triggers for AlphaBook1. */
275	sio_fixup_irq_levels(0);
276
277	outb(0x0f, 0x3ce); orig = inb(0x3cf);
278	outb(0x0f, 0x3ce); outb(0x05, 0x3cf);
279	outb(0x0b, 0x3ce); config = inb(0x3cf);
280	if ((config & 0xc0) != 0xc0) {
281		printk("AlphaBook1 VGA init: setting 1Mb memory\n");
282		config |= 0xc0;
283		outb(0x0b, 0x3ce); outb(config, 0x3cf);
284	}
285	outb(0x0f, 0x3ce); outb(orig, 0x3cf);
286}
287
288void
289sio_kill_arch(int mode)
290{
291#if defined(ALPHA_RESTORE_SRM_SETUP)
292	/* Since we cannot read the PCI DMA Window CSRs, we
293	 * cannot restore them here.
294	 *
295	 * However, we CAN read the PIRQ route register, so restore it
296	 * now...
297	 */
298 	pci_bus_write_config_dword(pci_isa_hose->bus, PCI_DEVFN(7, 0), 0x60,
299				   saved_config.orig_route_tab);
300#endif
301}
302
303
304/*
305 * The System Vectors
306 */
307
308#if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_BOOK1)
309struct alpha_machine_vector alphabook1_mv __initmv = {
310	.vector_name		= "AlphaBook1",
311	DO_EV4_MMU,
312	DO_DEFAULT_RTC,
313	DO_LCA_IO,
314	.machine_check		= lca_machine_check,
315	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
316	.min_io_address		= DEFAULT_IO_BASE,
317	.min_mem_address	= APECS_AND_LCA_DEFAULT_MEM_BASE,
318
319	.nr_irqs		= 16,
320	.device_interrupt	= isa_device_interrupt,
321
322	.init_arch		= alphabook1_init_arch,
323	.init_irq		= sio_init_irq,
324	.init_rtc		= common_init_rtc,
325	.init_pci		= alphabook1_init_pci,
326	.kill_arch		= sio_kill_arch,
327	.pci_map_irq		= noname_map_irq,
328	.pci_swizzle		= common_swizzle,
329
330	.sys = { .sio = {
331		/* NCR810 SCSI is 14, PCMCIA controller is 15.  */
332		.route_tab	= 0x0e0f0a0a,
333	}}
334};
335ALIAS_MV(alphabook1)
336#endif
337
338#if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_AVANTI)
339struct alpha_machine_vector avanti_mv __initmv = {
340	.vector_name		= "Avanti",
341	DO_EV4_MMU,
342	DO_DEFAULT_RTC,
343	DO_APECS_IO,
344	.machine_check		= apecs_machine_check,
345	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
346	.min_io_address		= DEFAULT_IO_BASE,
347	.min_mem_address	= APECS_AND_LCA_DEFAULT_MEM_BASE,
348
349	.nr_irqs		= 16,
350	.device_interrupt	= isa_device_interrupt,
351
352	.init_arch		= apecs_init_arch,
353	.init_irq		= sio_init_irq,
354	.init_rtc		= common_init_rtc,
355	.init_pci		= noname_init_pci,
356	.kill_arch		= sio_kill_arch,
357	.pci_map_irq		= noname_map_irq,
358	.pci_swizzle		= common_swizzle,
359
360	.sys = { .sio = {
361		.route_tab	= 0x0b0a050f, /* leave 14 for IDE, 9 for SND */
362	}}
363};
364ALIAS_MV(avanti)
365#endif
366
367#if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_NONAME)
368struct alpha_machine_vector noname_mv __initmv = {
369	.vector_name		= "Noname",
370	DO_EV4_MMU,
371	DO_DEFAULT_RTC,
372	DO_LCA_IO,
373	.machine_check		= lca_machine_check,
374	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
375	.min_io_address		= DEFAULT_IO_BASE,
376	.min_mem_address	= APECS_AND_LCA_DEFAULT_MEM_BASE,
377
378	.nr_irqs		= 16,
379	.device_interrupt	= srm_device_interrupt,
380
381	.init_arch		= lca_init_arch,
382	.init_irq		= sio_init_irq,
383	.init_rtc		= common_init_rtc,
384	.init_pci		= noname_init_pci,
385	.kill_arch		= sio_kill_arch,
386	.pci_map_irq		= noname_map_irq,
387	.pci_swizzle		= common_swizzle,
388
389	.sys = { .sio = {
390		/* For UDB, the only available PCI slot must not map to IRQ 9,
391		   since that's the builtin MSS sound chip. That PCI slot
392		   will map to PIRQ1 (for INTA at least), so we give it IRQ 15
393		   instead.
394
395		   Unfortunately we have to do this for NONAME as well, since
396		   they are co-indicated when the platform type "Noname" is
397		   selected... :-(  */
398
399		.route_tab	= 0x0b0a0f0d,
400	}}
401};
402ALIAS_MV(noname)
403#endif
404
405#if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_P2K)
406struct alpha_machine_vector p2k_mv __initmv = {
407	.vector_name		= "Platform2000",
408	DO_EV4_MMU,
409	DO_DEFAULT_RTC,
410	DO_LCA_IO,
411	.machine_check		= lca_machine_check,
412	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
413	.min_io_address		= DEFAULT_IO_BASE,
414	.min_mem_address	= APECS_AND_LCA_DEFAULT_MEM_BASE,
415
416	.nr_irqs		= 16,
417	.device_interrupt	= srm_device_interrupt,
418
419	.init_arch		= lca_init_arch,
420	.init_irq		= sio_init_irq,
421	.init_rtc		= common_init_rtc,
422	.init_pci		= noname_init_pci,
423	.kill_arch		= sio_kill_arch,
424	.pci_map_irq		= p2k_map_irq,
425	.pci_swizzle		= common_swizzle,
426
427	.sys = { .sio = {
428		.route_tab	= 0x0b0a090f,
429	}}
430};
431ALIAS_MV(p2k)
432#endif
433
434#if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_XL)
435struct alpha_machine_vector xl_mv __initmv = {
436	.vector_name		= "XL",
437	DO_EV4_MMU,
438	DO_DEFAULT_RTC,
439	DO_APECS_IO,
440	.machine_check		= apecs_machine_check,
441	.max_isa_dma_address	= ALPHA_XL_MAX_ISA_DMA_ADDRESS,
442	.min_io_address		= DEFAULT_IO_BASE,
443	.min_mem_address	= XL_DEFAULT_MEM_BASE,
444
445	.nr_irqs		= 16,
446	.device_interrupt	= isa_device_interrupt,
447
448	.init_arch		= apecs_init_arch,
449	.init_irq		= sio_init_irq,
450	.init_rtc		= common_init_rtc,
451	.init_pci		= noname_init_pci,
452	.kill_arch		= sio_kill_arch,
453	.pci_map_irq		= noname_map_irq,
454	.pci_swizzle		= common_swizzle,
455
456	.sys = { .sio = {
457		.route_tab	= 0x0b0a090f,
458	}}
459};
460ALIAS_MV(xl)
461#endif
462