essreg.h revision 1.10
1/*	$NetBSD: essreg.h,v 1.10 1999/03/18 07:11:21 mycroft Exp $	*/
2/*
3 * Copyright 1997
4 * Digital Equipment Corporation. All rights reserved.
5 *
6 * This software is furnished under license and may be used and
7 * copied only in accordance with the following terms and conditions.
8 * Subject to these conditions, you may download, copy, install,
9 * use, modify and distribute this software in source and/or binary
10 * form. No title or ownership is transferred hereby.
11 *
12 * 1) Any source code used, modified or distributed must reproduce
13 *    and retain this copyright notice and list of conditions as
14 *    they appear in the source file.
15 *
16 * 2) No right is granted to use any trade name, trademark, or logo of
17 *    Digital Equipment Corporation. Neither the "Digital Equipment
18 *    Corporation" name nor any trademark or logo of Digital Equipment
19 *    Corporation may be used to endorse or promote products derived
20 *    from this software without the prior written permission of
21 *    Digital Equipment Corporation.
22 *
23 * 3) This software is provided "AS-IS" and any express or implied
24 *    warranties, including but not limited to, any implied warranties
25 *    of merchantability, fitness for a particular purpose, or
26 *    non-infringement are disclaimed. In no event shall DIGITAL be
27 *    liable for any damages whatsoever, and in particular, DIGITAL
28 *    shall not be liable for special, indirect, consequential, or
29 *    incidental damages or damages for lost profits, loss of
30 *    revenue or loss of use, whether such damages arise in contract,
31 *    negligence, tort, under statute, in equity, at law or otherwise,
32 *    even if advised of the possibility of such damage.
33 */
34
35/*
36** @(#) $RCSfile: essreg.h,v $ $Revision: 1.10 $ (SHARK) $Date: 1999/03/18 07:11:21 $
37**
38**++
39**
40**  essreg.h
41**
42**  FACILITY:
43**
44**	DIGITAL Network Appliance Reference Design (DNARD)
45**
46**  MODULE DESCRIPTION:
47**
48**      This module contains the constant definitions for the device
49**      registers on the ESS Technologies 1888/1887/888 sound chip.
50**
51**  AUTHORS:
52**
53**	Blair Fidler	Software Engineering Australia
54**			Gold Coast, Australia.
55**
56**  CREATION DATE:
57**
58**	March 10, 1997.
59**
60**  MODIFICATION HISTORY:
61**
62**--
63*/
64
65/*
66 * DSP commands.  This unit handles MIDI and audio capabilities.
67 * The DSP can be reset, data/commands can be read or written to it,
68 * and it can generate interrupts.  Interrupts are generated for MIDI
69 * input or DMA completion.  They seem to have neglected the fact
70 * that it would be nice to have a MIDI transmission complete interrupt.
71 * Worse, the DMA engine is half-duplex.  This means you need to do
72 * (timed) programmed I/O to be able to record and play simulataneously.
73 */
74#define ESS_ACMD_DAC8WRITE	0x10	/* direct-mode 8-bit DAC write */
75#define ESS_ACMD_DAC16WRITE	0x11	/* direct-mode 16-bit DAC write */
76#define ESS_ACMD_DMA8OUT	0x14	/* 8-bit linear DMA output */
77#define ESS_ACMD_DMA16OUT	0x15	/* 16-bit linear DMA output */
78#define ESS_ACMD_AUTODMA8OUT	0x1C	/* auto-init 8-bit linear DMA output */
79#define ESS_ACMD_AUTODMA16OUT	0x1D	/* auto-init 16-bit linear DMA output */
80#define ESS_ACMD_ADC8READ	0x20	/* direct-mode 8-bit ADC read */
81#define ESS_ACMD_ADC16READ	0x21	/* direct-mode 16-bit ADC read */
82#define ESS_ACMD_DMA8IN		0x24	/* 8-bit linear DMA input */
83#define ESS_ACMD_DMA16IN	0x25	/* 16-bit linear DMA input */
84#define ESS_ACMD_AUTODMA8IN	0x2C	/* auto-init 8-bit linear DMA input */
85#define ESS_ACMD_AUTODMA16IN	0x2D	/* auto-init 16-bit linear DMA input */
86#define ESS_ACMD_SETTIMECONST1	0x40	/* set time constant (1MHz base) */
87#define	ESS_ACMD_SETTIMECONST15	0x41	/* set time constant (1.5MHz base) */
88#define	ESS_ACMD_SETFILTER	0x42	/* set filter clock independently */
89#define ESS_ACMD_BLOCKSIZE	0x48	/* set blk size for high speed xfer */
90
91#define ESS_ACMD_DMA4OUT	0x74	/* 4-bit ADPCM DMA output */
92#define ESS_ACMD_DMA4OUTREF	0x75	/* 4-bit ADPCM DMA output with ref */
93#define ESS_ACMD_DMA2_6OUT	0x76	/* 2.6-bit ADPCM DMA output */
94#define ESS_ACMD_DMA2_6OUTREF	0x77	/* 2.6-bit ADPCM DMA output with ref */
95#define ESS_ACMD_DMA2OUT	0x7A	/* 2-bit ADPCM DMA output */
96#define ESS_ACMD_DMA2OUTREF	0x7B	/* 2-bit ADPCM DMA output with ref */
97#define ESS_ACMD_SILENCEOUT	0x80	/* output a block of silence */
98#define ESS_ACMD_START_AUTO_OUT	0x90	/* start auto-init 8-bit DMA output */
99#define ESS_ACMD_START_OUT	0x91	/* start 8-bit DMA output */
100#define ESS_ACMD_START_AUTO_IN	0x98	/* start auto-init 8-bit DMA input */
101#define ESS_ACMD_START_IN	0x99	/* start 8-bit DMA input */
102
103#define ESS_XCMD_SAMPLE_RATE	0xA1	/* sample rate for Audio1 channel */
104#define ESS_XCMD_FILTER_CLOCK	0xA2	/* filter clock for Audio1 channel*/
105#define ESS_XCMD_XFER_COUNTLO	0xA4	/* */
106#define ESS_XCMD_XFER_COUNTHI	0xA5	/* */
107#define ESS_XCMD_AUDIO_CTRL	0xA8	/* */
108#define	  ESS_AUDIO_CTRL_MONITOR	0x08	/* 0=disable/1=enable */
109#define	  ESS_AUDIO_CTRL_MONO		0x02	/* 0=disable/1=enable */
110#define	  ESS_AUDIO_CTRL_STEREO		0x01	/* 0=disable/1=enable */
111#define ESS_XCMD_PREAMP_CTRL	0xA9 	/* */
112#define	  ESS_PREAMP_CTRL_ENABLE	0x04
113
114#define ESS_XCMD_IRQ_CTRL	0xB1	/* legacy audio interrupt control */
115#define   ESS_IRQ_CTRL_INTRA	0x00
116#define   ESS_IRQ_CTRL_INTRB	0x04
117#define   ESS_IRQ_CTRL_INTRC	0x08
118#define   ESS_IRQ_CTRL_INTRD	0x0C
119#define   ESS_IRQ_CTRL_MASK	0x10
120#define   ESS_IRQ_CTRL_EXT	0x40
121#define ESS_XCMD_DRQ_CTRL	0xB2	/* audio DRQ control */
122#define   ESS_DRQ_CTRL_DRQA	0x04
123#define   ESS_DRQ_CTRL_DRQB	0x08
124#define   ESS_DRQ_CTRL_DRQC	0x0C
125#define   ESS_DRQ_CTRL_PU	0x10
126#define   ESS_DRQ_CTRL_EXT	0x40
127#define ESS_XCMD_VOLIN_CTRL	0xB4	/* stereo input volume control */
128#define ESS_1788_XCMD_AUDIO_CTRL0	0xB6
129#define   ESS_CTRL0_SIGNED	0x00
130#define   ESS_CTRL0_UNSIGNED	0x80
131#define ESS_XCMD_AUDIO1_CTRL1	0xB7	/* */
132#define	  ESS_AUDIO1_CTRL1_FIFO_CONNECT	0x80	/* 1=connected */
133#define	  ESS_AUDIO1_CTRL1_FIFO_MONO    0x40    /* 0=stereo/1=mono */
134#define	  ESS_AUDIO1_CTRL1_FIFO_SIGNED	0x20	/* 0=unsigned/1=signed */
135#define	  ESS_AUDIO1_CTRL1_FIFO_STEREO	0x08	/* 0=mono/1=stereo */
136#define	  ESS_AUDIO1_CTRL1_FIFO_SIZE	0x04	/* 0=8-bit/1=16-bit */
137#define ESS_XCMD_AUDIO1_CTRL2	0xB8	/* */
138#define	  ESS_AUDIO1_CTRL2_FIFO_ENABLE	0x01	/* 0=disable/1=enable */
139#define	  ESS_AUDIO1_CTRL2_DMA_READ	0x02	/* 0=DMA write/1=DMA read */
140#define	  ESS_AUDIO1_CTRL2_AUTO_INIT	0x04
141#define	  ESS_AUDIO1_CTRL2_ADC_ENABLE	0x08	/* 0=DAC mode/1=ADC mode */
142#define	ESS_XCMD_DEMAND_CTRL	0xB9	/* */
143#define	  ESS_DEMAND_CTRL_SINGLE	0x00	/* 1-byte transfers */
144#define	  ESS_DEMAND_CTRL_DEMAND_2	0x01	/* 2-byte transfers */
145#define	  ESS_DEMAND_CTRL_DEMAND_4	0x02	/* 4-byte transfers */
146
147#define ESS_ACMD_ENABLE_EXT	0xC6	/* enable ESS extension commands */
148#define ESS_ACMD_DISABLE_EXT	0xC7	/* enable ESS extension commands */
149
150#define ESS_ACMD_PAUSE_DMA	0xD0	/* pause DMA */
151#define ESS_ACMD_ENABLE_SPKR	0xD1	/* enable Audio1 DAC input to mixer */
152#define ESS_ACMD_DISABLE_SPKR	0xD3	/* disable Audio1 DAC input to mixer */
153#define ESS_ACMD_CONT_DMA	0xD4	/* continue paused DMA */
154#define ESS_ACMD_SPKR_STATUS	0xD8	/* return Audio1 DAC status: */
155#define   ESS_SPKR_OFF	0x00
156#define   ESS_SPKR_ON	0xFF
157#define ESS_ACMD_VERSION	0xE1	/* get version number */
158#define ESS_ACMD_LEGACY_ID	0xE7	/* get legacy ES688/ES1688 ID bytes */
159
160#define ESS_MINRATE 4000
161#define ESS_MAXRATE 44100
162
163/*
164 * Macros to detect valid hardware configuration data.
165 */
166#define ESS_BASE_VALID(base) ((base) == 0x220 || (base) == 0x230 || (base) == 0x240 || (base) == 0x250)
167#define ESS_IRQ1_VALID(irq)  ((irq) == 5 || (irq) == 7 || (irq) == 9 || (irq) == 10)
168
169#define ESS_IRQ2_VALID(irq)  ((irq) == 15)
170
171#define ESS_IRQ12_VALID(irq) ((irq) == 5 || (irq) == 7 || (irq) == 9 || (irq) == 10 || (irq) == 15)
172
173#define ESS_DRQ1_VALID(chan) ((chan) == 0 || (chan) == 1 || (chan) == 3)
174
175#define ESS_DRQ2_VALID(chan, model) (((model) != ESS_1887) ? ((chan) == 5) : ((chan) == 0 || (chan) == 1 || (chan) == 3 || (chan) == 5))
176
177#define ESS_BASE_VALID(base) ((base) == 0x220 || (base) == 0x230 || (base) == 0x240 || (base) == 0x250)
178
179/*
180 * Macros to manipulate gain values
181 */
182#define ESS_4BIT_GAIN(x)	((x) & 0xf0)
183#define ESS_3BIT_GAIN(x)	(((x) & 0xe0) >> 1)
184#define ESS_STEREO_GAIN(l, r)	((l) | ((r) >> 4))
185#define ESS_MONO_GAIN(x)	((x) >> 4)
186
187#ifdef ESS_AMODE_LOW
188/*
189 * Registers used to configure ESS chip via Read Key Sequence
190 */
191#define ESS_CONFIG_KEY_BASE	0x229
192#define ESS_CONFIG_KEY_PORTS	3
193#else
194/*
195 * Registers used to configure ESS chip via System Control Register (SCR)
196 */
197#define ESS_SCR_ACCESS_BASE	0xF9
198#define ESS_SCR_ACCESS_PORTS	3
199#define ESS_SCR_LOCK		0
200#define ESS_SCR_UNLOCK		2
201
202#define ESS_SCR_BASE		0xE0
203#define ESS_SCR_PORTS		2
204#define ESS_SCR_INDEX		0
205#define ESS_SCR_DATA		1
206
207/*
208 * Bit definitions for SCR
209 */
210#define ESS_SCR_AUDIO_ENABLE	0x04
211#define ESS_SCR_AUDIO_220	0x00
212#define ESS_SCR_AUDIO_230	0x01
213#define ESS_SCR_AUDIO_240	0x02
214#define ESS_SCR_AUDIO_250	0x03
215#endif
216
217/*****************************************************************************/
218/*  DSP Timeout Definitions                                                  */
219/*****************************************************************************/
220#define	ESS_READ_TIMEOUT  	5000 /* number of times to try a read, 5ms*/
221#define	ESS_WRITE_TIMEOUT  	5000 /* number of times to try a write, 5ms */
222
223
224#define ESS_NPORT		16
225#define ESS_DSP_RESET		0x06
226#define		ESS_RESET_EXT	0x03 /* reset and use second DMA */
227#define		ESS_MAGIC	0xAA /* response to successful reset */
228
229#define ESS_DSP_READ		0x0A
230#define ESS_DSP_WRITE		0x0C
231
232#define ESS_CLEAR_INTR		0x0E
233
234#define	ESS_DSP_RW_STATUS	0x0C
235#define	ESS_DSP_WRITE_BUSY	0x80
236#define	ESS_DSP_READ_READY     	0x40
237#define   ESS_DSP_READ_FULL	0x20 /* FIFO full */
238#define   ESS_DSP_READ_EMPTY	0x10 /* FIFO empty */
239#define   ESS_DSP_READ_HALF	0x08 /* FIFO half-empty */
240#define   ESS_DSP_READ_IRQ	0x04 /* IRQ generated */
241#define   ESS_DSP_READ_HALF_IRQ	0x02 /*      " from half-empty flag change */
242#define   ESS_DSP_READ_OFLOW	0x01 /*      " from DMA counter overflow */
243#define   ESS_DSP_READ_ANYIRQ	(ESS_DSP_READ_IRQ | \
244				 ESS_DSP_READ_HALF_IRQ | \
245				 ESS_DSP_READ_OFLOW)
246
247#define	ESS_MIX_REG_SELECT	0x04
248#define	ESS_MIX_REG_DATA	0x05
249#define ESS_MIX_RESET		0x00 	/* mixer reset port and value */
250
251
252/*
253 * ESS Mixer registers
254 */
255#define ESS_MREG_VOLUME_VOICE	0x14
256#define ESS_MREG_VOLUME_MIC	0x1A
257#define ESS_MREG_ADC_SOURCE	0x1C
258#define   ESS_SOURCE_MIC	0x00
259#define   ESS_SOURCE_CD		0x02
260#define   ESS_SOURCE_LINE	0x06
261#define   ESS_SOURCE_MIXER	0x07
262#define ESS_MREG_VOLUME_MASTER	0x32
263#define ESS_MREG_VOLUME_SYNTH	0x36
264#define ESS_MREG_VOLUME_CD	0x38
265#define ESS_MREG_VOLUME_AUXB	0x3A
266#define ESS_MREG_VOLUME_PCSPKR	0x3C
267#define ESS_MREG_VOLUME_LINE	0x3E
268#define ESS_MREG_VOLUME_LEFT	0x60
269#define ESS_MREG_VOLUME_RIGHT	0x62
270#define   ESS_VOLUME_MUTE	0x40
271#define ESS_MREG_VOLUME_CTRL	0x64
272#define ESS_MREG_SAMPLE_RATE	0x70	/* sample rate for Audio2 channel */
273#define ESS_MREG_FILTER_CLOCK	0x72	/* filter clock for Audio2 channel */
274#define ESS_MREG_XFER_COUNTLO	0x74	/* low-byte of DMA transfer size */
275#define ESS_MREG_XFER_COUNTHI	0x76	/* high-byte of DMA transfer size */
276#define ESS_MREG_AUDIO2_CTRL1	0x78	/* control register 1 for Audio2: */
277#define   ESS_AUDIO2_CTRL1_SINGLE	0x00
278#define   ESS_AUDIO2_CTRL1_DEMAND_2	0x40
279#define   ESS_AUDIO2_CTRL1_DEMAND_4	0x80
280#define   ESS_AUDIO2_CTRL1_DEMAND_8	0xC0
281#define	  ESS_AUDIO2_CTRL1_XFER_SIZE	0x20	/* 0=8-bit/1=16-bit */
282#define   ESS_AUDIO2_CTRL1_AUTO_INIT	0x10
283#define	  ESS_AUDIO2_CTRL1_FIFO_ENABLE	0x02	/* 0=disable/1=enable */
284#define	  ESS_AUDIO2_CTRL1_DAC_ENABLE	0x01	/* 0=disable/1=enable */
285#define ESS_MREG_AUDIO2_CTRL2	0x7A	/* control register 2 for Audio2: */
286#define	  ESS_AUDIO2_CTRL2_FIFO_SIZE	0x01	/* 0=8-bit/1=16-bit */
287#define	  ESS_AUDIO2_CTRL2_CHANNELS	0x02	/* 0=mono/1=stereo */
288#define	  ESS_AUDIO2_CTRL2_FIFO_SIGNED	0x04	/* 0=unsigned/1=signed */
289#define	  ESS_AUDIO2_CTRL2_DMA_ENABLE	0x20	/* 0=disable/1=enable */
290#define   ESS_AUDIO2_CTRL2_IRQ2_ENABLE	0x40
291#define   ESS_AUDIO2_CTRL2_IRQ_LATCH	0x80
292#define ESS_MREG_AUDIO2_CTRL3	0x7D
293#define   ESS_AUDIO2_CTRL3_DRQA		0x00
294#define   ESS_AUDIO2_CTRL3_DRQB		0x01
295#define   ESS_AUDIO2_CTRL3_DRQC		0x02
296#define   ESS_AUDIO2_CTRL3_DRQD		0x03
297#define   ESS_AUDIO2_CTRL3_DRQ_PD	0x04
298#define ESS_MREG_INTR_ST	0x7F
299#define   ESS_IS_SELECT_IRQ		0x01
300#define   ESS_IS_ES1888			0x00
301#define   ESS_IS_INTRA			0x02
302#define   ESS_IS_INTRB			0x04
303#define   ESS_IS_INTRC			0x06
304#define   ESS_IS_INTRD			0x08
305#define   ESS_IS_INTRE			0x0A
306