1/*	$OpenBSD: ts102reg.h,v 1.3 2003/06/18 17:50:23 miod Exp $	*/
2/*	$NetBSD: ts102reg.h,v 1.11 2006/03/06 21:43:29 macallan Exp $ */
3
4/*-
5 * Copyright (c) 1998 The NetBSD Foundation, Inc.
6 * All rights reserved.
7 *
8 * This code is derived from software contributed to The NetBSD Foundation
9 * by Matt Thomas.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 *    notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 *    notice, this list of conditions and the following disclaimer in the
18 *    documentation and/or other materials provided with the distribution.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 * POSSIBILITY OF SUCH DAMAGE.
31 */
32#ifndef _SPARC_DEV_TS102REG_H
33#define	_SPARC_DEV_TS102REG_H
34
35/* The TS102 consumes a 256MB region of the SPARCbook 3's address space.
36 */
37#define TS102_OFFSET_REGISTERS		0x02000000
38#define TS102_OFFSET_CARD_A_ATTR_SPACE	0x04000000
39#define TS102_OFFSET_CARD_B_ATTR_SPACE	0x05000000
40#define TS102_SIZE_ATTR_SPACE		0x01000000
41#define TS102_OFFSET_CARD_A_IO_SPACE	0x06000000
42#define TS102_OFFSET_CARD_B_IO_SPACE	0x07000000
43#define TS102_SIZE_IO_SPACE		0x01000000
44#define TS102_OFFSET_CARD_A_MEM_SPACE	0x08000000
45#define TS102_OFFSET_CARD_B_MEM_SPACE	0x0c000000
46#define TS102_SIZE_MEM_SPACE		0x04000000
47
48/* There are two separate register blocks within the TS102.  The first
49 * gives access to PCMCIA card specific resources, and the second gives
50 * access to the microcontroller interface
51 */
52#define	TS102_REG_CARD_A_INT	0x0000	/* Card A Interrupt Register */
53#define	TS102_REG_CARD_A_STS	0x0004	/* Card A Status Register */
54#define	TS102_REG_CARD_A_CTL	0x0008	/* Card A Control Register */
55#define	TS102_REG_CARD_B_INT	0x0010	/* Card B Interrupt Register */
56#define	TS102_REG_CARD_B_STS	0x0014	/* Card B Status Register */
57#define	TS102_REG_CARD_B_CTL	0x0018	/* Card B Control Register */
58#define	TS102_REG_UCTRL_INT	0x0020	/* Microcontroller Interrupt Register */
59#define	TS102_REG_UCTRL_DATA	0x0024	/* Microcontroller Data Register */
60#define	TS102_REG_UCTRL_STS	0x0028	/* Microcontroller Status Register */
61
62struct uctrl_regs {
63	volatile uint8_t	intr;	/* Microcontroller Interrupt Reg */
64	volatile uint8_t	filler0[3];
65	volatile uint8_t	data;	/* Microcontroller Data Reg */
66	volatile uint8_t	filler1[3];
67	volatile uint8_t	stat;	/* Microcontroller Status Reg */
68	volatile uint8_t	filler2[3];
69};
70
71/* TS102 Card Interrupt Register definitions.
72 *
73 * There is one 16-bit interrupt register for each card.  Each register
74 * contains interrupt status (read) and clear (write) bits and an
75 * interrupt mask for each of the four interrupt sources.
76 *
77 * The request bit is the logical AND of the status and the mask bit,
78 * and indicated and an interrupt is being requested.  The mask bits
79 * allow masking of individual interrupts.  An interrupt is enabled when
80 * the mask is set to 1 and is clear by write a 1 to the associated
81 * request bit.
82 *
83 * The card interrupt register also contain the soft reset flag.
84 * Setting this bit to 1 will the SPARCbook 3 to be reset.
85 */
86#define	TS102_CARD_INT_RQST_IRQ				0x0001
87#define	TS102_CARD_INT_RQST_WP_STATUS_CHANGED		0x0002
88#define	TS102_CARD_INT_RQST_BATTERY_STATUS_CHANGED	0x0004
89#define	TS102_CARD_INT_RQST_CARDDETECT_STATUS_CHANGED	0x0008
90#define	TS102_CARD_INT_STATUS_IRQ			0x0010
91#define	TS102_CARD_INT_STATUS_WP_STATUS_CHANGED		0x0020
92#define	TS102_CARD_INT_STATUS_BATTERY_STATUS_CHANGED	0x0040
93#define	TS102_CARD_INT_STATUS_CARDDETECT_STATUS_CHANGED	0x0080
94#define	TS102_CARD_INT_MASK_IRQ				0x0100
95#define	TS102_CARD_INT_MASK_WP_STATUS			0x0200
96#define	TS102_CARD_INT_MASK_BATTERY_STATUS		0x0400
97#define	TS102_CARD_INT_MASK_CARDDETECT_STATUS		0x0800
98#define	TS102_CARD_INT_SOFT_RESET			0x1000
99
100/* TS102 Card Status Register definitions.  The Card Status Register
101 * contains card status and control bit.
102 */
103#define	TS102_CARD_STS_PRES		0x0001	/* Card Present (1) */
104#define	TS102_CARD_STS_IO		0x0002	/* (1) I/O Card, (0) = Mem Card */
105#define	TS102_CARD_STS_TYPE3		0x0004	/* Type-3 PCMCIA card (disk) */
106#define	TS102_CARD_STS_VCC		0x0008	/* Vcc (0=5V, 1=3.3V) */
107#define	TS102_CARD_STS_VPP1_MASK	0x0030	/* Programming Voltage Control2 */
108#define	TS102_CARD_STS_VPP1_NC		0x0030	/*    NC */
109#define	TS102_CARD_STS_VPP1_VCC		0x0020	/*    Vcc (3.3V or 5V) */
110#define	TS102_CARD_STS_VPP1_VPP		0x0010	/*    Vpp (12V) */
111#define	TS102_CARD_STS_VPP1_0V		0x0000	/*    0V */
112#define	TS102_CARD_STS_VPP2_MASK	0x00c0	/* Programming Voltage Control1 */
113#define	TS102_CARD_STS_VPP2_NC		0x00c0	/*    NC */
114#define	TS102_CARD_STS_VPP2_VCC		0x0080	/*    Vcc (3.3V or 5V) */
115#define	TS102_CARD_STS_VPP2_VPP		0x0040	/*    Vpp (12V) */
116#define	TS102_CARD_STS_VPP2_0V		0x0000	/*    0V */
117#define	TS102_CARD_STS_WP		0x0100	/* Write Protect (1) */
118#define	TS102_CARD_STS_BVD_MASK		0x0600	/* Battery Voltage Detect */
119#define	TS102_CARD_STS_BVD_GOOD		0x0600	/*    Battery good */
120#define	TS102_CARD_STS_BVD_LOW_OK	0x0400	/*    Battery low, data OK */
121#define	TS102_CARD_STS_BVD_LOW_SUSPECT1	0x0200	/*    Battery low, data suspect */
122#define	TS102_CARD_STS_BVD_LOW_SUSPECT0	0x0000	/*    Battery low, data suspect */
123#define	TS102_CARD_STS_LVL		0x0800	/* Level (1) / Edge */
124#define	TS102_CARD_STS_RDY		0x1000	/* Ready (1) / Not Busy */
125#define	TS102_CARD_STS_VCCEN		0x2000	/* Powered Up (0) */
126#define	TS102_CARD_STS_RIEN		0x4000	/* Not Supported */
127#define	TS102_CARD_STS_ACEN		0x8000	/* Access Enabled (1) */
128
129/* TS102 Card Control Register definitions
130 */
131#define	TS102_CARD_CTL_AA_MASK		0x0003	/* Attribute Address A[25:24] */
132#define	TS102_CARD_CTL_IA_MASK		0x000c	/* I/O Address A[25:24] */
133#define	TS102_CARD_CTL_IA_BITPOS	2	/* */
134#define	TS102_CARD_CTL_CES_MASK		0x0070	/* CE/address setup time */
135#define	TS102_CARD_CTL_CES_BITPOS	4	/* n+1 clocks */
136#define	TS102_CARD_CTL_OWE_MASK		0x0380	/* OE/WE width */
137#define	TS102_CARD_CTL_OWE_BITPOS	7	/* n+2 clocks */
138#define	TS102_CARD_CTL_CEH		0x0400	/* Chip enable hold time */
139						/* (0) - 1 clock */
140						/* (1) - 2 clocks */
141#define	TS102_CARD_CTL_SBLE		0x0800	/* SBus little endian */
142#define	TS102_CARD_CTL_PCMBE		0x1000	/* PCMCIA big endian */
143#define	TS102_CARD_CTL_RAHD		0x2000	/* Read ahead enable */
144#define	TS102_CARD_CTL_INCDIS		0x4000	/* Address increment disable */
145#define	TS102_CARD_CTL_PWRD		0x8000	/* Power down */
146
147/* Microcontroller Interrupt Register
148 */
149#define	TS102_UCTRL_INT_TXE_REQ		0x01	/* transmit FIFO empty */
150#define	TS102_UCTRL_INT_TXNF_REQ	0x02	/* transmit FIFO not full */
151#define	TS102_UCTRL_INT_RXNE_REQ	0x04	/* receive FIFO not empty */
152#define	TS102_UCTRL_INT_RXO_REQ		0x08	/* receive FIFO overflow */
153#define	TS102_UCTRL_INT_TXE_MSK		0x10	/* transmit FIFO empty */
154#define	TS102_UCTRL_INT_TXNF_MSK	0x20	/* transmit FIFO not full */
155#define	TS102_UCTRL_INT_RXNE_MSK	0x40	/* receive FIFO not empty */
156#define	TS102_UCTRL_INT_RXO_MSK		0x80	/* receive FIFO overflow */
157
158/* TS102 Microcontroller Data Register (only 8 bits are significant).
159 */
160#define	TS102_UCTRL_DATA_MASK		0xff
161
162/* TS102 Microcontroller Status Register.
163 *	read 1 if asserted
164 *	write 1 to clear
165 */
166#define	TS102_UCTRL_STS_TXE_STA		0x01	/* transmit FIFO empty */
167#define	TS102_UCTRL_STS_TXNF_STA	0x02	/* transmit FIFO not full */
168#define	TS102_UCTRL_STS_RXNE_STA	0x04	/* receive FIFO not empty */
169#define	TS102_UCTRL_STS_RXO_STA		0x08	/* receive FIFO overflow */
170#define	TS102_UCTRL_STS_MASK		0x0F	/* Only 4 bits significant */
171
172enum ts102_opcode {			/* Argument	Returned */
173    TS102_OP_RD_SERIAL_NUM=0x01,	/* none		ack + 4 bytes */
174    TS102_OP_RD_ETHER_ADDR=0x02,	/* none		ack + 6 bytes */
175    TS102_OP_RD_HW_VERSION=0x03,	/* none		ack + 2 bytes */
176    TS102_OP_RD_UCTLR_VERSION=0x04,	/* none		ack + 2 bytes */
177    TS102_OP_RD_MAX_TEMP=0x05,		/* none		ack + 1 bytes */
178    TS102_OP_RD_MIN_TEMP=0x06,		/* none		ack + 1 bytes */
179    TS102_OP_RD_CURRENT_TEMP=0x07,	/* none		ack + 1 bytes */
180    TS102_OP_RD_SYSTEM_VARIANT=0x08,	/* none		ack + 4 bytes */
181    TS102_OP_RD_POWERON_CYCLES=0x09,	/* none		ack + 4 bytes */
182    TS102_OP_RD_POWERON_SECONDS=0x0a,	/* none		ack + 4 bytes */
183    TS102_OP_RD_RESET_STATUS=0x0b,	/* none		ack + 1 bytes */
184#define	TS102_RESET_STATUS_RESERVED0	0x00
185#define	TS102_RESET_STATUS_POWERON	0x01
186#define	TS102_RESET_STATUS_KEYBOARD	0x02
187#define	TS102_RESET_STATUS_WATCHDOG	0x03
188#define	TS102_RESET_STATUS_TIMEOUT	0x04
189#define	TS102_RESET_STATUS_SOFTWARE	0x05
190#define	TS102_RESET_STATUS_BROWNOUT	0x06
191#define	TS102_RESET_STATUS_RESERVED1	0x07
192    TS102_OP_RD_EVENT_STATUS=0x0c,	/* none		ack + 2 bytes */
193#define	TS102_EVENT_STATUS_SHUTDOWN_REQUEST			0x0001
194#define	TS102_EVENT_STATUS_LOW_POWER_WARNING			0x0002
195/* Internal Warning Changed 0x0002 */
196#define	TS102_EVENT_STATUS_VERY_LOW_POWER_WARNING		0x0004
197/* Discharge Event 0x0004 */
198#define	TS102_EVENT_STATUS_BATT_CHANGED				0x0008
199/* Internal Status Changed 0x0008 */
200#define	TS102_EVENT_STATUS_EXT_KEYBOARD_STATUS_CHANGE		0x0010
201#define	TS102_EVENT_STATUS_EXT_MOUSE_STATUS_CHANGE		0x0020
202#define	TS102_EVENT_STATUS_EXTERNAL_VGA_STATUS_CHANGE		0x0040
203#define	TS102_EVENT_STATUS_LID_STATUS_CHANGE			0x0080
204#define	TS102_EVENT_STATUS_MICROCONTROLLER_ERROR		0x0100
205#define	TS102_EVENT_STATUS_RESERVED				0x0200
206/* Wakeup 0x0200 */
207#define	TS102_EVENT_STATUS_EXT_BATT_STATUS_CHANGE		0x0400
208#define	TS102_EVENT_STATUS_EXT_BATT_CHARGING_STATUS_CHANGE	0x0800
209#define	TS102_EVENT_STATUS_EXT_BATT_LOW_POWER			0x1000
210#define	TS102_EVENT_STATUS_DC_STATUS_CHANGE			0x2000
211#define	TS102_EVENT_STATUS_CHARGING_STATUS_CHANGE		0x4000
212#define	TS102_EVENT_STATUS_POWERON_BTN_PRESSED			0x8000
213    TS102_OP_RD_REAL_TIME_CLK=0x0d,	/* none		ack + 7 bytes */
214    TS102_OP_RD_EXT_VGA_PORT=0x0e,	/* none		ack + 1 bytes */
215    TS102_OP_RD_UCTRL_ROM_CKSUM=0x0f,	/* none		ack + 2 bytes */
216    TS102_OP_RD_ERROR_STATUS=0x10,	/* none		ack + 2 bytes */
217#define	TS102_ERROR_STATUS_NO_ERROR				0x00
218#define	TS102_ERROR_STATUS_COMMAND_ERROR			0x01
219#define	TS102_ERROR_STATUS_EXECUTION_ERROR			0x02
220#define	TS102_ERROR_STATUS_PHYSICAL_ERROR			0x04
221    TS102_OP_RD_EXT_STATUS=0x11,	/* none		ack + 2 bytes */
222#define	TS102_EXT_STATUS_MAIN_POWER_AVAILABLE			0x0001
223#define	TS102_EXT_STATUS_INTERNAL_BATTERY_ATTACHED		0x0002
224#define	TS102_EXT_STATUS_EXTERNAL_BATTERY_ATTACHED		0x0004
225#define	TS102_EXT_STATUS_EXTERNAL_VGA_ATTACHED			0x0008
226#define	TS102_EXT_STATUS_EXTERNAL_KEYBOARD_ATTACHED		0x0010
227#define	TS102_EXT_STATUS_EXTERNAL_MOUSE_ATTACHED		0x0020
228#define	TS102_EXT_STATUS_LID_DOWN				0x0040
229#define	TS102_EXT_STATUS_INTERNAL_BATTERY_CHARGING		0x0080
230#define	TS102_EXT_STATUS_EXTERNAL_BATTERY_CHARGING		0x0100
231#define	TS102_EXT_STATUS_INTERNAL_BATTERY_DISCHARGING		0x0200
232#define	TS102_EXT_STATUS_EXTERNAL_BATTERY_DISCHARGING		0x0400
233    TS102_OP_RD_USER_CONFIG=0x12,	/* none		ack + 2 bytes */
234    TS102_OP_RD_UCTRL_VLT=0x13,		/* none		ack + 1 bytes */
235    TS102_OP_RD_INT_BATT_VLT=0x14,	/* none		ack + 1 bytes */
236    TS102_OP_RD_DC_IN_VLT=0x15,		/* none		ack + 1 bytes */
237    TS102_OP_RD_HORZ_PRT_VLT=0x16,	/* none		ack + 1 bytes */
238    TS102_OP_RD_VERT_PTR_VLT=0x17,	/* none		ack + 1 bytes */
239    TS102_OP_RD_INT_CHARGE_RATE=0x18,	/* none		ack + 1 bytes */
240    TS102_OP_RD_EXT_CHARGE_RATE=0x19,	/* none		ack + 1 bytes */
241    TS102_OP_RD_RTC_ALARM=0x1a,		/* none		ack + 7 bytes */
242    TS102_OP_RD_EVENT_STATUS_NO_RESET=0x1b,	/* none		ack + 2 bytes */
243    TS102_OP_RD_INT_KBD_LAYOUT=0x1c,	/* none		ack + 2 bytes */
244    TS102_OP_RD_EXT_KBD_LAYOUT=0x1d,	/* none		ack + 2 bytes */
245    TS102_OP_RD_EEPROM_STATUS=0x1e,	/* none		ack + 2 bytes */
246#define	TS102_EEPROM_STATUS_FACTORY_AREA_CHECKSUM_FAIL		0x01
247#define	TS102_EEPROM_STATUS_CONSUMER_AREA_CHECKSUM_FAIL		0x02
248#define	TS102_EEPROM_STATUS_USER_AREA_CHECKSUM_FAIL		0x04
249#define	TS102_EEPROM_STATUS_VPD_AREA_CHECKSUM_FAIL		0x08
250
251    /* Read/Write/Modify Commands
252     */
253    TS102_OP_CTL_LCD=0x20,		/* 4 byte mask	ack + 4 bytes */
254#define	TS102_LCD_CAPS_LOCK		0x0001
255#define	TS102_LCD_SCROLL_LOCK		0x0002
256#define	TS102_LCD_NUMLOCK		0x0004
257#define	TS102_LCD_DISK_ACTIVE		0x0008
258#define	TS102_LCD_LAN_ACTIVE		0x0010
259#define	TS102_LCD_WAN_ACTIVE		0x0020
260#define	TS102_LCD_PCMCIA_ACTIVE		0x0040
261#define	TS102_LCD_DC_OK			0x0080
262#define	TS102_LCD_COMPOSE		0x0100
263    TS102_OP_CTL_BITPORT=0x21,		/* mask		ack + 1 byte */
264#define	TS102_BITPORT_TFTPWR		0x01	/* TFT power (low) */
265#define	TS102_BITPORT_SYNCINVA		0x02	/* ext. monitor sync (low) */
266#define	TS102_BITPORT_SYNCINVB		0x04	/* ext. monitor sync (low) */
267#define	TS102_BITPORT_BP_DIS		0x08	/* no bootprom from pcmcia (high) */
268						/* boot from pcmcia (low */
269#define	TS102_BITPORT_ENCSYNC		0x10	/* enab composite sync (low) */
270#define TS102_BITPORT_DISKPOWER		0x20	/* power to internal disk */
271    TS102_OP_CTL_DEV=0x22,		/* mask 	ack + 1 byte */
272#define TS102_DEVCTL_CHARGE_DISABLE	0x01	/* dis/en charging */
273#define TS102_DEVCTL_POINTER_DISABLE	0x02	/* dis/en pointer */
274#define TS102_DEVCTL_KEYCLICK		0x04	/* keyclick? */
275#define TS102_DEVCTL_INT_BTNCLICK	0x10	/* beep on ext. mouse click */
276#define TS102_DEVCTL_EXT_BTNCLICK	0x20	/* ext. button click?? */
277    TS102_OP_CTL_SPEAKER_VOLUME=0x23,	/* mask		ack + 1 byte */
278    TS102_OP_CTL_TFT_BRIGHTNESS=0x24,	/* mask		ack + 1 byte */
279    TS102_OP_CTL_WATCHDOG=0x25,		/* mask		ack + 1 byte */
280    TS102_OP_CTL_FCTRY_EEPROM=0x26,	/* mask		ack + 1 byte */
281    TS102_OP_CTL_SECURITY_KEY=0x27,	/* no idea */
282    TS102_OP_CTL_KDB_TIME_UNTL_RTP=0x28, /* mask 	ack + 1 byte */
283    TS102_OP_CTL_KBD_TIME_BTWN_RPTS=0x29, /* mask	ack + 1 byte */
284    TS102_OP_CTL_TIMEZONE=0x2a,		/* mask		ack + 1 byte */
285    TS102_OP_CTL_MARK_SPACE_RATIO=0x2b,	/* mask		ack + 1 byte */
286    TS102_OP_CTL_MOUSE_SENS=0x2c, 	/* mask		ack + 1 byte */
287    TS102_OP_CTL_MOUSE_SCAN=0x2d,	/* no idea invalid?*/
288    TS102_OP_CTL_DIAGNOSTIC_MODE=0x2e,	/* mask		ack + 1 byte */
289#define	TS102_DIAGNOSTIC_MODE_CMD_DIAG_ON_LCD	0x01
290#define	TS102_DIAGNOSTIC_MODE_KDB_MS_9600	0x02
291    TS102_OP_CTL_SCREEN_CONTRAST=0x2f,	/* mask		ack + 1 byte */
292
293    /* Commands returning no status
294     */
295    TS102_OP_CMD_RING_BELL=0x30,	/* msb,lsb	ack */
296    TS102_OP_RD_INPUT_SOURCE=0x31,	/* no idea */
297    TS102_OP_CMD_DIAGNOSTIC_STATUS=0x32, /* msb,lsb	ack */
298    TS102_OP_CMD_CLR_KEY_COMBO_TBL=0x33, /* none	ack */
299    TS102_OP_CMD_SOFTWARE_RESET=0x34,	/* none		ack */
300    TS102_OP_CMD_SET_RTC=0x35,		/* smhddmy	ack */
301    TS102_OP_CMD_RECAL_PTR=0x36,	/* none		ack */
302    TS102_OP_CMD_SET_BELL_FREQ=0x37,	/* msb,lsb	ack */
303    TS102_OP_CMD_SET_INT_BATT_RATE=0x39, /* charge-lvl	ack */
304    TS102_OP_CMD_SET_EXT_BATT_RATE=0x3a, /* charge-lvl	ack */
305    TS102_OP_CMD_SET_RTC_ALARM=0x3b,	/* smhddmy	ack */
306
307    /* Block transfer commands
308     */
309    TS102_OP_BLK_RD_EEPROM=0x40,	/* len off		ack <data> */
310    TS102_OP_BLK_WR_EEPROM=0x41,	/* len off <data>	ack */
311    TS102_OP_BLK_WR_STATUS=0x42,	/* len off <data>	ack */
312    TS102_OP_BLK_DEF_SPCL_CHAR=0x43,	/* len off <8b data>	ack */
313#define	TS102_BLK_OFF_DEF_WAN1			0
314#define	TS102_BLK_OFF_DEF_WAN2			1
315#define	TS102_BLK_OFF_DEF_LAN1			2
316#define	TS102_BLK_OFF_DEF_LAN2			3
317#define	TS102_BLK_OFF_DEF_PCMCIA		4
318#define	TS102_BLK_OFF_DEF_DC_GOOD		5
319#define	TS102_BLK_OFF_DEF_BACKSLASH		6
320
321    /* Generic commands
322     */
323    TS102_OP_GEN_DEF_KEY_COMBO_ENT=0x50, /* seq com-length	ack */
324    TS102_OP_GEN_DEF_STRING_TBL_ENT=0x51, /* str-code len <str>	ack */
325    TS102_OP_GEN_DEF_STS_CTRN_DISP=0x52, /* len <msg>		ack */
326
327    /* Generic commands with optional status
328     */
329    TS102_OP_GEN_STS_EMU_COMMAND=0x64,	/* <command>	ack */
330    TS102_OP_GEN_STS_RD_EMU_REGISTER=0x65, /* reg	ack + 1 byte */
331    TS102_OP_GEN_STS_WR_EMU_REGISTER=0x66, /* reg,val	ack */
332    TS102_OP_GEN_STS_RD_EMU_RAM=0x67,	/* addr		ack + 1 byte */
333    TS102_OP_GEN_STS_WR_EMU_RAM=0x68,	/* addr,val	ack */
334    TS102_OP_GEN_STS_RD_BQ_REGISTER=0x69, /* reg	ack + 1 byte */
335    TS102_OP_GEN_STS_WR_BQ_REGISTER=0x6a, /* reg,val	ack */
336
337    /* Administration commands
338     */
339    TS102_OP_ADMIN_SET_USER_PASS=0x70,	/* len <pass>   ack */
340    TS102_OP_ADMIN_VRFY_USER_PASS=0x71,	/* len <pass>   ack + status */
341    TS102_OP_ADMIN_GET_SYSTEM_PASS=0x72, /* none	ack + <7bytekey> */
342    TS102_OP_ADMIN_VRFY_SYSTEM_PASS=0x73, /* len <pass>   ack + status */
343    TS102_OP_RD_INT_CHARGE_LEVEL=0x7a, /* ack + 2 byte */
344    TS102_OP_RD_EXT_CHARGE_LEVEL=0x7b, /* ack + 2 byte */
345    TS102_OP_SLEEP=0x80, /* supposedly sleeps, not sure */
346    TS102_OP_ADMIN_POWER_OFF=0x82,	 /* len <pass>	none */
347    TS102_OP_ADMIN_POWER_RESTART=0x83,	 /* msb,xx,lsb	none */
348};
349
350#endif /* _SPARC_DEV_TS102REG_H */
351