pcivar.h revision 46023
1/* 2 * Copyright (c) 1997, Stefan Esser <se@freebsd.org> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice unmodified, this list of conditions, and the following 10 * disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 * 26 * $Id: pcivar.h,v 1.27 1999/04/17 08:36:07 peter Exp $ 27 * 28 */ 29 30#ifndef _PCIVAR_H_ 31#define _PCIVAR_H_ 32 33#ifndef PCI_COMPAT 34#define PCI_COMPAT 35#endif 36 37#include <pci/pci_ioctl.h> /* XXX KDM */ 38#include <sys/queue.h> 39 40/* some PCI bus constants */ 41 42#define PCI_BUSMAX 255 /* highest supported bus number */ 43#define PCI_SLOTMAX 31 /* highest supported slot number */ 44#define PCI_FUNCMAX 7 /* highest supported function number */ 45#define PCI_REGMAX 255 /* highest supported config register addr. */ 46 47#define PCI_MAXMAPS_0 6 /* max. no. of memory/port maps */ 48#define PCI_MAXMAPS_1 2 /* max. no. of maps for PCI to PCI bridge */ 49#define PCI_MAXMAPS_2 1 /* max. no. of maps for CardBus bridge */ 50 51/* pci_addr_t covers this system's PCI bus address space: 32 or 64 bit */ 52 53#ifdef PCI_A64 54typedef u_int64_t pci_addr_t; /* u_int64_t for system with 64bit addresses */ 55#else 56typedef u_int32_t pci_addr_t; /* u_int64_t for system with 64bit addresses */ 57#endif 58 59/* map register information */ 60 61typedef struct { 62 u_int32_t base; 63 u_int8_t type; 64#define PCI_MAPMEM 0x01 /* memory map */ 65#define PCI_MAPMEMP 0x02 /* prefetchable memory map */ 66#define PCI_MAPPORT 0x04 /* port map */ 67 u_int8_t ln2size; 68 u_int8_t ln2range; 69 u_int8_t reg; /* offset of map register in config space */ 70/* u_int8_t dummy;*/ 71 struct resource *res; /* handle from resource manager */ 72} pcimap; 73 74/* config header information common to all header types */ 75 76typedef struct pcicfg { 77 struct device *dev; /* device which owns this */ 78 pcimap *map; /* pointer to array of PCI maps */ 79 void *hdrspec; /* pointer to header type specific data */ 80 struct resource *irqres; /* resource descriptor for interrupt mapping */ 81 82 u_int16_t subvendor; /* card vendor ID */ 83 u_int16_t subdevice; /* card device ID, assigned by card vendor */ 84 u_int16_t vendor; /* chip vendor ID */ 85 u_int16_t device; /* chip device ID, assigned by chip vendor */ 86 87 u_int16_t cmdreg; /* disable/enable chip and PCI options */ 88 u_int16_t statreg; /* supported PCI features and error state */ 89 90 u_int8_t baseclass; /* chip PCI class */ 91 u_int8_t subclass; /* chip PCI subclass */ 92 u_int8_t progif; /* chip PCI programming interface */ 93 u_int8_t revid; /* chip revision ID */ 94 95 u_int8_t hdrtype; /* chip config header type */ 96 u_int8_t cachelnsz; /* cache line size in 4byte units */ 97 u_int8_t intpin; /* PCI interrupt pin */ 98 u_int8_t intline; /* interrupt line (IRQ for PC arch) */ 99 100 u_int8_t mingnt; /* min. useful bus grant time in 250ns units */ 101 u_int8_t maxlat; /* max. tolerated bus grant latency in 250ns */ 102 u_int8_t lattimer; /* latency timer in units of 30ns bus cycles */ 103 104 u_int8_t mfdev; /* multi-function device (from hdrtype reg) */ 105 u_int8_t nummaps; /* actual number of PCI maps used */ 106 107 u_int8_t bus; /* config space bus address */ 108 u_int8_t slot; /* config space slot address */ 109 u_int8_t func; /* config space function number */ 110 111 u_int8_t secondarybus; /* bus on secondary side of bridge, if any */ 112 u_int8_t subordinatebus; /* topmost bus number behind bridge, if any */ 113} pcicfgregs; 114 115/* additional type 1 device config header information (PCI to PCI bridge) */ 116 117#ifdef PCI_A64 118#define PCI_PPBMEMBASE(h,l) ((((pci_addr_t)(h) << 32) + ((l)<<16)) & ~0xfffff) 119#define PCI_PPBMEMLIMIT(h,l) ((((pci_addr_t)(h) << 32) + ((l)<<16)) | 0xfffff) 120#else 121#define PCI_PPBMEMBASE(h,l) (((l)<<16) & ~0xfffff) 122#define PCI_PPBMEMLIMIT(h,l) (((l)<<16) | 0xfffff) 123#endif /* PCI_A64 */ 124 125#define PCI_PPBIOBASE(h,l) ((((h)<<16) + ((l)<<8)) & ~0xfff) 126#define PCI_PPBIOLIMIT(h,l) ((((h)<<16) + ((l)<<8)) | 0xfff) 127 128typedef struct { 129 pci_addr_t pmembase; /* base address of prefetchable memory */ 130 pci_addr_t pmemlimit; /* topmost address of prefetchable memory */ 131 u_int32_t membase; /* base address of memory window */ 132 u_int32_t memlimit; /* topmost address of memory window */ 133 u_int32_t iobase; /* base address of port window */ 134 u_int32_t iolimit; /* topmost address of port window */ 135 u_int16_t secstat; /* secondary bus status register */ 136 u_int16_t bridgectl; /* bridge control register */ 137 u_int8_t seclat; /* CardBus latency timer */ 138} pcih1cfgregs; 139 140/* additional type 2 device config header information (CardBus bridge) */ 141 142typedef struct { 143 u_int32_t membase0; /* base address of memory window */ 144 u_int32_t memlimit0; /* topmost address of memory window */ 145 u_int32_t membase1; /* base address of memory window */ 146 u_int32_t memlimit1; /* topmost address of memory window */ 147 u_int32_t iobase0; /* base address of port window */ 148 u_int32_t iolimit0; /* topmost address of port window */ 149 u_int32_t iobase1; /* base address of port window */ 150 u_int32_t iolimit1; /* topmost address of port window */ 151 u_int32_t pccardif; /* PC Card 16bit IF legacy more base addr. */ 152 u_int16_t secstat; /* secondary bus status register */ 153 u_int16_t bridgectl; /* bridge control register */ 154 u_int8_t seclat; /* CardBus latency timer */ 155} pcih2cfgregs; 156 157/* PCI bus attach definitions (there could be multiple PCI bus *trees* ... */ 158 159typedef struct pciattach { 160 int unit; 161 int pcibushigh; 162 struct pciattach *next; 163} pciattach; 164 165struct pci_devinfo { 166 STAILQ_ENTRY(pci_devinfo) pci_links; 167 struct pci_device *device; /* should this be ifdefed? */ 168 pcicfgregs cfg; 169 struct pci_conf conf; 170}; 171 172extern u_int32_t pci_numdevs; 173 174 175/* externally visible functions */ 176 177int pci_probe (pciattach *attach); 178void pci_drvattach(struct pci_devinfo *dinfo); 179 180/* low level PCI config register functions provided by pcibus.c */ 181 182int pci_cfgopen (void); 183int pci_cfgread (pcicfgregs *cfg, int reg, int bytes); 184void pci_cfgwrite (pcicfgregs *cfg, int reg, int data, int bytes); 185#ifdef __alpha__ 186vm_offset_t pci_cvt_to_dense (vm_offset_t); 187vm_offset_t pci_cvt_to_bwx (vm_offset_t); 188#endif /* __alpha__ */ 189 190#ifdef _SYS_BUS_H_ 191 192#include "pci_if.h" 193 194enum pci_device_ivars { 195 PCI_IVAR_SUBVENDOR, 196 PCI_IVAR_SUBDEVICE, 197 PCI_IVAR_VENDOR, 198 PCI_IVAR_DEVICE, 199 PCI_IVAR_DEVID, 200 PCI_IVAR_CLASS, 201 PCI_IVAR_SUBCLASS, 202 PCI_IVAR_PROGIF, 203 PCI_IVAR_REVID, 204 PCI_IVAR_INTPIN, 205 PCI_IVAR_IRQ, 206 PCI_IVAR_BUS, 207 PCI_IVAR_SLOT, 208 PCI_IVAR_FUNCTION, 209 PCI_IVAR_SECONDARYBUS, 210 PCI_IVAR_SUBORDINATEBUS, 211}; 212 213/* 214 * Simplified accessors for pci devices 215 */ 216#define PCI_ACCESSOR(A, B, T) \ 217 \ 218static __inline T pci_get_ ## A(device_t dev) \ 219{ \ 220 uintptr_t v; \ 221 BUS_READ_IVAR(device_get_parent(dev), dev, PCI_IVAR_ ## B, &v); \ 222 return (T) v; \ 223} \ 224 \ 225static __inline void pci_set_ ## A(device_t dev, T t) \ 226{ \ 227 u_long v = (u_long) t; \ 228 BUS_WRITE_IVAR(device_get_parent(dev), dev, PCI_IVAR_ ## B, v); \ 229} 230 231PCI_ACCESSOR(subvendor, SUBVENDOR, u_int16_t) 232PCI_ACCESSOR(subdevice, SUBDEVICE, u_int16_t) 233PCI_ACCESSOR(vendor, VENDOR, u_int16_t) 234PCI_ACCESSOR(device, DEVICE, u_int16_t) 235PCI_ACCESSOR(devid, DEVID, u_int32_t) 236PCI_ACCESSOR(class, CLASS, u_int8_t) 237PCI_ACCESSOR(subclass, SUBCLASS, u_int8_t) 238PCI_ACCESSOR(progif, PROGIF, u_int8_t) 239PCI_ACCESSOR(revid, REVID, u_int8_t) 240PCI_ACCESSOR(intpin, INTPIN, u_int8_t) 241PCI_ACCESSOR(irq, IRQ, u_int8_t) 242PCI_ACCESSOR(bus, BUS, u_int8_t) 243PCI_ACCESSOR(slot, SLOT, u_int8_t) 244PCI_ACCESSOR(function, FUNCTION, u_int8_t) 245PCI_ACCESSOR(secondarybus, SECONDARYBUS, u_int8_t) 246PCI_ACCESSOR(subordinatebus, SUBORDINATEBUS, u_int8_t) 247 248static __inline u_int32_t 249pci_read_config(device_t dev, int reg, int width) 250{ 251 return PCI_READ_CONFIG(device_get_parent(dev), dev, reg, width); 252} 253 254static __inline void 255pci_write_config(device_t dev, int reg, u_int32_t val, int width) 256{ 257 PCI_WRITE_CONFIG(device_get_parent(dev), dev, reg, val, width); 258} 259 260#endif 261 262/* for compatibility to FreeBSD-2.2 version of PCI code */ 263 264#ifdef PCI_COMPAT 265 266typedef pcicfgregs *pcici_t; 267typedef unsigned pcidi_t; 268typedef void pci_inthand_t(void *arg); 269 270#define pci_max_burst_len (3) 271 272/* just copied from old PCI code for now ... */ 273 274extern int pci_mechanism; 275 276struct pci_device { 277 char* pd_name; 278 const char* (*pd_probe ) (pcici_t tag, pcidi_t type); 279 void (*pd_attach) (pcici_t tag, int unit); 280 u_long *pd_count; 281 int (*pd_shutdown) (int, int); 282}; 283 284#ifdef __i386__ 285typedef u_short pci_port_t; 286#else 287typedef u_int pci_port_t; 288#endif 289 290u_long pci_conf_read (pcici_t tag, u_long reg); 291void pci_conf_write (pcici_t tag, u_long reg, u_long data); 292int pci_map_port (pcici_t tag, u_long reg, pci_port_t* pa); 293int pci_map_mem (pcici_t tag, u_long reg, vm_offset_t* va, vm_offset_t* pa); 294int pci_map_dense (pcici_t tag, u_long reg, vm_offset_t* va, vm_offset_t* pa); 295int pci_map_bwx (pcici_t tag, u_long reg, vm_offset_t* va, vm_offset_t* pa); 296int pci_map_int (pcici_t tag, pci_inthand_t *handler, void *arg, 297 intrmask_t *maskptr); 298int pci_map_int_right(pcici_t cfg, pci_inthand_t *handler, void *arg, 299 intrmask_t *maskptr, u_int flags); 300int pci_unmap_int (pcici_t tag); 301 302struct moduledata; 303int compat_pci_handler (struct moduledata *, int, void *); 304#define COMPAT_PCI_DRIVER(name, pcidata) \ 305static moduledata_t name##_mod = { \ 306 #name, \ 307 compat_pci_handler, \ 308 &pcidata \ 309}; \ 310DECLARE_MODULE(name, name##_mod, SI_SUB_DRIVERS, SI_ORDER_ANY) 311 312 313#endif /* PCI_COMPAT */ 314#endif /* _PCIVAR_H_ */ 315