1/* Definitions of target machine for GCC, for Sun SPARC.
2   Copyright (C) 2002, 2004 Free Software Foundation, Inc.
3   Contributed by Michael Tiemann (tiemann@cygnus.com).
4   64 bit SPARC V9 support by Michael Tiemann, Jim Wilson, and Doug Evans,
5   at Cygnus Support.
6
7This file is part of GCC.
8
9GCC is free software; you can redistribute it and/or modify
10it under the terms of the GNU General Public License as published by
11the Free Software Foundation; either version 2, or (at your option)
12any later version.
13
14GCC is distributed in the hope that it will be useful,
15but WITHOUT ANY WARRANTY; without even the implied warranty of
16MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17GNU General Public License for more details.
18
19You should have received a copy of the GNU General Public License
20along with GCC; see the file COPYING.  If not, write to
21the Free Software Foundation, 51 Franklin Street, Fifth Floor,
22Boston, MA 02110-1301, USA.  */
23
24/* 128-bit floating point */
25FLOAT_MODE (TF, 16, ieee_quad_format);
26
27/* Add any extra modes needed to represent the condition code.
28
29   On the SPARC, we have a "no-overflow" mode which is used when an add or
30   subtract insn is used to set the condition code.  Different branches are
31   used in this case for some operations.
32
33   We also have two modes to indicate that the relevant condition code is
34   in the floating-point condition code register.  One for comparisons which
35   will generate an exception if the result is unordered (CCFPEmode) and
36   one for comparisons which will never trap (CCFPmode).
37
38   CCXmode and CCX_NOOVmode are only used by v9.  */
39
40CC_MODE (CCX);
41CC_MODE (CC_NOOV);
42CC_MODE (CCX_NOOV);
43CC_MODE (CCFP);
44CC_MODE (CCFPE);
45
46/* Vector modes.  */
47VECTOR_MODES (INT, 8);        /*       V8QI V4HI V2SI */
48VECTOR_MODES (INT, 4);        /*       V4QI V2HI */
49