1//===- AArch64LegalizerInfo --------------------------------------*- C++ -*-==// 2// 3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4// See https://llvm.org/LICENSE.txt for license information. 5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6// 7//===----------------------------------------------------------------------===// 8/// \file 9/// This file declares the targeting of the Machinelegalizer class for 10/// AArch64. 11/// \todo This should be generated by TableGen. 12//===----------------------------------------------------------------------===// 13 14#ifndef LLVM_LIB_TARGET_AARCH64_AARCH64MACHINELEGALIZER_H 15#define LLVM_LIB_TARGET_AARCH64_AARCH64MACHINELEGALIZER_H 16 17#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 18#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 19 20namespace llvm { 21 22class LLVMContext; 23class AArch64Subtarget; 24 25/// This class provides the information for the target register banks. 26class AArch64LegalizerInfo : public LegalizerInfo { 27public: 28 AArch64LegalizerInfo(const AArch64Subtarget &ST); 29 30 bool legalizeCustom(LegalizerHelper &Helper, MachineInstr &MI) const override; 31 32 bool legalizeIntrinsic(LegalizerHelper &Helper, 33 MachineInstr &MI) const override; 34 35private: 36 bool legalizeVaArg(MachineInstr &MI, MachineRegisterInfo &MRI, 37 MachineIRBuilder &MIRBuilder) const; 38 bool legalizeLoadStore(MachineInstr &MI, MachineRegisterInfo &MRI, 39 MachineIRBuilder &MIRBuilder, 40 GISelChangeObserver &Observer) const; 41 bool legalizeShlAshrLshr(MachineInstr &MI, MachineRegisterInfo &MRI, 42 MachineIRBuilder &MIRBuilder, 43 GISelChangeObserver &Observer) const; 44 45 bool legalizeSmallCMGlobalValue(MachineInstr &MI, MachineRegisterInfo &MRI, 46 MachineIRBuilder &MIRBuilder, 47 GISelChangeObserver &Observer) const; 48 const AArch64Subtarget *ST; 49}; 50} // End llvm namespace. 51#endif 52