if_iwm_pcie_trans.c revision 300248
1/*	$OpenBSD: if_iwm.c,v 1.39 2015/03/23 00:35:19 jsg Exp $	*/
2
3/*
4 * Copyright (c) 2014 genua mbh <info@genua.de>
5 * Copyright (c) 2014 Fixup Software Ltd.
6 *
7 * Permission to use, copy, modify, and distribute this software for any
8 * purpose with or without fee is hereby granted, provided that the above
9 * copyright notice and this permission notice appear in all copies.
10 *
11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 */
19
20/*-
21 * Based on BSD-licensed source modules in the Linux iwlwifi driver,
22 * which were used as the reference documentation for this implementation.
23 *
24 * Driver version we are currently based off of is
25 * Linux 3.14.3 (tag id a2df521e42b1d9a23f620ac79dbfe8655a8391dd)
26 *
27 ***********************************************************************
28 *
29 * This file is provided under a dual BSD/GPLv2 license.  When using or
30 * redistributing this file, you may do so under either license.
31 *
32 * GPL LICENSE SUMMARY
33 *
34 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
35 *
36 * This program is free software; you can redistribute it and/or modify
37 * it under the terms of version 2 of the GNU General Public License as
38 * published by the Free Software Foundation.
39 *
40 * This program is distributed in the hope that it will be useful, but
41 * WITHOUT ANY WARRANTY; without even the implied warranty of
42 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
43 * General Public License for more details.
44 *
45 * You should have received a copy of the GNU General Public License
46 * along with this program; if not, write to the Free Software
47 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
48 * USA
49 *
50 * The full GNU General Public License is included in this distribution
51 * in the file called COPYING.
52 *
53 * Contact Information:
54 *  Intel Linux Wireless <ilw@linux.intel.com>
55 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
56 *
57 *
58 * BSD LICENSE
59 *
60 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
61 * All rights reserved.
62 *
63 * Redistribution and use in source and binary forms, with or without
64 * modification, are permitted provided that the following conditions
65 * are met:
66 *
67 *  * Redistributions of source code must retain the above copyright
68 *    notice, this list of conditions and the following disclaimer.
69 *  * Redistributions in binary form must reproduce the above copyright
70 *    notice, this list of conditions and the following disclaimer in
71 *    the documentation and/or other materials provided with the
72 *    distribution.
73 *  * Neither the name Intel Corporation nor the names of its
74 *    contributors may be used to endorse or promote products derived
75 *    from this software without specific prior written permission.
76 *
77 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
78 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
79 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
80 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
81 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
82 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
83 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
84 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
85 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
86 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
87 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
88 */
89
90/*-
91 * Copyright (c) 2007-2010 Damien Bergamini <damien.bergamini@free.fr>
92 *
93 * Permission to use, copy, modify, and distribute this software for any
94 * purpose with or without fee is hereby granted, provided that the above
95 * copyright notice and this permission notice appear in all copies.
96 *
97 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
98 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
99 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
100 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
101 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
102 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
103 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
104 */
105#include <sys/cdefs.h>
106__FBSDID("$FreeBSD: head/sys/dev/iwm/if_iwm_pcie_trans.c 300248 2016-05-19 23:31:00Z avos $");
107
108#include "opt_wlan.h"
109
110#include <sys/param.h>
111#include <sys/bus.h>
112#include <sys/conf.h>
113#include <sys/endian.h>
114#include <sys/firmware.h>
115#include <sys/kernel.h>
116#include <sys/malloc.h>
117#include <sys/mbuf.h>
118#include <sys/mutex.h>
119#include <sys/module.h>
120#include <sys/proc.h>
121#include <sys/rman.h>
122#include <sys/socket.h>
123#include <sys/sockio.h>
124#include <sys/sysctl.h>
125#include <sys/linker.h>
126
127#include <machine/bus.h>
128#include <machine/endian.h>
129#include <machine/resource.h>
130
131#include <dev/pci/pcivar.h>
132#include <dev/pci/pcireg.h>
133
134#include <net/bpf.h>
135
136#include <net/if.h>
137#include <net/if_var.h>
138#include <net/if_arp.h>
139#include <net/if_dl.h>
140#include <net/if_media.h>
141#include <net/if_types.h>
142
143#include <netinet/in.h>
144#include <netinet/in_systm.h>
145#include <netinet/if_ether.h>
146#include <netinet/ip.h>
147
148#include <net80211/ieee80211_var.h>
149#include <net80211/ieee80211_regdomain.h>
150#include <net80211/ieee80211_ratectl.h>
151#include <net80211/ieee80211_radiotap.h>
152
153#include <dev/iwm/if_iwmreg.h>
154#include <dev/iwm/if_iwmvar.h>
155#include <dev/iwm/if_iwm_debug.h>
156#include <dev/iwm/if_iwm_pcie_trans.h>
157
158/*
159 * This is a subset of what's in linux iwlwifi/pcie/trans.c.
160 * The rest can be migrated out into here once they're no longer in
161 * if_iwm.c.
162 */
163
164/*
165 * basic device access
166 */
167
168uint32_t
169iwm_read_prph(struct iwm_softc *sc, uint32_t addr)
170{
171	IWM_WRITE(sc,
172	    IWM_HBUS_TARG_PRPH_RADDR, ((addr & 0x000fffff) | (3 << 24)));
173	IWM_BARRIER_READ_WRITE(sc);
174	return IWM_READ(sc, IWM_HBUS_TARG_PRPH_RDAT);
175}
176
177void
178iwm_write_prph(struct iwm_softc *sc, uint32_t addr, uint32_t val)
179{
180	IWM_WRITE(sc,
181	    IWM_HBUS_TARG_PRPH_WADDR, ((addr & 0x000fffff) | (3 << 24)));
182	IWM_BARRIER_WRITE(sc);
183	IWM_WRITE(sc, IWM_HBUS_TARG_PRPH_WDAT, val);
184}
185
186#ifdef IWM_DEBUG
187/* iwlwifi: pcie/trans.c */
188int
189iwm_read_mem(struct iwm_softc *sc, uint32_t addr, void *buf, int dwords)
190{
191	int offs, ret = 0;
192	uint32_t *vals = buf;
193
194	if (iwm_nic_lock(sc)) {
195		IWM_WRITE(sc, IWM_HBUS_TARG_MEM_RADDR, addr);
196		for (offs = 0; offs < dwords; offs++)
197			vals[offs] = IWM_READ(sc, IWM_HBUS_TARG_MEM_RDAT);
198		iwm_nic_unlock(sc);
199	} else {
200		ret = EBUSY;
201	}
202	return ret;
203}
204#endif
205
206/* iwlwifi: pcie/trans.c */
207int
208iwm_write_mem(struct iwm_softc *sc, uint32_t addr, const void *buf, int dwords)
209{
210	int offs;
211	const uint32_t *vals = buf;
212
213	if (iwm_nic_lock(sc)) {
214		IWM_WRITE(sc, IWM_HBUS_TARG_MEM_WADDR, addr);
215		/* WADDR auto-increments */
216		for (offs = 0; offs < dwords; offs++) {
217			uint32_t val = vals ? vals[offs] : 0;
218			IWM_WRITE(sc, IWM_HBUS_TARG_MEM_WDAT, val);
219		}
220		iwm_nic_unlock(sc);
221	} else {
222		IWM_DPRINTF(sc, IWM_DEBUG_TRANS,
223		    "%s: write_mem failed\n", __func__);
224		return EBUSY;
225	}
226	return 0;
227}
228
229int
230iwm_write_mem32(struct iwm_softc *sc, uint32_t addr, uint32_t val)
231{
232	return iwm_write_mem(sc, addr, &val, 1);
233}
234
235int
236iwm_poll_bit(struct iwm_softc *sc, int reg,
237	uint32_t bits, uint32_t mask, int timo)
238{
239	for (;;) {
240		if ((IWM_READ(sc, reg) & mask) == (bits & mask)) {
241			return 1;
242		}
243		if (timo < 10) {
244			return 0;
245		}
246		timo -= 10;
247		DELAY(10);
248	}
249}
250
251int
252iwm_nic_lock(struct iwm_softc *sc)
253{
254	int rv = 0;
255
256	IWM_SETBITS(sc, IWM_CSR_GP_CNTRL,
257	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
258
259	if (iwm_poll_bit(sc, IWM_CSR_GP_CNTRL,
260	    IWM_CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
261	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY
262	     | IWM_CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP, 15000)) {
263	    	rv = 1;
264	} else {
265		/* jolt */
266		IWM_WRITE(sc, IWM_CSR_RESET, IWM_CSR_RESET_REG_FLAG_FORCE_NMI);
267	}
268
269	return rv;
270}
271
272void
273iwm_nic_unlock(struct iwm_softc *sc)
274{
275	IWM_CLRBITS(sc, IWM_CSR_GP_CNTRL,
276	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
277}
278
279void
280iwm_set_bits_mask_prph(struct iwm_softc *sc,
281	uint32_t reg, uint32_t bits, uint32_t mask)
282{
283	uint32_t val;
284
285	/* XXX: no error path? */
286	if (iwm_nic_lock(sc)) {
287		val = iwm_read_prph(sc, reg) & mask;
288		val |= bits;
289		iwm_write_prph(sc, reg, val);
290		iwm_nic_unlock(sc);
291	}
292}
293
294void
295iwm_set_bits_prph(struct iwm_softc *sc, uint32_t reg, uint32_t bits)
296{
297	iwm_set_bits_mask_prph(sc, reg, bits, ~0);
298}
299
300void
301iwm_clear_bits_prph(struct iwm_softc *sc, uint32_t reg, uint32_t bits)
302{
303	iwm_set_bits_mask_prph(sc, reg, 0, ~bits);
304}
305
306/*
307 * High-level hardware frobbing routines
308 */
309
310void
311iwm_enable_rfkill_int(struct iwm_softc *sc)
312{
313	sc->sc_intmask = IWM_CSR_INT_BIT_RF_KILL;
314	IWM_WRITE(sc, IWM_CSR_INT_MASK, sc->sc_intmask);
315}
316
317int
318iwm_check_rfkill(struct iwm_softc *sc)
319{
320	uint32_t v;
321	int rv;
322
323	/*
324	 * "documentation" is not really helpful here:
325	 *  27:	HW_RF_KILL_SW
326	 *	Indicates state of (platform's) hardware RF-Kill switch
327	 *
328	 * But apparently when it's off, it's on ...
329	 */
330	v = IWM_READ(sc, IWM_CSR_GP_CNTRL);
331	rv = (v & IWM_CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW) == 0;
332	if (rv) {
333		sc->sc_flags |= IWM_FLAG_RFKILL;
334	} else {
335		sc->sc_flags &= ~IWM_FLAG_RFKILL;
336	}
337
338	return rv;
339}
340
341
342#define IWM_HW_READY_TIMEOUT 50
343int
344iwm_set_hw_ready(struct iwm_softc *sc)
345{
346	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
347	    IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
348
349	return iwm_poll_bit(sc, IWM_CSR_HW_IF_CONFIG_REG,
350	    IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
351	    IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
352	    IWM_HW_READY_TIMEOUT);
353}
354#undef IWM_HW_READY_TIMEOUT
355
356int
357iwm_prepare_card_hw(struct iwm_softc *sc)
358{
359	int rv = 0;
360	int t = 0;
361
362	IWM_DPRINTF(sc, IWM_DEBUG_RESET, "->%s\n", __func__);
363	if (iwm_set_hw_ready(sc))
364		goto out;
365
366	/* If HW is not ready, prepare the conditions to check again */
367	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
368	    IWM_CSR_HW_IF_CONFIG_REG_PREPARE);
369
370	do {
371		if (iwm_set_hw_ready(sc))
372			goto out;
373		DELAY(200);
374		t += 200;
375	} while (t < 150000);
376
377	rv = ETIMEDOUT;
378
379 out:
380	IWM_DPRINTF(sc, IWM_DEBUG_RESET, "<-%s\n", __func__);
381	return rv;
382}
383
384void
385iwm_apm_config(struct iwm_softc *sc)
386{
387	uint16_t reg;
388
389	reg = pci_read_config(sc->sc_dev, PCIER_LINK_CTL, sizeof(reg));
390	if (reg & PCIEM_LINK_CTL_ASPMC_L1)  {
391		/* Um the Linux driver prints "Disabling L0S for this one ... */
392		IWM_SETBITS(sc, IWM_CSR_GIO_REG,
393		    IWM_CSR_GIO_REG_VAL_L0S_ENABLED);
394	} else {
395		/* ... and "Enabling" here */
396		IWM_CLRBITS(sc, IWM_CSR_GIO_REG,
397		    IWM_CSR_GIO_REG_VAL_L0S_ENABLED);
398	}
399}
400
401/*
402 * Start up NIC's basic functionality after it has been reset
403 * (e.g. after platform boot, or shutdown via iwm_pcie_apm_stop())
404 * NOTE:  This does not load uCode nor start the embedded processor
405 */
406int
407iwm_apm_init(struct iwm_softc *sc)
408{
409	int error = 0;
410
411	IWM_DPRINTF(sc, IWM_DEBUG_RESET, "iwm apm start\n");
412
413	/* Disable L0S exit timer (platform NMI Work/Around) */
414	IWM_SETBITS(sc, IWM_CSR_GIO_CHICKEN_BITS,
415	    IWM_CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
416
417	/*
418	 * Disable L0s without affecting L1;
419	 *  don't wait for ICH L0s (ICH bug W/A)
420	 */
421	IWM_SETBITS(sc, IWM_CSR_GIO_CHICKEN_BITS,
422	    IWM_CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
423
424	/* Set FH wait threshold to maximum (HW error during stress W/A) */
425	IWM_SETBITS(sc, IWM_CSR_DBG_HPET_MEM_REG, IWM_CSR_DBG_HPET_MEM_REG_VAL);
426
427	/*
428	 * Enable HAP INTA (interrupt from management bus) to
429	 * wake device's PCI Express link L1a -> L0s
430	 */
431	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
432	    IWM_CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
433
434	iwm_apm_config(sc);
435
436#if 0 /* not for 7k */
437	/* Configure analog phase-lock-loop before activating to D0A */
438	if (trans->cfg->base_params->pll_cfg_val)
439		IWM_SETBITS(trans, IWM_CSR_ANA_PLL_CFG,
440		    trans->cfg->base_params->pll_cfg_val);
441#endif
442
443	/*
444	 * Set "initialization complete" bit to move adapter from
445	 * D0U* --> D0A* (powered-up active) state.
446	 */
447	IWM_SETBITS(sc, IWM_CSR_GP_CNTRL, IWM_CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
448
449	/*
450	 * Wait for clock stabilization; once stabilized, access to
451	 * device-internal resources is supported, e.g. iwm_write_prph()
452	 * and accesses to uCode SRAM.
453	 */
454	if (!iwm_poll_bit(sc, IWM_CSR_GP_CNTRL,
455	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
456	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000)) {
457		device_printf(sc->sc_dev,
458		    "timeout waiting for clock stabilization\n");
459
460		goto out;
461	}
462
463	if (sc->host_interrupt_operation_mode) {
464		/*
465		 * This is a bit of an abuse - This is needed for 7260 / 3160
466		 * only check host_interrupt_operation_mode even if this is
467		 * not related to host_interrupt_operation_mode.
468		 *
469		 * Enable the oscillator to count wake up time for L1 exit. This
470		 * consumes slightly more power (100uA) - but allows to be sure
471		 * that we wake up from L1 on time.
472		 *
473		 * This looks weird: read twice the same register, discard the
474		 * value, set a bit, and yet again, read that same register
475		 * just to discard the value. But that's the way the hardware
476		 * seems to like it.
477		 */
478		iwm_read_prph(sc, IWM_OSC_CLK);
479		iwm_read_prph(sc, IWM_OSC_CLK);
480		iwm_set_bits_prph(sc, IWM_OSC_CLK, IWM_OSC_CLK_FORCE_CONTROL);
481		iwm_read_prph(sc, IWM_OSC_CLK);
482		iwm_read_prph(sc, IWM_OSC_CLK);
483	}
484
485	/*
486	 * Enable DMA clock and wait for it to stabilize.
487	 *
488	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
489	 * do not disable clocks.  This preserves any hardware bits already
490	 * set by default in "CLK_CTRL_REG" after reset.
491	 */
492	iwm_write_prph(sc, IWM_APMG_CLK_EN_REG, IWM_APMG_CLK_VAL_DMA_CLK_RQT);
493	//kpause("iwmapm", 0, mstohz(20), NULL);
494	DELAY(20);
495
496	/* Disable L1-Active */
497	iwm_set_bits_prph(sc, IWM_APMG_PCIDEV_STT_REG,
498	    IWM_APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
499
500	/* Clear the interrupt in APMG if the NIC is in RFKILL */
501	iwm_write_prph(sc, IWM_APMG_RTC_INT_STT_REG,
502	    IWM_APMG_RTC_INT_STT_RFKILL);
503
504 out:
505	if (error)
506		device_printf(sc->sc_dev, "apm init error %d\n", error);
507	return error;
508}
509
510/* iwlwifi/pcie/trans.c */
511void
512iwm_apm_stop(struct iwm_softc *sc)
513{
514	/* stop device's busmaster DMA activity */
515	IWM_SETBITS(sc, IWM_CSR_RESET, IWM_CSR_RESET_REG_FLAG_STOP_MASTER);
516
517	if (!iwm_poll_bit(sc, IWM_CSR_RESET,
518	    IWM_CSR_RESET_REG_FLAG_MASTER_DISABLED,
519	    IWM_CSR_RESET_REG_FLAG_MASTER_DISABLED, 100))
520		device_printf(sc->sc_dev, "timeout waiting for master\n");
521	IWM_DPRINTF(sc, IWM_DEBUG_TRANS, "%s: iwm apm stop\n", __func__);
522}
523
524/* iwlwifi pcie/trans.c */
525int
526iwm_start_hw(struct iwm_softc *sc)
527{
528	int error;
529
530	if ((error = iwm_prepare_card_hw(sc)) != 0)
531		return error;
532
533	/* Reset the entire device */
534	IWM_WRITE(sc, IWM_CSR_RESET,
535	    IWM_CSR_RESET_REG_FLAG_SW_RESET |
536	    IWM_CSR_RESET_REG_FLAG_NEVO_RESET);
537	DELAY(10);
538
539	if ((error = iwm_apm_init(sc)) != 0)
540		return error;
541
542	iwm_enable_rfkill_int(sc);
543	iwm_check_rfkill(sc);
544
545	return 0;
546}
547
548/* iwlwifi pcie/trans.c (always main power) */
549void
550iwm_set_pwr(struct iwm_softc *sc)
551{
552	iwm_set_bits_mask_prph(sc, IWM_APMG_PS_CTRL_REG,
553	    IWM_APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, ~IWM_APMG_PS_CTRL_MSK_PWR_SRC);
554}
555
556/* iwlwifi pcie/rx.c */
557int
558iwm_pcie_rx_stop(struct iwm_softc *sc)
559{
560
561	IWM_WRITE(sc, IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
562	return (iwm_poll_bit(sc, IWM_FH_MEM_RSSR_RX_STATUS_REG,
563	    IWM_FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
564	    IWM_FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
565	    1000));
566}
567