ARMISelDAGToDAG.cpp revision 218893
1193323Sed//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2193323Sed//
3193323Sed//                     The LLVM Compiler Infrastructure
4193323Sed//
5193323Sed// This file is distributed under the University of Illinois Open Source
6193323Sed// License. See LICENSE.TXT for details.
7193323Sed//
8193323Sed//===----------------------------------------------------------------------===//
9193323Sed//
10193323Sed// This file defines an instruction selector for the ARM target.
11193323Sed//
12193323Sed//===----------------------------------------------------------------------===//
13193323Sed
14210299Sed#define DEBUG_TYPE "arm-isel"
15193323Sed#include "ARM.h"
16218893Sdim#include "ARMBaseInstrInfo.h"
17193323Sed#include "ARMAddressingModes.h"
18193323Sed#include "ARMTargetMachine.h"
19193323Sed#include "llvm/CallingConv.h"
20193323Sed#include "llvm/Constants.h"
21193323Sed#include "llvm/DerivedTypes.h"
22193323Sed#include "llvm/Function.h"
23193323Sed#include "llvm/Intrinsics.h"
24198090Srdivacky#include "llvm/LLVMContext.h"
25193323Sed#include "llvm/CodeGen/MachineFrameInfo.h"
26193323Sed#include "llvm/CodeGen/MachineFunction.h"
27193323Sed#include "llvm/CodeGen/MachineInstrBuilder.h"
28193323Sed#include "llvm/CodeGen/SelectionDAG.h"
29193323Sed#include "llvm/CodeGen/SelectionDAGISel.h"
30193323Sed#include "llvm/Target/TargetLowering.h"
31193323Sed#include "llvm/Target/TargetOptions.h"
32207631Srdivacky#include "llvm/Support/CommandLine.h"
33193323Sed#include "llvm/Support/Compiler.h"
34193323Sed#include "llvm/Support/Debug.h"
35198090Srdivacky#include "llvm/Support/ErrorHandling.h"
36198090Srdivacky#include "llvm/Support/raw_ostream.h"
37198090Srdivacky
38193323Sedusing namespace llvm;
39193323Sed
40212904Sdimstatic cl::opt<bool>
41212904SdimDisableShifterOp("disable-shifter-op", cl::Hidden,
42212904Sdim  cl::desc("Disable isel of shifter-op"),
43212904Sdim  cl::init(false));
44212904Sdim
45218893Sdimstatic cl::opt<bool>
46218893SdimCheckVMLxHazard("check-vmlx-hazard", cl::Hidden,
47218893Sdim  cl::desc("Check fp vmla / vmls hazard at isel time"),
48218893Sdim  cl::init(false));
49218893Sdim
50193323Sed//===--------------------------------------------------------------------===//
51193323Sed/// ARMDAGToDAGISel - ARM specific code to select ARM machine
52193323Sed/// instructions for SelectionDAG operations.
53193323Sed///
54193323Sednamespace {
55218893Sdim
56218893Sdimenum AddrMode2Type {
57218893Sdim  AM2_BASE, // Simple AM2 (+-imm12)
58218893Sdim  AM2_SHOP  // Shifter-op AM2
59218893Sdim};
60218893Sdim
61193323Sedclass ARMDAGToDAGISel : public SelectionDAGISel {
62195098Sed  ARMBaseTargetMachine &TM;
63218893Sdim  const ARMBaseInstrInfo *TII;
64193323Sed
65193323Sed  /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66193323Sed  /// make the right decision when generating code for different targets.
67193323Sed  const ARMSubtarget *Subtarget;
68193323Sed
69193323Sedpublic:
70198090Srdivacky  explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
71198090Srdivacky                           CodeGenOpt::Level OptLevel)
72198090Srdivacky    : SelectionDAGISel(tm, OptLevel), TM(tm),
73218893Sdim      TII(static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo())),
74218893Sdim      Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
75193323Sed  }
76193323Sed
77193323Sed  virtual const char *getPassName() const {
78193323Sed    return "ARM Instruction Selection";
79194612Sed  }
80194612Sed
81198090Srdivacky  /// getI32Imm - Return a target constant of type i32 with the specified
82198090Srdivacky  /// value.
83194612Sed  inline SDValue getI32Imm(unsigned Imm) {
84194612Sed    return CurDAG->getTargetConstant(Imm, MVT::i32);
85194612Sed  }
86194612Sed
87202375Srdivacky  SDNode *Select(SDNode *N);
88203954Srdivacky
89218893Sdim
90218893Sdim  bool hasNoVMLxHazardUse(SDNode *N) const;
91218893Sdim  bool isShifterOpProfitable(const SDValue &Shift,
92218893Sdim                             ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt);
93218893Sdim  bool SelectShifterOperandReg(SDValue N, SDValue &A,
94195340Sed                               SDValue &B, SDValue &C);
95218893Sdim  bool SelectShiftShifterOperandReg(SDValue N, SDValue &A,
96218893Sdim                                    SDValue &B, SDValue &C);
97218893Sdim  bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
98218893Sdim  bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc);
99218893Sdim
100218893Sdim  AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base,
101218893Sdim                                      SDValue &Offset, SDValue &Opc);
102218893Sdim  bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset,
103218893Sdim                           SDValue &Opc) {
104218893Sdim    return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE;
105218893Sdim  }
106218893Sdim
107218893Sdim  bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset,
108218893Sdim                           SDValue &Opc) {
109218893Sdim    return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP;
110218893Sdim  }
111218893Sdim
112218893Sdim  bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset,
113218893Sdim                       SDValue &Opc) {
114218893Sdim    SelectAddrMode2Worker(N, Base, Offset, Opc);
115218893Sdim//    return SelectAddrMode2ShOp(N, Base, Offset, Opc);
116218893Sdim    // This always matches one way or another.
117218893Sdim    return true;
118218893Sdim  }
119218893Sdim
120202375Srdivacky  bool SelectAddrMode2Offset(SDNode *Op, SDValue N,
121193323Sed                             SDValue &Offset, SDValue &Opc);
122218893Sdim  bool SelectAddrMode3(SDValue N, SDValue &Base,
123193323Sed                       SDValue &Offset, SDValue &Opc);
124202375Srdivacky  bool SelectAddrMode3Offset(SDNode *Op, SDValue N,
125193323Sed                             SDValue &Offset, SDValue &Opc);
126218893Sdim  bool SelectAddrMode5(SDValue N, SDValue &Base,
127193323Sed                       SDValue &Offset);
128218893Sdim  bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align);
129193323Sed
130218893Sdim  bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label);
131193323Sed
132218893Sdim  // Thumb Addressing Modes:
133218893Sdim  bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset);
134218893Sdim  bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset,
135218893Sdim                             unsigned Scale);
136218893Sdim  bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset);
137218893Sdim  bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset);
138218893Sdim  bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset);
139218893Sdim  bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base,
140218893Sdim                                SDValue &OffImm);
141218893Sdim  bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
142218893Sdim                                 SDValue &OffImm);
143218893Sdim  bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
144218893Sdim                                 SDValue &OffImm);
145218893Sdim  bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
146218893Sdim                                 SDValue &OffImm);
147218893Sdim  bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm);
148193323Sed
149218893Sdim  // Thumb 2 Addressing Modes:
150218893Sdim  bool SelectT2ShifterOperandReg(SDValue N,
151195098Sed                                 SDValue &BaseReg, SDValue &Opc);
152218893Sdim  bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
153218893Sdim  bool SelectT2AddrModeImm8(SDValue N, SDValue &Base,
154195340Sed                            SDValue &OffImm);
155202375Srdivacky  bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
156195340Sed                                 SDValue &OffImm);
157218893Sdim  bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base,
158195340Sed                             SDValue &OffReg, SDValue &ShImm);
159195340Sed
160218893Sdim  inline bool is_so_imm(unsigned Imm) const {
161218893Sdim    return ARM_AM::getSOImmVal(Imm) != -1;
162218893Sdim  }
163218893Sdim
164218893Sdim  inline bool is_so_imm_not(unsigned Imm) const {
165218893Sdim    return ARM_AM::getSOImmVal(~Imm) != -1;
166218893Sdim  }
167218893Sdim
168218893Sdim  inline bool is_t2_so_imm(unsigned Imm) const {
169218893Sdim    return ARM_AM::getT2SOImmVal(Imm) != -1;
170218893Sdim  }
171218893Sdim
172218893Sdim  inline bool is_t2_so_imm_not(unsigned Imm) const {
173218893Sdim    return ARM_AM::getT2SOImmVal(~Imm) != -1;
174218893Sdim  }
175218893Sdim
176212904Sdim  inline bool Pred_so_imm(SDNode *inN) const {
177212904Sdim    ConstantSDNode *N = cast<ConstantSDNode>(inN);
178218893Sdim    return is_so_imm(N->getZExtValue());
179212904Sdim  }
180212904Sdim
181212904Sdim  inline bool Pred_t2_so_imm(SDNode *inN) const {
182212904Sdim    ConstantSDNode *N = cast<ConstantSDNode>(inN);
183218893Sdim    return is_t2_so_imm(N->getZExtValue());
184212904Sdim  }
185212904Sdim
186193323Sed  // Include the pieces autogenerated from the target description.
187193323Sed#include "ARMGenDAGISel.inc"
188193323Sed
189193323Sedprivate:
190195340Sed  /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
191195340Sed  /// ARM.
192202375Srdivacky  SDNode *SelectARMIndexedLoad(SDNode *N);
193202375Srdivacky  SDNode *SelectT2IndexedLoad(SDNode *N);
194195340Sed
195206083Srdivacky  /// SelectVLD - Select NEON load intrinsics.  NumVecs should be
196206083Srdivacky  /// 1, 2, 3 or 4.  The opcode arrays specify the instructions used for
197198090Srdivacky  /// loads of D registers and even subregs and odd subregs of Q registers.
198206083Srdivacky  /// For NumVecs <= 2, QOpcodes1 is not used.
199218893Sdim  SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
200218893Sdim                    unsigned *DOpcodes,
201198090Srdivacky                    unsigned *QOpcodes0, unsigned *QOpcodes1);
202198090Srdivacky
203198113Srdivacky  /// SelectVST - Select NEON store intrinsics.  NumVecs should
204206083Srdivacky  /// be 1, 2, 3 or 4.  The opcode arrays specify the instructions used for
205198113Srdivacky  /// stores of D registers and even subregs and odd subregs of Q registers.
206206083Srdivacky  /// For NumVecs <= 2, QOpcodes1 is not used.
207218893Sdim  SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
208218893Sdim                    unsigned *DOpcodes,
209198113Srdivacky                    unsigned *QOpcodes0, unsigned *QOpcodes1);
210198113Srdivacky
211198090Srdivacky  /// SelectVLDSTLane - Select NEON load/store lane intrinsics.  NumVecs should
212198090Srdivacky  /// be 2, 3 or 4.  The opcode arrays specify the instructions used for
213218893Sdim  /// load/store of D registers and Q registers.
214218893Sdim  SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad,
215218893Sdim                          bool isUpdating, unsigned NumVecs,
216218893Sdim                          unsigned *DOpcodes, unsigned *QOpcodes);
217198090Srdivacky
218218893Sdim  /// SelectVLDDup - Select NEON load-duplicate intrinsics.  NumVecs
219218893Sdim  /// should be 2, 3 or 4.  The opcode array specifies the instructions used
220218893Sdim  /// for loading D registers.  (Q registers are not supported.)
221218893Sdim  SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs,
222218893Sdim                       unsigned *Opcodes);
223218893Sdim
224210299Sed  /// SelectVTBL - Select NEON VTBL and VTBX intrinsics.  NumVecs should be 2,
225210299Sed  /// 3 or 4.  These are custom-selected so that a REG_SEQUENCE can be
226210299Sed  /// generated to force the table registers to be consecutive.
227210299Sed  SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc);
228210299Sed
229198090Srdivacky  /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
230207618Srdivacky  SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned);
231198090Srdivacky
232199989Srdivacky  /// SelectCMOVOp - Select CMOV instructions for ARM.
233202375Srdivacky  SDNode *SelectCMOVOp(SDNode *N);
234202375Srdivacky  SDNode *SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
235199989Srdivacky                              ARMCC::CondCodes CCVal, SDValue CCR,
236199989Srdivacky                              SDValue InFlag);
237202375Srdivacky  SDNode *SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
238199989Srdivacky                               ARMCC::CondCodes CCVal, SDValue CCR,
239199989Srdivacky                               SDValue InFlag);
240218893Sdim  SDNode *SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
241199989Srdivacky                              ARMCC::CondCodes CCVal, SDValue CCR,
242199989Srdivacky                              SDValue InFlag);
243218893Sdim  SDNode *SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
244199989Srdivacky                               ARMCC::CondCodes CCVal, SDValue CCR,
245199989Srdivacky                               SDValue InFlag);
246199989Srdivacky
247208599Srdivacky  SDNode *SelectConcatVector(SDNode *N);
248208599Srdivacky
249195340Sed  /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
250195340Sed  /// inline asm expressions.
251195340Sed  virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
252195340Sed                                            char ConstraintCode,
253195340Sed                                            std::vector<SDValue> &OutOps);
254198090Srdivacky
255210299Sed  // Form pairs of consecutive S, D, or Q registers.
256210299Sed  SDNode *PairSRegs(EVT VT, SDValue V0, SDValue V1);
257198090Srdivacky  SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
258208599Srdivacky  SDNode *PairQRegs(EVT VT, SDValue V0, SDValue V1);
259208599Srdivacky
260210299Sed  // Form sequences of 4 consecutive S, D, or Q registers.
261210299Sed  SDNode *QuadSRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
262208599Srdivacky  SDNode *QuadDRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
263208599Srdivacky  SDNode *QuadQRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
264208599Srdivacky
265218893Sdim  // Get the alignment operand for a NEON VLD or VST instruction.
266218893Sdim  SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector);
267193323Sed};
268193323Sed}
269193323Sed
270198090Srdivacky/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
271198090Srdivacky/// operand. If so Imm will receive the 32-bit value.
272198090Srdivackystatic bool isInt32Immediate(SDNode *N, unsigned &Imm) {
273198090Srdivacky  if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
274198090Srdivacky    Imm = cast<ConstantSDNode>(N)->getZExtValue();
275198090Srdivacky    return true;
276198090Srdivacky  }
277198090Srdivacky  return false;
278198090Srdivacky}
279198090Srdivacky
280198090Srdivacky// isInt32Immediate - This method tests to see if a constant operand.
281198090Srdivacky// If so Imm will receive the 32 bit value.
282198090Srdivackystatic bool isInt32Immediate(SDValue N, unsigned &Imm) {
283198090Srdivacky  return isInt32Immediate(N.getNode(), Imm);
284198090Srdivacky}
285198090Srdivacky
286198090Srdivacky// isOpcWithIntImmediate - This method tests to see if the node is a specific
287198090Srdivacky// opcode and that it has a immediate integer right operand.
288198090Srdivacky// If so Imm will receive the 32 bit value.
289198090Srdivackystatic bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
290198090Srdivacky  return N->getOpcode() == Opc &&
291198090Srdivacky         isInt32Immediate(N->getOperand(1).getNode(), Imm);
292198090Srdivacky}
293198090Srdivacky
294218893Sdim/// \brief Check whether a particular node is a constant value representable as
295218893Sdim/// (N * Scale) where (N in [\arg RangeMin, \arg RangeMax).
296218893Sdim///
297218893Sdim/// \param ScaledConstant [out] - On success, the pre-scaled constant value.
298218893Sdimstatic bool isScaledConstantInRange(SDValue Node, unsigned Scale,
299218893Sdim                                    int RangeMin, int RangeMax,
300218893Sdim                                    int &ScaledConstant) {
301218893Sdim  assert(Scale && "Invalid scale!");
302198090Srdivacky
303218893Sdim  // Check that this is a constant.
304218893Sdim  const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node);
305218893Sdim  if (!C)
306218893Sdim    return false;
307218893Sdim
308218893Sdim  ScaledConstant = (int) C->getZExtValue();
309218893Sdim  if ((ScaledConstant % Scale) != 0)
310218893Sdim    return false;
311218893Sdim
312218893Sdim  ScaledConstant /= Scale;
313218893Sdim  return ScaledConstant >= RangeMin && ScaledConstant < RangeMax;
314218893Sdim}
315218893Sdim
316218893Sdim/// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS
317218893Sdim/// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at
318218893Sdim/// least on current ARM implementations) which should be avoidded.
319218893Sdimbool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const {
320218893Sdim  if (OptLevel == CodeGenOpt::None)
321218893Sdim    return true;
322218893Sdim
323218893Sdim  if (!CheckVMLxHazard)
324218893Sdim    return true;
325218893Sdim
326218893Sdim  if (!Subtarget->isCortexA8() && !Subtarget->isCortexA9())
327218893Sdim    return true;
328218893Sdim
329218893Sdim  if (!N->hasOneUse())
330218893Sdim    return false;
331218893Sdim
332218893Sdim  SDNode *Use = *N->use_begin();
333218893Sdim  if (Use->getOpcode() == ISD::CopyToReg)
334218893Sdim    return true;
335218893Sdim  if (Use->isMachineOpcode()) {
336218893Sdim    const TargetInstrDesc &TID = TII->get(Use->getMachineOpcode());
337218893Sdim    if (TID.mayStore())
338218893Sdim      return true;
339218893Sdim    unsigned Opcode = TID.getOpcode();
340218893Sdim    if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
341218893Sdim      return true;
342218893Sdim    // vmlx feeding into another vmlx. We actually want to unfold
343218893Sdim    // the use later in the MLxExpansion pass. e.g.
344218893Sdim    // vmla
345218893Sdim    // vmla (stall 8 cycles)
346218893Sdim    //
347218893Sdim    // vmul (5 cycles)
348218893Sdim    // vadd (5 cycles)
349218893Sdim    // vmla
350218893Sdim    // This adds up to about 18 - 19 cycles.
351218893Sdim    //
352218893Sdim    // vmla
353218893Sdim    // vmul (stall 4 cycles)
354218893Sdim    // vadd adds up to about 14 cycles.
355218893Sdim    return TII->isFpMLxInstruction(Opcode);
356218893Sdim  }
357218893Sdim
358218893Sdim  return false;
359218893Sdim}
360218893Sdim
361218893Sdimbool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift,
362218893Sdim                                            ARM_AM::ShiftOpc ShOpcVal,
363218893Sdim                                            unsigned ShAmt) {
364218893Sdim  if (!Subtarget->isCortexA9())
365218893Sdim    return true;
366218893Sdim  if (Shift.hasOneUse())
367218893Sdim    return true;
368218893Sdim  // R << 2 is free.
369218893Sdim  return ShOpcVal == ARM_AM::lsl && ShAmt == 2;
370218893Sdim}
371218893Sdim
372218893Sdimbool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue N,
373195340Sed                                              SDValue &BaseReg,
374195340Sed                                              SDValue &ShReg,
375195340Sed                                              SDValue &Opc) {
376212904Sdim  if (DisableShifterOp)
377212904Sdim    return false;
378212904Sdim
379195340Sed  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
380195340Sed
381195340Sed  // Don't match base register only case. That is matched to a separate
382195340Sed  // lower complexity pattern with explicit register operand.
383195340Sed  if (ShOpcVal == ARM_AM::no_shift) return false;
384198090Srdivacky
385195340Sed  BaseReg = N.getOperand(0);
386195340Sed  unsigned ShImmVal = 0;
387195340Sed  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
388195340Sed    ShReg = CurDAG->getRegister(0, MVT::i32);
389195340Sed    ShImmVal = RHS->getZExtValue() & 31;
390195340Sed  } else {
391195340Sed    ShReg = N.getOperand(1);
392218893Sdim    if (!isShifterOpProfitable(N, ShOpcVal, ShImmVal))
393218893Sdim      return false;
394195340Sed  }
395195340Sed  Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
396195340Sed                                  MVT::i32);
397195340Sed  return true;
398195340Sed}
399195340Sed
400218893Sdimbool ARMDAGToDAGISel::SelectShiftShifterOperandReg(SDValue N,
401218893Sdim                                                   SDValue &BaseReg,
402218893Sdim                                                   SDValue &ShReg,
403218893Sdim                                                   SDValue &Opc) {
404218893Sdim  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
405218893Sdim
406218893Sdim  // Don't match base register only case. That is matched to a separate
407218893Sdim  // lower complexity pattern with explicit register operand.
408218893Sdim  if (ShOpcVal == ARM_AM::no_shift) return false;
409218893Sdim
410218893Sdim  BaseReg = N.getOperand(0);
411218893Sdim  unsigned ShImmVal = 0;
412218893Sdim  // Do not check isShifterOpProfitable. This must return true.
413218893Sdim  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
414218893Sdim    ShReg = CurDAG->getRegister(0, MVT::i32);
415218893Sdim    ShImmVal = RHS->getZExtValue() & 31;
416218893Sdim  } else {
417218893Sdim    ShReg = N.getOperand(1);
418218893Sdim  }
419218893Sdim  Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
420218893Sdim                                  MVT::i32);
421218893Sdim  return true;
422218893Sdim}
423218893Sdim
424218893Sdimbool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N,
425218893Sdim                                          SDValue &Base,
426218893Sdim                                          SDValue &OffImm) {
427218893Sdim  // Match simple R + imm12 operands.
428218893Sdim
429218893Sdim  // Base only.
430218893Sdim  if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
431218893Sdim      !CurDAG->isBaseWithConstantOffset(N)) {
432218893Sdim    if (N.getOpcode() == ISD::FrameIndex) {
433218893Sdim      // Match frame index.
434218893Sdim      int FI = cast<FrameIndexSDNode>(N)->getIndex();
435218893Sdim      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
436218893Sdim      OffImm  = CurDAG->getTargetConstant(0, MVT::i32);
437218893Sdim      return true;
438218893Sdim    }
439218893Sdim
440218893Sdim    if (N.getOpcode() == ARMISD::Wrapper &&
441218893Sdim        !(Subtarget->useMovt() &&
442218893Sdim                     N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
443218893Sdim      Base = N.getOperand(0);
444218893Sdim    } else
445218893Sdim      Base = N;
446218893Sdim    OffImm  = CurDAG->getTargetConstant(0, MVT::i32);
447218893Sdim    return true;
448218893Sdim  }
449218893Sdim
450218893Sdim  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
451218893Sdim    int RHSC = (int)RHS->getZExtValue();
452218893Sdim    if (N.getOpcode() == ISD::SUB)
453218893Sdim      RHSC = -RHSC;
454218893Sdim
455218893Sdim    if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
456218893Sdim      Base   = N.getOperand(0);
457218893Sdim      if (Base.getOpcode() == ISD::FrameIndex) {
458218893Sdim        int FI = cast<FrameIndexSDNode>(Base)->getIndex();
459218893Sdim        Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
460218893Sdim      }
461218893Sdim      OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
462218893Sdim      return true;
463218893Sdim    }
464218893Sdim  }
465218893Sdim
466218893Sdim  // Base only.
467218893Sdim  Base = N;
468218893Sdim  OffImm  = CurDAG->getTargetConstant(0, MVT::i32);
469218893Sdim  return true;
470218893Sdim}
471218893Sdim
472218893Sdim
473218893Sdim
474218893Sdimbool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset,
475193323Sed                                      SDValue &Opc) {
476218893Sdim  if (N.getOpcode() == ISD::MUL &&
477218893Sdim      (!Subtarget->isCortexA9() || N.hasOneUse())) {
478193323Sed    if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
479193323Sed      // X * [3,5,9] -> X + X * [2,4,8] etc.
480193323Sed      int RHSC = (int)RHS->getZExtValue();
481193323Sed      if (RHSC & 1) {
482193323Sed        RHSC = RHSC & ~1;
483193323Sed        ARM_AM::AddrOpc AddSub = ARM_AM::add;
484193323Sed        if (RHSC < 0) {
485193323Sed          AddSub = ARM_AM::sub;
486193323Sed          RHSC = - RHSC;
487193323Sed        }
488193323Sed        if (isPowerOf2_32(RHSC)) {
489193323Sed          unsigned ShAmt = Log2_32(RHSC);
490193323Sed          Base = Offset = N.getOperand(0);
491193323Sed          Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
492193323Sed                                                            ARM_AM::lsl),
493193323Sed                                          MVT::i32);
494193323Sed          return true;
495193323Sed        }
496193323Sed      }
497193323Sed    }
498193323Sed  }
499193323Sed
500218893Sdim  if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
501218893Sdim      // ISD::OR that is equivalent to an ISD::ADD.
502218893Sdim      !CurDAG->isBaseWithConstantOffset(N))
503218893Sdim    return false;
504218893Sdim
505218893Sdim  // Leave simple R +/- imm12 operands for LDRi12
506218893Sdim  if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) {
507218893Sdim    int RHSC;
508218893Sdim    if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
509218893Sdim                                -0x1000+1, 0x1000, RHSC)) // 12 bits.
510218893Sdim      return false;
511218893Sdim  }
512218893Sdim
513218893Sdim  if (Subtarget->isCortexA9() && !N.hasOneUse())
514218893Sdim    // Compute R +/- (R << N) and reuse it.
515218893Sdim    return false;
516218893Sdim
517218893Sdim  // Otherwise this is R +/- [possibly shifted] R.
518218893Sdim  ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add;
519218893Sdim  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
520218893Sdim  unsigned ShAmt = 0;
521218893Sdim
522218893Sdim  Base   = N.getOperand(0);
523218893Sdim  Offset = N.getOperand(1);
524218893Sdim
525218893Sdim  if (ShOpcVal != ARM_AM::no_shift) {
526218893Sdim    // Check to see if the RHS of the shift is a constant, if not, we can't fold
527218893Sdim    // it.
528218893Sdim    if (ConstantSDNode *Sh =
529218893Sdim           dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
530218893Sdim      ShAmt = Sh->getZExtValue();
531218893Sdim      if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
532218893Sdim        Offset = N.getOperand(1).getOperand(0);
533218893Sdim      else {
534218893Sdim        ShAmt = 0;
535218893Sdim        ShOpcVal = ARM_AM::no_shift;
536218893Sdim      }
537218893Sdim    } else {
538218893Sdim      ShOpcVal = ARM_AM::no_shift;
539218893Sdim    }
540218893Sdim  }
541218893Sdim
542218893Sdim  // Try matching (R shl C) + (R).
543218893Sdim  if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
544218893Sdim      !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) {
545218893Sdim    ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
546218893Sdim    if (ShOpcVal != ARM_AM::no_shift) {
547218893Sdim      // Check to see if the RHS of the shift is a constant, if not, we can't
548218893Sdim      // fold it.
549218893Sdim      if (ConstantSDNode *Sh =
550218893Sdim          dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
551218893Sdim        ShAmt = Sh->getZExtValue();
552218893Sdim        if (!Subtarget->isCortexA9() ||
553218893Sdim            (N.hasOneUse() &&
554218893Sdim             isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt))) {
555218893Sdim          Offset = N.getOperand(0).getOperand(0);
556218893Sdim          Base = N.getOperand(1);
557218893Sdim        } else {
558218893Sdim          ShAmt = 0;
559218893Sdim          ShOpcVal = ARM_AM::no_shift;
560218893Sdim        }
561218893Sdim      } else {
562218893Sdim        ShOpcVal = ARM_AM::no_shift;
563218893Sdim      }
564218893Sdim    }
565218893Sdim  }
566218893Sdim
567218893Sdim  Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
568218893Sdim                                  MVT::i32);
569218893Sdim  return true;
570218893Sdim}
571218893Sdim
572218893Sdim
573218893Sdim
574218893Sdim
575218893Sdim//-----
576218893Sdim
577218893SdimAddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N,
578218893Sdim                                                     SDValue &Base,
579218893Sdim                                                     SDValue &Offset,
580218893Sdim                                                     SDValue &Opc) {
581218893Sdim  if (N.getOpcode() == ISD::MUL &&
582218893Sdim      (!Subtarget->isCortexA9() || N.hasOneUse())) {
583218893Sdim    if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
584218893Sdim      // X * [3,5,9] -> X + X * [2,4,8] etc.
585218893Sdim      int RHSC = (int)RHS->getZExtValue();
586218893Sdim      if (RHSC & 1) {
587218893Sdim        RHSC = RHSC & ~1;
588218893Sdim        ARM_AM::AddrOpc AddSub = ARM_AM::add;
589218893Sdim        if (RHSC < 0) {
590218893Sdim          AddSub = ARM_AM::sub;
591218893Sdim          RHSC = - RHSC;
592218893Sdim        }
593218893Sdim        if (isPowerOf2_32(RHSC)) {
594218893Sdim          unsigned ShAmt = Log2_32(RHSC);
595218893Sdim          Base = Offset = N.getOperand(0);
596218893Sdim          Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
597218893Sdim                                                            ARM_AM::lsl),
598218893Sdim                                          MVT::i32);
599218893Sdim          return AM2_SHOP;
600218893Sdim        }
601218893Sdim      }
602218893Sdim    }
603218893Sdim  }
604218893Sdim
605218893Sdim  if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
606218893Sdim      // ISD::OR that is equivalent to an ADD.
607218893Sdim      !CurDAG->isBaseWithConstantOffset(N)) {
608193323Sed    Base = N;
609193323Sed    if (N.getOpcode() == ISD::FrameIndex) {
610193323Sed      int FI = cast<FrameIndexSDNode>(N)->getIndex();
611193323Sed      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
612199989Srdivacky    } else if (N.getOpcode() == ARMISD::Wrapper &&
613199989Srdivacky               !(Subtarget->useMovt() &&
614199989Srdivacky                 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
615193323Sed      Base = N.getOperand(0);
616193323Sed    }
617193323Sed    Offset = CurDAG->getRegister(0, MVT::i32);
618193323Sed    Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
619193323Sed                                                      ARM_AM::no_shift),
620193323Sed                                    MVT::i32);
621218893Sdim    return AM2_BASE;
622193323Sed  }
623198090Srdivacky
624193323Sed  // Match simple R +/- imm12 operands.
625218893Sdim  if (N.getOpcode() != ISD::SUB) {
626218893Sdim    int RHSC;
627218893Sdim    if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
628218893Sdim                                -0x1000+1, 0x1000, RHSC)) { // 12 bits.
629218893Sdim      Base = N.getOperand(0);
630218893Sdim      if (Base.getOpcode() == ISD::FrameIndex) {
631218893Sdim        int FI = cast<FrameIndexSDNode>(Base)->getIndex();
632218893Sdim        Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
633218893Sdim      }
634218893Sdim      Offset = CurDAG->getRegister(0, MVT::i32);
635193323Sed
636218893Sdim      ARM_AM::AddrOpc AddSub = ARM_AM::add;
637218893Sdim      if (RHSC < 0) {
638218893Sdim        AddSub = ARM_AM::sub;
639218893Sdim        RHSC = - RHSC;
640193323Sed      }
641218893Sdim      Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
642218893Sdim                                                        ARM_AM::no_shift),
643218893Sdim                                      MVT::i32);
644218893Sdim      return AM2_BASE;
645193323Sed    }
646218893Sdim  }
647198090Srdivacky
648218893Sdim  if (Subtarget->isCortexA9() && !N.hasOneUse()) {
649218893Sdim    // Compute R +/- (R << N) and reuse it.
650218893Sdim    Base = N;
651218893Sdim    Offset = CurDAG->getRegister(0, MVT::i32);
652218893Sdim    Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
653218893Sdim                                                      ARM_AM::no_shift),
654218893Sdim                                    MVT::i32);
655218893Sdim    return AM2_BASE;
656218893Sdim  }
657218893Sdim
658198892Srdivacky  // Otherwise this is R +/- [possibly shifted] R.
659218893Sdim  ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub;
660193323Sed  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
661193323Sed  unsigned ShAmt = 0;
662198090Srdivacky
663193323Sed  Base   = N.getOperand(0);
664193323Sed  Offset = N.getOperand(1);
665198090Srdivacky
666193323Sed  if (ShOpcVal != ARM_AM::no_shift) {
667193323Sed    // Check to see if the RHS of the shift is a constant, if not, we can't fold
668193323Sed    // it.
669193323Sed    if (ConstantSDNode *Sh =
670193323Sed           dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
671193323Sed      ShAmt = Sh->getZExtValue();
672218893Sdim      if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
673218893Sdim        Offset = N.getOperand(1).getOperand(0);
674218893Sdim      else {
675218893Sdim        ShAmt = 0;
676218893Sdim        ShOpcVal = ARM_AM::no_shift;
677218893Sdim      }
678193323Sed    } else {
679193323Sed      ShOpcVal = ARM_AM::no_shift;
680193323Sed    }
681193323Sed  }
682198090Srdivacky
683193323Sed  // Try matching (R shl C) + (R).
684218893Sdim  if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
685218893Sdim      !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) {
686193323Sed    ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
687193323Sed    if (ShOpcVal != ARM_AM::no_shift) {
688193323Sed      // Check to see if the RHS of the shift is a constant, if not, we can't
689193323Sed      // fold it.
690193323Sed      if (ConstantSDNode *Sh =
691193323Sed          dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
692193323Sed        ShAmt = Sh->getZExtValue();
693218893Sdim        if (!Subtarget->isCortexA9() ||
694218893Sdim            (N.hasOneUse() &&
695218893Sdim             isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt))) {
696218893Sdim          Offset = N.getOperand(0).getOperand(0);
697218893Sdim          Base = N.getOperand(1);
698218893Sdim        } else {
699218893Sdim          ShAmt = 0;
700218893Sdim          ShOpcVal = ARM_AM::no_shift;
701218893Sdim        }
702193323Sed      } else {
703193323Sed        ShOpcVal = ARM_AM::no_shift;
704193323Sed      }
705193323Sed    }
706193323Sed  }
707198090Srdivacky
708193323Sed  Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
709193323Sed                                  MVT::i32);
710218893Sdim  return AM2_SHOP;
711193323Sed}
712193323Sed
713202375Srdivackybool ARMDAGToDAGISel::SelectAddrMode2Offset(SDNode *Op, SDValue N,
714193323Sed                                            SDValue &Offset, SDValue &Opc) {
715202375Srdivacky  unsigned Opcode = Op->getOpcode();
716193323Sed  ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
717193323Sed    ? cast<LoadSDNode>(Op)->getAddressingMode()
718193323Sed    : cast<StoreSDNode>(Op)->getAddressingMode();
719193323Sed  ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
720193323Sed    ? ARM_AM::add : ARM_AM::sub;
721218893Sdim  int Val;
722218893Sdim  if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
723218893Sdim    Offset = CurDAG->getRegister(0, MVT::i32);
724218893Sdim    Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
725218893Sdim                                                      ARM_AM::no_shift),
726218893Sdim                                    MVT::i32);
727218893Sdim    return true;
728193323Sed  }
729193323Sed
730193323Sed  Offset = N;
731193323Sed  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
732193323Sed  unsigned ShAmt = 0;
733193323Sed  if (ShOpcVal != ARM_AM::no_shift) {
734193323Sed    // Check to see if the RHS of the shift is a constant, if not, we can't fold
735193323Sed    // it.
736193323Sed    if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
737193323Sed      ShAmt = Sh->getZExtValue();
738218893Sdim      if (isShifterOpProfitable(N, ShOpcVal, ShAmt))
739218893Sdim        Offset = N.getOperand(0);
740218893Sdim      else {
741218893Sdim        ShAmt = 0;
742218893Sdim        ShOpcVal = ARM_AM::no_shift;
743218893Sdim      }
744193323Sed    } else {
745193323Sed      ShOpcVal = ARM_AM::no_shift;
746193323Sed    }
747193323Sed  }
748193323Sed
749193323Sed  Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
750193323Sed                                  MVT::i32);
751193323Sed  return true;
752193323Sed}
753193323Sed
754193323Sed
755218893Sdimbool ARMDAGToDAGISel::SelectAddrMode3(SDValue N,
756193323Sed                                      SDValue &Base, SDValue &Offset,
757193323Sed                                      SDValue &Opc) {
758193323Sed  if (N.getOpcode() == ISD::SUB) {
759193323Sed    // X - C  is canonicalize to X + -C, no need to handle it here.
760193323Sed    Base = N.getOperand(0);
761193323Sed    Offset = N.getOperand(1);
762193323Sed    Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
763193323Sed    return true;
764193323Sed  }
765198090Srdivacky
766218893Sdim  if (!CurDAG->isBaseWithConstantOffset(N)) {
767193323Sed    Base = N;
768193323Sed    if (N.getOpcode() == ISD::FrameIndex) {
769193323Sed      int FI = cast<FrameIndexSDNode>(N)->getIndex();
770193323Sed      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
771193323Sed    }
772193323Sed    Offset = CurDAG->getRegister(0, MVT::i32);
773193323Sed    Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
774193323Sed    return true;
775193323Sed  }
776198090Srdivacky
777193323Sed  // If the RHS is +/- imm8, fold into addr mode.
778218893Sdim  int RHSC;
779218893Sdim  if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
780218893Sdim                              -256 + 1, 256, RHSC)) { // 8 bits.
781218893Sdim    Base = N.getOperand(0);
782218893Sdim    if (Base.getOpcode() == ISD::FrameIndex) {
783218893Sdim      int FI = cast<FrameIndexSDNode>(Base)->getIndex();
784218893Sdim      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
785218893Sdim    }
786218893Sdim    Offset = CurDAG->getRegister(0, MVT::i32);
787193323Sed
788218893Sdim    ARM_AM::AddrOpc AddSub = ARM_AM::add;
789218893Sdim    if (RHSC < 0) {
790218893Sdim      AddSub = ARM_AM::sub;
791218893Sdim      RHSC = -RHSC;
792193323Sed    }
793218893Sdim    Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
794218893Sdim    return true;
795193323Sed  }
796198090Srdivacky
797193323Sed  Base = N.getOperand(0);
798193323Sed  Offset = N.getOperand(1);
799193323Sed  Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
800193323Sed  return true;
801193323Sed}
802193323Sed
803202375Srdivackybool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N,
804193323Sed                                            SDValue &Offset, SDValue &Opc) {
805202375Srdivacky  unsigned Opcode = Op->getOpcode();
806193323Sed  ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
807193323Sed    ? cast<LoadSDNode>(Op)->getAddressingMode()
808193323Sed    : cast<StoreSDNode>(Op)->getAddressingMode();
809193323Sed  ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
810193323Sed    ? ARM_AM::add : ARM_AM::sub;
811218893Sdim  int Val;
812218893Sdim  if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits.
813218893Sdim    Offset = CurDAG->getRegister(0, MVT::i32);
814218893Sdim    Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
815218893Sdim    return true;
816193323Sed  }
817193323Sed
818193323Sed  Offset = N;
819193323Sed  Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
820193323Sed  return true;
821193323Sed}
822193323Sed
823218893Sdimbool ARMDAGToDAGISel::SelectAddrMode5(SDValue N,
824193323Sed                                      SDValue &Base, SDValue &Offset) {
825218893Sdim  if (!CurDAG->isBaseWithConstantOffset(N)) {
826193323Sed    Base = N;
827193323Sed    if (N.getOpcode() == ISD::FrameIndex) {
828193323Sed      int FI = cast<FrameIndexSDNode>(N)->getIndex();
829193323Sed      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
830199989Srdivacky    } else if (N.getOpcode() == ARMISD::Wrapper &&
831199989Srdivacky               !(Subtarget->useMovt() &&
832199989Srdivacky                 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
833193323Sed      Base = N.getOperand(0);
834193323Sed    }
835193323Sed    Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
836193323Sed                                       MVT::i32);
837193323Sed    return true;
838193323Sed  }
839198090Srdivacky
840193323Sed  // If the RHS is +/- imm8, fold into addr mode.
841218893Sdim  int RHSC;
842218893Sdim  if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4,
843218893Sdim                              -256 + 1, 256, RHSC)) {
844218893Sdim    Base = N.getOperand(0);
845218893Sdim    if (Base.getOpcode() == ISD::FrameIndex) {
846218893Sdim      int FI = cast<FrameIndexSDNode>(Base)->getIndex();
847218893Sdim      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
848218893Sdim    }
849193323Sed
850218893Sdim    ARM_AM::AddrOpc AddSub = ARM_AM::add;
851218893Sdim    if (RHSC < 0) {
852218893Sdim      AddSub = ARM_AM::sub;
853218893Sdim      RHSC = -RHSC;
854193323Sed    }
855218893Sdim    Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
856218893Sdim                                       MVT::i32);
857218893Sdim    return true;
858193323Sed  }
859198090Srdivacky
860193323Sed  Base = N;
861193323Sed  Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
862193323Sed                                     MVT::i32);
863193323Sed  return true;
864193323Sed}
865193323Sed
866218893Sdimbool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,
867218893Sdim                                      SDValue &Align) {
868195340Sed  Addr = N;
869218893Sdim
870218893Sdim  unsigned Alignment = 0;
871218893Sdim  if (LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(Parent)) {
872218893Sdim    // This case occurs only for VLD1-lane/dup and VST1-lane instructions.
873218893Sdim    // The maximum alignment is equal to the memory size being referenced.
874218893Sdim    unsigned LSNAlign = LSN->getAlignment();
875218893Sdim    unsigned MemSize = LSN->getMemoryVT().getSizeInBits() / 8;
876218893Sdim    if (LSNAlign > MemSize && MemSize > 1)
877218893Sdim      Alignment = MemSize;
878218893Sdim  } else {
879218893Sdim    // All other uses of addrmode6 are for intrinsics.  For now just record
880218893Sdim    // the raw alignment value; it will be refined later based on the legal
881218893Sdim    // alignment operands for the intrinsic.
882218893Sdim    Alignment = cast<MemIntrinsicSDNode>(Parent)->getAlignment();
883218893Sdim  }
884218893Sdim
885218893Sdim  Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
886195340Sed  return true;
887195340Sed}
888195340Sed
889218893Sdimbool ARMDAGToDAGISel::SelectAddrModePC(SDValue N,
890198090Srdivacky                                       SDValue &Offset, SDValue &Label) {
891193323Sed  if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
892193323Sed    Offset = N.getOperand(0);
893193323Sed    SDValue N1 = N.getOperand(1);
894218893Sdim    Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
895218893Sdim                                      MVT::i32);
896193323Sed    return true;
897193323Sed  }
898218893Sdim
899193323Sed  return false;
900193323Sed}
901193323Sed
902218893Sdim
903218893Sdim//===----------------------------------------------------------------------===//
904218893Sdim//                         Thumb Addressing Modes
905218893Sdim//===----------------------------------------------------------------------===//
906218893Sdim
907218893Sdimbool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N,
908193323Sed                                            SDValue &Base, SDValue &Offset){
909218893Sdim  if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) {
910198090Srdivacky    ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
911210299Sed    if (!NC || !NC->isNullValue())
912198090Srdivacky      return false;
913198090Srdivacky
914198090Srdivacky    Base = Offset = N;
915193323Sed    return true;
916193323Sed  }
917193323Sed
918193323Sed  Base = N.getOperand(0);
919193323Sed  Offset = N.getOperand(1);
920193323Sed  return true;
921193323Sed}
922193323Sed
923193323Sedbool
924218893SdimARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base,
925218893Sdim                                       SDValue &Offset, unsigned Scale) {
926193323Sed  if (Scale == 4) {
927193323Sed    SDValue TmpBase, TmpOffImm;
928218893Sdim    if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
929193323Sed      return false;  // We want to select tLDRspi / tSTRspi instead.
930218893Sdim
931193323Sed    if (N.getOpcode() == ARMISD::Wrapper &&
932193323Sed        N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
933193323Sed      return false;  // We want to select tLDRpci instead.
934193323Sed  }
935193323Sed
936218893Sdim  if (!CurDAG->isBaseWithConstantOffset(N))
937218893Sdim    return false;
938218893Sdim
939218893Sdim  // Thumb does not have [sp, r] address mode.
940218893Sdim  RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
941218893Sdim  RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
942218893Sdim  if ((LHSR && LHSR->getReg() == ARM::SP) ||
943218893Sdim      (RHSR && RHSR->getReg() == ARM::SP))
944218893Sdim    return false;
945218893Sdim
946218893Sdim  // FIXME: Why do we explicitly check for a match here and then return false?
947218893Sdim  // Presumably to allow something else to match, but shouldn't this be
948218893Sdim  // documented?
949218893Sdim  int RHSC;
950218893Sdim  if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC))
951218893Sdim    return false;
952218893Sdim
953218893Sdim  Base = N.getOperand(0);
954218893Sdim  Offset = N.getOperand(1);
955218893Sdim  return true;
956218893Sdim}
957218893Sdim
958218893Sdimbool
959218893SdimARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N,
960218893Sdim                                          SDValue &Base,
961218893Sdim                                          SDValue &Offset) {
962218893Sdim  return SelectThumbAddrModeRI(N, Base, Offset, 1);
963218893Sdim}
964218893Sdim
965218893Sdimbool
966218893SdimARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N,
967218893Sdim                                          SDValue &Base,
968218893Sdim                                          SDValue &Offset) {
969218893Sdim  return SelectThumbAddrModeRI(N, Base, Offset, 2);
970218893Sdim}
971218893Sdim
972218893Sdimbool
973218893SdimARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N,
974218893Sdim                                          SDValue &Base,
975218893Sdim                                          SDValue &Offset) {
976218893Sdim  return SelectThumbAddrModeRI(N, Base, Offset, 4);
977218893Sdim}
978218893Sdim
979218893Sdimbool
980218893SdimARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale,
981218893Sdim                                          SDValue &Base, SDValue &OffImm) {
982218893Sdim  if (Scale == 4) {
983218893Sdim    SDValue TmpBase, TmpOffImm;
984218893Sdim    if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
985218893Sdim      return false;  // We want to select tLDRspi / tSTRspi instead.
986218893Sdim
987199989Srdivacky    if (N.getOpcode() == ARMISD::Wrapper &&
988218893Sdim        N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
989218893Sdim      return false;  // We want to select tLDRpci instead.
990218893Sdim  }
991218893Sdim
992218893Sdim  if (!CurDAG->isBaseWithConstantOffset(N)) {
993218893Sdim    if (N.getOpcode() == ARMISD::Wrapper &&
994199989Srdivacky        !(Subtarget->useMovt() &&
995199989Srdivacky          N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
996199989Srdivacky      Base = N.getOperand(0);
997218893Sdim    } else {
998199989Srdivacky      Base = N;
999218893Sdim    }
1000199989Srdivacky
1001193323Sed    OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1002193323Sed    return true;
1003193323Sed  }
1004193323Sed
1005193323Sed  RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1006193323Sed  RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1007193323Sed  if ((LHSR && LHSR->getReg() == ARM::SP) ||
1008193323Sed      (RHSR && RHSR->getReg() == ARM::SP)) {
1009218893Sdim    ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0));
1010218893Sdim    ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1011218893Sdim    unsigned LHSC = LHS ? LHS->getZExtValue() : 0;
1012218893Sdim    unsigned RHSC = RHS ? RHS->getZExtValue() : 0;
1013218893Sdim
1014218893Sdim    // Thumb does not have [sp, #imm5] address mode for non-zero imm5.
1015218893Sdim    if (LHSC != 0 || RHSC != 0) return false;
1016218893Sdim
1017193323Sed    Base = N;
1018193323Sed    OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1019193323Sed    return true;
1020193323Sed  }
1021193323Sed
1022193323Sed  // If the RHS is + imm5 * scale, fold into addr mode.
1023218893Sdim  int RHSC;
1024218893Sdim  if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) {
1025218893Sdim    Base = N.getOperand(0);
1026218893Sdim    OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1027218893Sdim    return true;
1028193323Sed  }
1029193323Sed
1030193323Sed  Base = N.getOperand(0);
1031193323Sed  OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1032193323Sed  return true;
1033193323Sed}
1034193323Sed
1035218893Sdimbool
1036218893SdimARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
1037218893Sdim                                           SDValue &OffImm) {
1038218893Sdim  return SelectThumbAddrModeImm5S(N, 4, Base, OffImm);
1039193323Sed}
1040193323Sed
1041218893Sdimbool
1042218893SdimARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
1043218893Sdim                                           SDValue &OffImm) {
1044218893Sdim  return SelectThumbAddrModeImm5S(N, 2, Base, OffImm);
1045193323Sed}
1046193323Sed
1047218893Sdimbool
1048218893SdimARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
1049218893Sdim                                           SDValue &OffImm) {
1050218893Sdim  return SelectThumbAddrModeImm5S(N, 1, Base, OffImm);
1051193323Sed}
1052193323Sed
1053218893Sdimbool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N,
1054218893Sdim                                            SDValue &Base, SDValue &OffImm) {
1055193323Sed  if (N.getOpcode() == ISD::FrameIndex) {
1056193323Sed    int FI = cast<FrameIndexSDNode>(N)->getIndex();
1057193323Sed    Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1058193323Sed    OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1059193323Sed    return true;
1060193323Sed  }
1061193323Sed
1062218893Sdim  if (!CurDAG->isBaseWithConstantOffset(N))
1063193323Sed    return false;
1064193323Sed
1065193323Sed  RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1066193323Sed  if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
1067193323Sed      (LHSR && LHSR->getReg() == ARM::SP)) {
1068193323Sed    // If the RHS is + imm8 * scale, fold into addr mode.
1069218893Sdim    int RHSC;
1070218893Sdim    if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) {
1071218893Sdim      Base = N.getOperand(0);
1072218893Sdim      if (Base.getOpcode() == ISD::FrameIndex) {
1073218893Sdim        int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1074218893Sdim        Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1075193323Sed      }
1076218893Sdim      OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1077218893Sdim      return true;
1078193323Sed    }
1079193323Sed  }
1080198090Srdivacky
1081193323Sed  return false;
1082193323Sed}
1083193323Sed
1084218893Sdim
1085218893Sdim//===----------------------------------------------------------------------===//
1086218893Sdim//                        Thumb 2 Addressing Modes
1087218893Sdim//===----------------------------------------------------------------------===//
1088218893Sdim
1089218893Sdim
1090218893Sdimbool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg,
1091195098Sed                                                SDValue &Opc) {
1092212904Sdim  if (DisableShifterOp)
1093212904Sdim    return false;
1094212904Sdim
1095195098Sed  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
1096195098Sed
1097195098Sed  // Don't match base register only case. That is matched to a separate
1098195098Sed  // lower complexity pattern with explicit register operand.
1099195098Sed  if (ShOpcVal == ARM_AM::no_shift) return false;
1100195098Sed
1101195098Sed  BaseReg = N.getOperand(0);
1102195098Sed  unsigned ShImmVal = 0;
1103195098Sed  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1104195098Sed    ShImmVal = RHS->getZExtValue() & 31;
1105195098Sed    Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
1106195098Sed    return true;
1107195098Sed  }
1108195098Sed
1109195098Sed  return false;
1110195098Sed}
1111195098Sed
1112218893Sdimbool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N,
1113195340Sed                                            SDValue &Base, SDValue &OffImm) {
1114195340Sed  // Match simple R + imm12 operands.
1115195340Sed
1116198090Srdivacky  // Base only.
1117218893Sdim  if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1118218893Sdim      !CurDAG->isBaseWithConstantOffset(N)) {
1119198090Srdivacky    if (N.getOpcode() == ISD::FrameIndex) {
1120218893Sdim      // Match frame index.
1121198090Srdivacky      int FI = cast<FrameIndexSDNode>(N)->getIndex();
1122198090Srdivacky      Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1123198090Srdivacky      OffImm  = CurDAG->getTargetConstant(0, MVT::i32);
1124198090Srdivacky      return true;
1125218893Sdim    }
1126218893Sdim
1127218893Sdim    if (N.getOpcode() == ARMISD::Wrapper &&
1128199989Srdivacky               !(Subtarget->useMovt() &&
1129199989Srdivacky                 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
1130198090Srdivacky      Base = N.getOperand(0);
1131198090Srdivacky      if (Base.getOpcode() == ISD::TargetConstantPool)
1132198090Srdivacky        return false;  // We want to select t2LDRpci instead.
1133198090Srdivacky    } else
1134198090Srdivacky      Base = N;
1135198090Srdivacky    OffImm  = CurDAG->getTargetConstant(0, MVT::i32);
1136198090Srdivacky    return true;
1137198090Srdivacky  }
1138198090Srdivacky
1139195340Sed  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1140218893Sdim    if (SelectT2AddrModeImm8(N, Base, OffImm))
1141198090Srdivacky      // Let t2LDRi8 handle (R - imm8).
1142198090Srdivacky      return false;
1143198090Srdivacky
1144195340Sed    int RHSC = (int)RHS->getZExtValue();
1145198090Srdivacky    if (N.getOpcode() == ISD::SUB)
1146198090Srdivacky      RHSC = -RHSC;
1147198090Srdivacky
1148198090Srdivacky    if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
1149195340Sed      Base   = N.getOperand(0);
1150198090Srdivacky      if (Base.getOpcode() == ISD::FrameIndex) {
1151198090Srdivacky        int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1152198090Srdivacky        Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1153198090Srdivacky      }
1154195340Sed      OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1155195340Sed      return true;
1156195340Sed    }
1157195340Sed  }
1158195340Sed
1159198090Srdivacky  // Base only.
1160198090Srdivacky  Base = N;
1161198090Srdivacky  OffImm  = CurDAG->getTargetConstant(0, MVT::i32);
1162198090Srdivacky  return true;
1163195340Sed}
1164195340Sed
1165218893Sdimbool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N,
1166195340Sed                                           SDValue &Base, SDValue &OffImm) {
1167198090Srdivacky  // Match simple R - imm8 operands.
1168218893Sdim  if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1169218893Sdim      !CurDAG->isBaseWithConstantOffset(N))
1170218893Sdim    return false;
1171218893Sdim
1172218893Sdim  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1173218893Sdim    int RHSC = (int)RHS->getSExtValue();
1174218893Sdim    if (N.getOpcode() == ISD::SUB)
1175218893Sdim      RHSC = -RHSC;
1176198090Srdivacky
1177218893Sdim    if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
1178218893Sdim      Base = N.getOperand(0);
1179218893Sdim      if (Base.getOpcode() == ISD::FrameIndex) {
1180218893Sdim        int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1181218893Sdim        Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1182195340Sed      }
1183218893Sdim      OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1184218893Sdim      return true;
1185195340Sed    }
1186195340Sed  }
1187195340Sed
1188195340Sed  return false;
1189195340Sed}
1190195340Sed
1191202375Srdivackybool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
1192195340Sed                                                 SDValue &OffImm){
1193202375Srdivacky  unsigned Opcode = Op->getOpcode();
1194195340Sed  ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
1195195340Sed    ? cast<LoadSDNode>(Op)->getAddressingMode()
1196195340Sed    : cast<StoreSDNode>(Op)->getAddressingMode();
1197218893Sdim  int RHSC;
1198218893Sdim  if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits.
1199218893Sdim    OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
1200218893Sdim      ? CurDAG->getTargetConstant(RHSC, MVT::i32)
1201218893Sdim      : CurDAG->getTargetConstant(-RHSC, MVT::i32);
1202218893Sdim    return true;
1203195340Sed  }
1204195340Sed
1205195340Sed  return false;
1206195340Sed}
1207195340Sed
1208218893Sdimbool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N,
1209195340Sed                                            SDValue &Base,
1210195340Sed                                            SDValue &OffReg, SDValue &ShImm) {
1211198090Srdivacky  // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
1212218893Sdim  if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N))
1213198090Srdivacky    return false;
1214198090Srdivacky
1215198090Srdivacky  // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
1216198090Srdivacky  if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1217198090Srdivacky    int RHSC = (int)RHS->getZExtValue();
1218198090Srdivacky    if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
1219198090Srdivacky      return false;
1220198090Srdivacky    else if (RHSC < 0 && RHSC >= -255) // 8 bits
1221198090Srdivacky      return false;
1222195340Sed  }
1223195340Sed
1224218893Sdim  if (Subtarget->isCortexA9() && !N.hasOneUse()) {
1225218893Sdim    // Compute R + (R << [1,2,3]) and reuse it.
1226218893Sdim    Base = N;
1227218893Sdim    return false;
1228218893Sdim  }
1229218893Sdim
1230195340Sed  // Look for (R + R) or (R + (R << [1,2,3])).
1231195340Sed  unsigned ShAmt = 0;
1232195340Sed  Base   = N.getOperand(0);
1233195340Sed  OffReg = N.getOperand(1);
1234195340Sed
1235195340Sed  // Swap if it is ((R << c) + R).
1236195340Sed  ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
1237195340Sed  if (ShOpcVal != ARM_AM::lsl) {
1238195340Sed    ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
1239195340Sed    if (ShOpcVal == ARM_AM::lsl)
1240195340Sed      std::swap(Base, OffReg);
1241198090Srdivacky  }
1242198090Srdivacky
1243195340Sed  if (ShOpcVal == ARM_AM::lsl) {
1244195340Sed    // Check to see if the RHS of the shift is a constant, if not, we can't fold
1245195340Sed    // it.
1246195340Sed    if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
1247195340Sed      ShAmt = Sh->getZExtValue();
1248218893Sdim      if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt))
1249218893Sdim        OffReg = OffReg.getOperand(0);
1250218893Sdim      else {
1251195340Sed        ShAmt = 0;
1252195340Sed        ShOpcVal = ARM_AM::no_shift;
1253218893Sdim      }
1254195340Sed    } else {
1255195340Sed      ShOpcVal = ARM_AM::no_shift;
1256195340Sed    }
1257198090Srdivacky  }
1258198090Srdivacky
1259195340Sed  ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
1260195340Sed
1261195340Sed  return true;
1262195340Sed}
1263195340Sed
1264195340Sed//===--------------------------------------------------------------------===//
1265195340Sed
1266193323Sed/// getAL - Returns a ARMCC::AL immediate node.
1267193323Sedstatic inline SDValue getAL(SelectionDAG *CurDAG) {
1268193323Sed  return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
1269193323Sed}
1270193323Sed
1271202375SrdivackySDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) {
1272202375Srdivacky  LoadSDNode *LD = cast<LoadSDNode>(N);
1273195340Sed  ISD::MemIndexedMode AM = LD->getAddressingMode();
1274195340Sed  if (AM == ISD::UNINDEXED)
1275195340Sed    return NULL;
1276193323Sed
1277198090Srdivacky  EVT LoadedVT = LD->getMemoryVT();
1278195340Sed  SDValue Offset, AMOpc;
1279195340Sed  bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1280195340Sed  unsigned Opcode = 0;
1281195340Sed  bool Match = false;
1282195340Sed  if (LoadedVT == MVT::i32 &&
1283202375Srdivacky      SelectAddrMode2Offset(N, LD->getOffset(), Offset, AMOpc)) {
1284195340Sed    Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
1285195340Sed    Match = true;
1286195340Sed  } else if (LoadedVT == MVT::i16 &&
1287202375Srdivacky             SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
1288195340Sed    Match = true;
1289195340Sed    Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
1290195340Sed      ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
1291195340Sed      : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
1292195340Sed  } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
1293195340Sed    if (LD->getExtensionType() == ISD::SEXTLOAD) {
1294202375Srdivacky      if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
1295195340Sed        Match = true;
1296195340Sed        Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
1297195340Sed      }
1298195340Sed    } else {
1299202375Srdivacky      if (SelectAddrMode2Offset(N, LD->getOffset(), Offset, AMOpc)) {
1300195340Sed        Match = true;
1301195340Sed        Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
1302195340Sed      }
1303195340Sed    }
1304195340Sed  }
1305195340Sed
1306195340Sed  if (Match) {
1307195340Sed    SDValue Chain = LD->getChain();
1308195340Sed    SDValue Base = LD->getBasePtr();
1309195340Sed    SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
1310195340Sed                     CurDAG->getRegister(0, MVT::i32), Chain };
1311202375Srdivacky    return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, MVT::i32,
1312198090Srdivacky                                  MVT::Other, Ops, 6);
1313195340Sed  }
1314195340Sed
1315195340Sed  return NULL;
1316195340Sed}
1317195340Sed
1318202375SrdivackySDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) {
1319202375Srdivacky  LoadSDNode *LD = cast<LoadSDNode>(N);
1320195340Sed  ISD::MemIndexedMode AM = LD->getAddressingMode();
1321195340Sed  if (AM == ISD::UNINDEXED)
1322195340Sed    return NULL;
1323195340Sed
1324198090Srdivacky  EVT LoadedVT = LD->getMemoryVT();
1325195340Sed  bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
1326195340Sed  SDValue Offset;
1327195340Sed  bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1328195340Sed  unsigned Opcode = 0;
1329195340Sed  bool Match = false;
1330202375Srdivacky  if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) {
1331198090Srdivacky    switch (LoadedVT.getSimpleVT().SimpleTy) {
1332195340Sed    case MVT::i32:
1333195340Sed      Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
1334195340Sed      break;
1335195340Sed    case MVT::i16:
1336195340Sed      if (isSExtLd)
1337195340Sed        Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
1338195340Sed      else
1339195340Sed        Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
1340195340Sed      break;
1341195340Sed    case MVT::i8:
1342195340Sed    case MVT::i1:
1343195340Sed      if (isSExtLd)
1344195340Sed        Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
1345195340Sed      else
1346195340Sed        Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
1347195340Sed      break;
1348195340Sed    default:
1349195340Sed      return NULL;
1350195340Sed    }
1351195340Sed    Match = true;
1352195340Sed  }
1353195340Sed
1354195340Sed  if (Match) {
1355195340Sed    SDValue Chain = LD->getChain();
1356195340Sed    SDValue Base = LD->getBasePtr();
1357195340Sed    SDValue Ops[]= { Base, Offset, getAL(CurDAG),
1358195340Sed                     CurDAG->getRegister(0, MVT::i32), Chain };
1359202375Srdivacky    return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, MVT::i32,
1360198090Srdivacky                                  MVT::Other, Ops, 5);
1361195340Sed  }
1362195340Sed
1363195340Sed  return NULL;
1364195340Sed}
1365195340Sed
1366210299Sed/// PairSRegs - Form a D register from a pair of S registers.
1367210299Sed///
1368210299SedSDNode *ARMDAGToDAGISel::PairSRegs(EVT VT, SDValue V0, SDValue V1) {
1369210299Sed  DebugLoc dl = V0.getNode()->getDebugLoc();
1370210299Sed  SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1371210299Sed  SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
1372210299Sed  const SDValue Ops[] = { V0, SubReg0, V1, SubReg1 };
1373210299Sed  return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 4);
1374210299Sed}
1375210299Sed
1376208599Srdivacky/// PairDRegs - Form a quad register from a pair of D registers.
1377208599Srdivacky///
1378198090SrdivackySDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
1379198090Srdivacky  DebugLoc dl = V0.getNode()->getDebugLoc();
1380208599Srdivacky  SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1381208599Srdivacky  SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
1382210299Sed  const SDValue Ops[] = { V0, SubReg0, V1, SubReg1 };
1383210299Sed  return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 4);
1384198090Srdivacky}
1385198090Srdivacky
1386208599Srdivacky/// PairQRegs - Form 4 consecutive D registers from a pair of Q registers.
1387208599Srdivacky///
1388208599SrdivackySDNode *ARMDAGToDAGISel::PairQRegs(EVT VT, SDValue V0, SDValue V1) {
1389208599Srdivacky  DebugLoc dl = V0.getNode()->getDebugLoc();
1390208599Srdivacky  SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1391208599Srdivacky  SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
1392208599Srdivacky  const SDValue Ops[] = { V0, SubReg0, V1, SubReg1 };
1393208599Srdivacky  return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 4);
1394208599Srdivacky}
1395208599Srdivacky
1396210299Sed/// QuadSRegs - Form 4 consecutive S registers.
1397210299Sed///
1398210299SedSDNode *ARMDAGToDAGISel::QuadSRegs(EVT VT, SDValue V0, SDValue V1,
1399210299Sed                                   SDValue V2, SDValue V3) {
1400210299Sed  DebugLoc dl = V0.getNode()->getDebugLoc();
1401210299Sed  SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1402210299Sed  SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
1403210299Sed  SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32);
1404210299Sed  SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32);
1405210299Sed  const SDValue Ops[] = { V0, SubReg0, V1, SubReg1, V2, SubReg2, V3, SubReg3 };
1406210299Sed  return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 8);
1407210299Sed}
1408210299Sed
1409208599Srdivacky/// QuadDRegs - Form 4 consecutive D registers.
1410208599Srdivacky///
1411208599SrdivackySDNode *ARMDAGToDAGISel::QuadDRegs(EVT VT, SDValue V0, SDValue V1,
1412208599Srdivacky                                   SDValue V2, SDValue V3) {
1413208599Srdivacky  DebugLoc dl = V0.getNode()->getDebugLoc();
1414208599Srdivacky  SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1415208599Srdivacky  SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
1416208599Srdivacky  SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32);
1417208599Srdivacky  SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32);
1418208599Srdivacky  const SDValue Ops[] = { V0, SubReg0, V1, SubReg1, V2, SubReg2, V3, SubReg3 };
1419208599Srdivacky  return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 8);
1420208599Srdivacky}
1421208599Srdivacky
1422208599Srdivacky/// QuadQRegs - Form 4 consecutive Q registers.
1423208599Srdivacky///
1424208599SrdivackySDNode *ARMDAGToDAGISel::QuadQRegs(EVT VT, SDValue V0, SDValue V1,
1425208599Srdivacky                                   SDValue V2, SDValue V3) {
1426208599Srdivacky  DebugLoc dl = V0.getNode()->getDebugLoc();
1427208599Srdivacky  SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1428208599Srdivacky  SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
1429208599Srdivacky  SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32);
1430208599Srdivacky  SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32);
1431208599Srdivacky  const SDValue Ops[] = { V0, SubReg0, V1, SubReg1, V2, SubReg2, V3, SubReg3 };
1432208599Srdivacky  return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 8);
1433208599Srdivacky}
1434208599Srdivacky
1435218893Sdim/// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand
1436218893Sdim/// of a NEON VLD or VST instruction.  The supported values depend on the
1437218893Sdim/// number of registers being loaded.
1438218893SdimSDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs,
1439218893Sdim                                       bool is64BitVector) {
1440218893Sdim  unsigned NumRegs = NumVecs;
1441218893Sdim  if (!is64BitVector && NumVecs < 3)
1442218893Sdim    NumRegs *= 2;
1443208599Srdivacky
1444218893Sdim  unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
1445218893Sdim  if (Alignment >= 32 && NumRegs == 4)
1446218893Sdim    Alignment = 32;
1447218893Sdim  else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4))
1448218893Sdim    Alignment = 16;
1449218893Sdim  else if (Alignment >= 8)
1450218893Sdim    Alignment = 8;
1451218893Sdim  else
1452218893Sdim    Alignment = 0;
1453218893Sdim
1454218893Sdim  return CurDAG->getTargetConstant(Alignment, MVT::i32);
1455198090Srdivacky}
1456198090Srdivacky
1457218893SdimSDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
1458198090Srdivacky                                   unsigned *DOpcodes, unsigned *QOpcodes0,
1459198090Srdivacky                                   unsigned *QOpcodes1) {
1460206083Srdivacky  assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1461198090Srdivacky  DebugLoc dl = N->getDebugLoc();
1462198090Srdivacky
1463205407Srdivacky  SDValue MemAddr, Align;
1464218893Sdim  unsigned AddrOpIdx = isUpdating ? 1 : 2;
1465218893Sdim  if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
1466198090Srdivacky    return NULL;
1467198090Srdivacky
1468198090Srdivacky  SDValue Chain = N->getOperand(0);
1469198090Srdivacky  EVT VT = N->getValueType(0);
1470198090Srdivacky  bool is64BitVector = VT.is64BitVector();
1471218893Sdim  Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
1472198090Srdivacky
1473198090Srdivacky  unsigned OpcodeIndex;
1474198090Srdivacky  switch (VT.getSimpleVT().SimpleTy) {
1475198090Srdivacky  default: llvm_unreachable("unhandled vld type");
1476198090Srdivacky    // Double-register operations:
1477198090Srdivacky  case MVT::v8i8:  OpcodeIndex = 0; break;
1478198090Srdivacky  case MVT::v4i16: OpcodeIndex = 1; break;
1479198090Srdivacky  case MVT::v2f32:
1480198090Srdivacky  case MVT::v2i32: OpcodeIndex = 2; break;
1481198090Srdivacky  case MVT::v1i64: OpcodeIndex = 3; break;
1482198090Srdivacky    // Quad-register operations:
1483198090Srdivacky  case MVT::v16i8: OpcodeIndex = 0; break;
1484198090Srdivacky  case MVT::v8i16: OpcodeIndex = 1; break;
1485198090Srdivacky  case MVT::v4f32:
1486198090Srdivacky  case MVT::v4i32: OpcodeIndex = 2; break;
1487206083Srdivacky  case MVT::v2i64: OpcodeIndex = 3;
1488206083Srdivacky    assert(NumVecs == 1 && "v2i64 type only supported for VLD1");
1489206083Srdivacky    break;
1490198090Srdivacky  }
1491198090Srdivacky
1492212904Sdim  EVT ResTy;
1493212904Sdim  if (NumVecs == 1)
1494212904Sdim    ResTy = VT;
1495212904Sdim  else {
1496212904Sdim    unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1497212904Sdim    if (!is64BitVector)
1498212904Sdim      ResTyElts *= 2;
1499212904Sdim    ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts);
1500212904Sdim  }
1501218893Sdim  std::vector<EVT> ResTys;
1502218893Sdim  ResTys.push_back(ResTy);
1503218893Sdim  if (isUpdating)
1504218893Sdim    ResTys.push_back(MVT::i32);
1505218893Sdim  ResTys.push_back(MVT::Other);
1506212904Sdim
1507207618Srdivacky  SDValue Pred = getAL(CurDAG);
1508205407Srdivacky  SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1509218893Sdim  SDNode *VLd;
1510218893Sdim  SmallVector<SDValue, 7> Ops;
1511208599Srdivacky
1512218893Sdim  // Double registers and VLD1/VLD2 quad registers are directly supported.
1513218893Sdim  if (is64BitVector || NumVecs <= 2) {
1514218893Sdim    unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1515218893Sdim                    QOpcodes0[OpcodeIndex]);
1516218893Sdim    Ops.push_back(MemAddr);
1517218893Sdim    Ops.push_back(Align);
1518218893Sdim    if (isUpdating) {
1519218893Sdim      SDValue Inc = N->getOperand(AddrOpIdx + 1);
1520218893Sdim      Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1521208599Srdivacky    }
1522218893Sdim    Ops.push_back(Pred);
1523218893Sdim    Ops.push_back(Reg0);
1524218893Sdim    Ops.push_back(Chain);
1525218893Sdim    VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
1526198090Srdivacky
1527198090Srdivacky  } else {
1528198090Srdivacky    // Otherwise, quad registers are loaded with two separate instructions,
1529198090Srdivacky    // where one loads the even registers and the other loads the odd registers.
1530212904Sdim    EVT AddrTy = MemAddr.getValueType();
1531198090Srdivacky
1532218893Sdim    // Load the even subregs.  This is always an updating load, so that it
1533218893Sdim    // provides the address to the second load for the odd subregs.
1534212904Sdim    SDValue ImplDef =
1535212904Sdim      SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0);
1536212904Sdim    const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain };
1537218893Sdim    SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
1538218893Sdim                                          ResTy, AddrTy, MVT::Other, OpsA, 7);
1539212904Sdim    Chain = SDValue(VLdA, 2);
1540198090Srdivacky
1541198113Srdivacky    // Load the odd subregs.
1542218893Sdim    Ops.push_back(SDValue(VLdA, 1));
1543218893Sdim    Ops.push_back(Align);
1544218893Sdim    if (isUpdating) {
1545218893Sdim      SDValue Inc = N->getOperand(AddrOpIdx + 1);
1546218893Sdim      assert(isa<ConstantSDNode>(Inc.getNode()) &&
1547218893Sdim             "only constant post-increment update allowed for VLD3/4");
1548218893Sdim      (void)Inc;
1549218893Sdim      Ops.push_back(Reg0);
1550218893Sdim    }
1551218893Sdim    Ops.push_back(SDValue(VLdA, 0));
1552218893Sdim    Ops.push_back(Pred);
1553218893Sdim    Ops.push_back(Reg0);
1554218893Sdim    Ops.push_back(Chain);
1555218893Sdim    VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
1556218893Sdim                                 Ops.data(), Ops.size());
1557212904Sdim  }
1558198090Srdivacky
1559218893Sdim  if (NumVecs == 1)
1560218893Sdim    return VLd;
1561218893Sdim
1562218893Sdim  // Extract out the subregisters.
1563218893Sdim  SDValue SuperReg = SDValue(VLd, 0);
1564218893Sdim  assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1565218893Sdim         ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1566218893Sdim  unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0);
1567218893Sdim  for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1568218893Sdim    ReplaceUses(SDValue(N, Vec),
1569218893Sdim                CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1570218893Sdim  ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1));
1571218893Sdim  if (isUpdating)
1572218893Sdim    ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2));
1573198090Srdivacky  return NULL;
1574198090Srdivacky}
1575198090Srdivacky
1576218893SdimSDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
1577198113Srdivacky                                   unsigned *DOpcodes, unsigned *QOpcodes0,
1578198113Srdivacky                                   unsigned *QOpcodes1) {
1579210299Sed  assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range");
1580198113Srdivacky  DebugLoc dl = N->getDebugLoc();
1581198113Srdivacky
1582205407Srdivacky  SDValue MemAddr, Align;
1583218893Sdim  unsigned AddrOpIdx = isUpdating ? 1 : 2;
1584218893Sdim  unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1585218893Sdim  if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
1586198113Srdivacky    return NULL;
1587198113Srdivacky
1588198113Srdivacky  SDValue Chain = N->getOperand(0);
1589218893Sdim  EVT VT = N->getOperand(Vec0Idx).getValueType();
1590198113Srdivacky  bool is64BitVector = VT.is64BitVector();
1591218893Sdim  Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
1592198113Srdivacky
1593198113Srdivacky  unsigned OpcodeIndex;
1594198113Srdivacky  switch (VT.getSimpleVT().SimpleTy) {
1595198113Srdivacky  default: llvm_unreachable("unhandled vst type");
1596198113Srdivacky    // Double-register operations:
1597198113Srdivacky  case MVT::v8i8:  OpcodeIndex = 0; break;
1598198113Srdivacky  case MVT::v4i16: OpcodeIndex = 1; break;
1599198113Srdivacky  case MVT::v2f32:
1600198113Srdivacky  case MVT::v2i32: OpcodeIndex = 2; break;
1601198113Srdivacky  case MVT::v1i64: OpcodeIndex = 3; break;
1602198113Srdivacky    // Quad-register operations:
1603198113Srdivacky  case MVT::v16i8: OpcodeIndex = 0; break;
1604198113Srdivacky  case MVT::v8i16: OpcodeIndex = 1; break;
1605198113Srdivacky  case MVT::v4f32:
1606198113Srdivacky  case MVT::v4i32: OpcodeIndex = 2; break;
1607206083Srdivacky  case MVT::v2i64: OpcodeIndex = 3;
1608206083Srdivacky    assert(NumVecs == 1 && "v2i64 type only supported for VST1");
1609206083Srdivacky    break;
1610198113Srdivacky  }
1611198113Srdivacky
1612218893Sdim  std::vector<EVT> ResTys;
1613218893Sdim  if (isUpdating)
1614218893Sdim    ResTys.push_back(MVT::i32);
1615218893Sdim  ResTys.push_back(MVT::Other);
1616218893Sdim
1617207618Srdivacky  SDValue Pred = getAL(CurDAG);
1618205407Srdivacky  SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1619212904Sdim  SmallVector<SDValue, 7> Ops;
1620198113Srdivacky
1621218893Sdim  // Double registers and VST1/VST2 quad registers are directly supported.
1622218893Sdim  if (is64BitVector || NumVecs <= 2) {
1623218893Sdim    SDValue SrcReg;
1624212904Sdim    if (NumVecs == 1) {
1625218893Sdim      SrcReg = N->getOperand(Vec0Idx);
1626218893Sdim    } else if (is64BitVector) {
1627208599Srdivacky      // Form a REG_SEQUENCE to force register allocation.
1628218893Sdim      SDValue V0 = N->getOperand(Vec0Idx + 0);
1629218893Sdim      SDValue V1 = N->getOperand(Vec0Idx + 1);
1630208599Srdivacky      if (NumVecs == 2)
1631218893Sdim        SrcReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0);
1632208599Srdivacky      else {
1633218893Sdim        SDValue V2 = N->getOperand(Vec0Idx + 2);
1634218893Sdim        // If it's a vst3, form a quad D-register and leave the last part as
1635208599Srdivacky        // an undef.
1636208599Srdivacky        SDValue V3 = (NumVecs == 3)
1637208599Srdivacky          ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0)
1638218893Sdim          : N->getOperand(Vec0Idx + 3);
1639218893Sdim        SrcReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
1640208599Srdivacky      }
1641212904Sdim    } else {
1642212904Sdim      // Form a QQ register.
1643218893Sdim      SDValue Q0 = N->getOperand(Vec0Idx);
1644218893Sdim      SDValue Q1 = N->getOperand(Vec0Idx + 1);
1645218893Sdim      SrcReg = SDValue(PairQRegs(MVT::v4i64, Q0, Q1), 0);
1646198113Srdivacky    }
1647218893Sdim
1648218893Sdim    unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1649218893Sdim                    QOpcodes0[OpcodeIndex]);
1650218893Sdim    Ops.push_back(MemAddr);
1651218893Sdim    Ops.push_back(Align);
1652218893Sdim    if (isUpdating) {
1653218893Sdim      SDValue Inc = N->getOperand(AddrOpIdx + 1);
1654218893Sdim      Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1655218893Sdim    }
1656218893Sdim    Ops.push_back(SrcReg);
1657212904Sdim    Ops.push_back(Pred);
1658218893Sdim    Ops.push_back(Reg0);
1659212904Sdim    Ops.push_back(Chain);
1660218893Sdim    return CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
1661198113Srdivacky  }
1662198113Srdivacky
1663198113Srdivacky  // Otherwise, quad registers are stored with two separate instructions,
1664198113Srdivacky  // where one stores the even registers and the other stores the odd registers.
1665198113Srdivacky
1666210299Sed  // Form the QQQQ REG_SEQUENCE.
1667218893Sdim  SDValue V0 = N->getOperand(Vec0Idx + 0);
1668218893Sdim  SDValue V1 = N->getOperand(Vec0Idx + 1);
1669218893Sdim  SDValue V2 = N->getOperand(Vec0Idx + 2);
1670212904Sdim  SDValue V3 = (NumVecs == 3)
1671212904Sdim    ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
1672218893Sdim    : N->getOperand(Vec0Idx + 3);
1673212904Sdim  SDValue RegSeq = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0);
1674198113Srdivacky
1675218893Sdim  // Store the even D registers.  This is always an updating store, so that it
1676218893Sdim  // provides the address to the second store for the odd subregs.
1677218893Sdim  const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain };
1678218893Sdim  SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
1679218893Sdim                                        MemAddr.getValueType(),
1680218893Sdim                                        MVT::Other, OpsA, 7);
1681218893Sdim  Chain = SDValue(VStA, 1);
1682218893Sdim
1683218893Sdim  // Store the odd D registers.
1684218893Sdim  Ops.push_back(SDValue(VStA, 0));
1685218893Sdim  Ops.push_back(Align);
1686218893Sdim  if (isUpdating) {
1687218893Sdim    SDValue Inc = N->getOperand(AddrOpIdx + 1);
1688218893Sdim    assert(isa<ConstantSDNode>(Inc.getNode()) &&
1689218893Sdim           "only constant post-increment update allowed for VST3/4");
1690218893Sdim    (void)Inc;
1691218893Sdim    Ops.push_back(Reg0);
1692218893Sdim  }
1693212904Sdim  Ops.push_back(RegSeq);
1694210299Sed  Ops.push_back(Pred);
1695218893Sdim  Ops.push_back(Reg0);
1696210299Sed  Ops.push_back(Chain);
1697218893Sdim  return CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
1698218893Sdim                                Ops.data(), Ops.size());
1699198113Srdivacky}
1700198113Srdivacky
1701202375SrdivackySDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad,
1702218893Sdim                                         bool isUpdating, unsigned NumVecs,
1703218893Sdim                                         unsigned *DOpcodes,
1704218893Sdim                                         unsigned *QOpcodes) {
1705198090Srdivacky  assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
1706198090Srdivacky  DebugLoc dl = N->getDebugLoc();
1707198090Srdivacky
1708205407Srdivacky  SDValue MemAddr, Align;
1709218893Sdim  unsigned AddrOpIdx = isUpdating ? 1 : 2;
1710218893Sdim  unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1711218893Sdim  if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
1712198090Srdivacky    return NULL;
1713198090Srdivacky
1714198090Srdivacky  SDValue Chain = N->getOperand(0);
1715198090Srdivacky  unsigned Lane =
1716218893Sdim    cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue();
1717218893Sdim  EVT VT = N->getOperand(Vec0Idx).getValueType();
1718198090Srdivacky  bool is64BitVector = VT.is64BitVector();
1719198090Srdivacky
1720218893Sdim  unsigned Alignment = 0;
1721218893Sdim  if (NumVecs != 3) {
1722218893Sdim    Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
1723218893Sdim    unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
1724218893Sdim    if (Alignment > NumBytes)
1725218893Sdim      Alignment = NumBytes;
1726218893Sdim    if (Alignment < 8 && Alignment < NumBytes)
1727218893Sdim      Alignment = 0;
1728218893Sdim    // Alignment must be a power of two; make sure of that.
1729218893Sdim    Alignment = (Alignment & -Alignment);
1730218893Sdim    if (Alignment == 1)
1731218893Sdim      Alignment = 0;
1732198090Srdivacky  }
1733218893Sdim  Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
1734198090Srdivacky
1735198090Srdivacky  unsigned OpcodeIndex;
1736198090Srdivacky  switch (VT.getSimpleVT().SimpleTy) {
1737198090Srdivacky  default: llvm_unreachable("unhandled vld/vst lane type");
1738198090Srdivacky    // Double-register operations:
1739198090Srdivacky  case MVT::v8i8:  OpcodeIndex = 0; break;
1740198090Srdivacky  case MVT::v4i16: OpcodeIndex = 1; break;
1741198090Srdivacky  case MVT::v2f32:
1742198090Srdivacky  case MVT::v2i32: OpcodeIndex = 2; break;
1743198090Srdivacky    // Quad-register operations:
1744198090Srdivacky  case MVT::v8i16: OpcodeIndex = 0; break;
1745198090Srdivacky  case MVT::v4f32:
1746198090Srdivacky  case MVT::v4i32: OpcodeIndex = 1; break;
1747198090Srdivacky  }
1748198090Srdivacky
1749218893Sdim  std::vector<EVT> ResTys;
1750218893Sdim  if (IsLoad) {
1751218893Sdim    unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1752218893Sdim    if (!is64BitVector)
1753218893Sdim      ResTyElts *= 2;
1754218893Sdim    ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(),
1755218893Sdim                                      MVT::i64, ResTyElts));
1756218893Sdim  }
1757218893Sdim  if (isUpdating)
1758218893Sdim    ResTys.push_back(MVT::i32);
1759218893Sdim  ResTys.push_back(MVT::Other);
1760218893Sdim
1761207618Srdivacky  SDValue Pred = getAL(CurDAG);
1762205407Srdivacky  SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1763199989Srdivacky
1764218893Sdim  SmallVector<SDValue, 8> Ops;
1765198090Srdivacky  Ops.push_back(MemAddr);
1766199481Srdivacky  Ops.push_back(Align);
1767218893Sdim  if (isUpdating) {
1768218893Sdim    SDValue Inc = N->getOperand(AddrOpIdx + 1);
1769218893Sdim    Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1770218893Sdim  }
1771198090Srdivacky
1772218893Sdim  SDValue SuperReg;
1773218893Sdim  SDValue V0 = N->getOperand(Vec0Idx + 0);
1774218893Sdim  SDValue V1 = N->getOperand(Vec0Idx + 1);
1775218893Sdim  if (NumVecs == 2) {
1776218893Sdim    if (is64BitVector)
1777218893Sdim      SuperReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0);
1778218893Sdim    else
1779218893Sdim      SuperReg = SDValue(PairQRegs(MVT::v4i64, V0, V1), 0);
1780198090Srdivacky  } else {
1781218893Sdim    SDValue V2 = N->getOperand(Vec0Idx + 2);
1782218893Sdim    SDValue V3 = (NumVecs == 3)
1783218893Sdim      ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
1784218893Sdim      : N->getOperand(Vec0Idx + 3);
1785218893Sdim    if (is64BitVector)
1786218893Sdim      SuperReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
1787218893Sdim    else
1788218893Sdim      SuperReg = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0);
1789198090Srdivacky  }
1790218893Sdim  Ops.push_back(SuperReg);
1791198090Srdivacky  Ops.push_back(getI32Imm(Lane));
1792199989Srdivacky  Ops.push_back(Pred);
1793205407Srdivacky  Ops.push_back(Reg0);
1794198090Srdivacky  Ops.push_back(Chain);
1795198090Srdivacky
1796218893Sdim  unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1797218893Sdim                                  QOpcodes[OpcodeIndex]);
1798218893Sdim  SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys,
1799218893Sdim                                         Ops.data(), Ops.size());
1800198090Srdivacky  if (!IsLoad)
1801218893Sdim    return VLdLn;
1802198090Srdivacky
1803218893Sdim  // Extract the subregisters.
1804218893Sdim  SuperReg = SDValue(VLdLn, 0);
1805218893Sdim  assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1806218893Sdim         ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1807218893Sdim  unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0;
1808218893Sdim  for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1809218893Sdim    ReplaceUses(SDValue(N, Vec),
1810218893Sdim                CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1811218893Sdim  ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1));
1812218893Sdim  if (isUpdating)
1813218893Sdim    ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2));
1814218893Sdim  return NULL;
1815218893Sdim}
1816208599Srdivacky
1817218893SdimSDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating,
1818218893Sdim                                      unsigned NumVecs, unsigned *Opcodes) {
1819218893Sdim  assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range");
1820218893Sdim  DebugLoc dl = N->getDebugLoc();
1821208599Srdivacky
1822218893Sdim  SDValue MemAddr, Align;
1823218893Sdim  if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align))
1824218893Sdim    return NULL;
1825218893Sdim
1826218893Sdim  SDValue Chain = N->getOperand(0);
1827218893Sdim  EVT VT = N->getValueType(0);
1828218893Sdim
1829218893Sdim  unsigned Alignment = 0;
1830218893Sdim  if (NumVecs != 3) {
1831218893Sdim    Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
1832218893Sdim    unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
1833218893Sdim    if (Alignment > NumBytes)
1834218893Sdim      Alignment = NumBytes;
1835218893Sdim    if (Alignment < 8 && Alignment < NumBytes)
1836218893Sdim      Alignment = 0;
1837218893Sdim    // Alignment must be a power of two; make sure of that.
1838218893Sdim    Alignment = (Alignment & -Alignment);
1839218893Sdim    if (Alignment == 1)
1840218893Sdim      Alignment = 0;
1841208599Srdivacky  }
1842218893Sdim  Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
1843208599Srdivacky
1844218893Sdim  unsigned OpcodeIndex;
1845218893Sdim  switch (VT.getSimpleVT().SimpleTy) {
1846218893Sdim  default: llvm_unreachable("unhandled vld-dup type");
1847218893Sdim  case MVT::v8i8:  OpcodeIndex = 0; break;
1848218893Sdim  case MVT::v4i16: OpcodeIndex = 1; break;
1849218893Sdim  case MVT::v2f32:
1850218893Sdim  case MVT::v2i32: OpcodeIndex = 2; break;
1851218893Sdim  }
1852218893Sdim
1853218893Sdim  SDValue Pred = getAL(CurDAG);
1854218893Sdim  SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1855218893Sdim  SDValue SuperReg;
1856218893Sdim  unsigned Opc = Opcodes[OpcodeIndex];
1857218893Sdim  SmallVector<SDValue, 6> Ops;
1858218893Sdim  Ops.push_back(MemAddr);
1859218893Sdim  Ops.push_back(Align);
1860218893Sdim  if (isUpdating) {
1861218893Sdim    SDValue Inc = N->getOperand(2);
1862218893Sdim    Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1863218893Sdim  }
1864218893Sdim  Ops.push_back(Pred);
1865218893Sdim  Ops.push_back(Reg0);
1866218893Sdim  Ops.push_back(Chain);
1867218893Sdim
1868218893Sdim  unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1869218893Sdim  std::vector<EVT> ResTys;
1870218893Sdim  ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts));
1871218893Sdim  if (isUpdating)
1872218893Sdim    ResTys.push_back(MVT::i32);
1873218893Sdim  ResTys.push_back(MVT::Other);
1874218893Sdim  SDNode *VLdDup =
1875218893Sdim    CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
1876218893Sdim  SuperReg = SDValue(VLdDup, 0);
1877218893Sdim
1878218893Sdim  // Extract the subregisters.
1879210299Sed  assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1880218893Sdim  unsigned SubIdx = ARM::dsub_0;
1881210299Sed  for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1882210299Sed    ReplaceUses(SDValue(N, Vec),
1883218893Sdim                CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg));
1884218893Sdim  ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1));
1885218893Sdim  if (isUpdating)
1886218893Sdim    ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2));
1887210299Sed  return NULL;
1888210299Sed}
1889198090Srdivacky
1890210299SedSDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs,
1891210299Sed                                    unsigned Opc) {
1892210299Sed  assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range");
1893210299Sed  DebugLoc dl = N->getDebugLoc();
1894210299Sed  EVT VT = N->getValueType(0);
1895210299Sed  unsigned FirstTblReg = IsExt ? 2 : 1;
1896210299Sed
1897210299Sed  // Form a REG_SEQUENCE to force register allocation.
1898210299Sed  SDValue RegSeq;
1899210299Sed  SDValue V0 = N->getOperand(FirstTblReg + 0);
1900210299Sed  SDValue V1 = N->getOperand(FirstTblReg + 1);
1901210299Sed  if (NumVecs == 2)
1902210299Sed    RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0);
1903210299Sed  else {
1904210299Sed    SDValue V2 = N->getOperand(FirstTblReg + 2);
1905218893Sdim    // If it's a vtbl3, form a quad D-register and leave the last part as
1906210299Sed    // an undef.
1907210299Sed    SDValue V3 = (NumVecs == 3)
1908210299Sed      ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
1909210299Sed      : N->getOperand(FirstTblReg + 3);
1910210299Sed    RegSeq = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
1911198090Srdivacky  }
1912198090Srdivacky
1913210299Sed  SmallVector<SDValue, 6> Ops;
1914210299Sed  if (IsExt)
1915210299Sed    Ops.push_back(N->getOperand(1));
1916218893Sdim  Ops.push_back(RegSeq);
1917210299Sed  Ops.push_back(N->getOperand(FirstTblReg + NumVecs));
1918210299Sed  Ops.push_back(getAL(CurDAG)); // predicate
1919210299Sed  Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register
1920210299Sed  return CurDAG->getMachineNode(Opc, dl, VT, Ops.data(), Ops.size());
1921198090Srdivacky}
1922198090Srdivacky
1923202375SrdivackySDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N,
1924207618Srdivacky                                                     bool isSigned) {
1925198090Srdivacky  if (!Subtarget->hasV6T2Ops())
1926198090Srdivacky    return NULL;
1927198090Srdivacky
1928207618Srdivacky  unsigned Opc = isSigned ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX)
1929207618Srdivacky    : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX);
1930207618Srdivacky
1931207618Srdivacky
1932207618Srdivacky  // For unsigned extracts, check for a shift right and mask
1933207618Srdivacky  unsigned And_imm = 0;
1934207618Srdivacky  if (N->getOpcode() == ISD::AND) {
1935207618Srdivacky    if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) {
1936207618Srdivacky
1937207618Srdivacky      // The immediate is a mask of the low bits iff imm & (imm+1) == 0
1938207618Srdivacky      if (And_imm & (And_imm + 1))
1939207618Srdivacky        return NULL;
1940207618Srdivacky
1941207618Srdivacky      unsigned Srl_imm = 0;
1942207618Srdivacky      if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL,
1943207618Srdivacky                                Srl_imm)) {
1944207618Srdivacky        assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1945207618Srdivacky
1946207618Srdivacky        unsigned Width = CountTrailingOnes_32(And_imm);
1947207618Srdivacky        unsigned LSB = Srl_imm;
1948207618Srdivacky        SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1949207618Srdivacky        SDValue Ops[] = { N->getOperand(0).getOperand(0),
1950207618Srdivacky                          CurDAG->getTargetConstant(LSB, MVT::i32),
1951207618Srdivacky                          CurDAG->getTargetConstant(Width, MVT::i32),
1952207618Srdivacky          getAL(CurDAG), Reg0 };
1953207618Srdivacky        return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
1954207618Srdivacky      }
1955207618Srdivacky    }
1956207618Srdivacky    return NULL;
1957207618Srdivacky  }
1958207618Srdivacky
1959207618Srdivacky  // Otherwise, we're looking for a shift of a shift
1960198090Srdivacky  unsigned Shl_imm = 0;
1961202375Srdivacky  if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) {
1962198090Srdivacky    assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1963198090Srdivacky    unsigned Srl_imm = 0;
1964202375Srdivacky    if (isInt32Immediate(N->getOperand(1), Srl_imm)) {
1965198090Srdivacky      assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1966198090Srdivacky      unsigned Width = 32 - Srl_imm;
1967198090Srdivacky      int LSB = Srl_imm - Shl_imm;
1968198396Srdivacky      if (LSB < 0)
1969198090Srdivacky        return NULL;
1970198090Srdivacky      SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1971202375Srdivacky      SDValue Ops[] = { N->getOperand(0).getOperand(0),
1972198090Srdivacky                        CurDAG->getTargetConstant(LSB, MVT::i32),
1973198090Srdivacky                        CurDAG->getTargetConstant(Width, MVT::i32),
1974198090Srdivacky                        getAL(CurDAG), Reg0 };
1975202375Srdivacky      return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
1976198090Srdivacky    }
1977198090Srdivacky  }
1978198090Srdivacky  return NULL;
1979198090Srdivacky}
1980198090Srdivacky
1981199989SrdivackySDNode *ARMDAGToDAGISel::
1982202375SrdivackySelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
1983199989Srdivacky                    ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1984199989Srdivacky  SDValue CPTmp0;
1985199989Srdivacky  SDValue CPTmp1;
1986218893Sdim  if (SelectT2ShifterOperandReg(TrueVal, CPTmp0, CPTmp1)) {
1987199989Srdivacky    unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1988199989Srdivacky    unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1989199989Srdivacky    unsigned Opc = 0;
1990199989Srdivacky    switch (SOShOp) {
1991199989Srdivacky    case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1992199989Srdivacky    case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1993199989Srdivacky    case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1994199989Srdivacky    case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1995199989Srdivacky    default:
1996199989Srdivacky      llvm_unreachable("Unknown so_reg opcode!");
1997199989Srdivacky      break;
1998199989Srdivacky    }
1999199989Srdivacky    SDValue SOShImm =
2000199989Srdivacky      CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
2001199989Srdivacky    SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2002199989Srdivacky    SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag };
2003202375Srdivacky    return CurDAG->SelectNodeTo(N, Opc, MVT::i32,Ops, 6);
2004199989Srdivacky  }
2005199989Srdivacky  return 0;
2006199989Srdivacky}
2007199989Srdivacky
2008199989SrdivackySDNode *ARMDAGToDAGISel::
2009202375SrdivackySelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
2010199989Srdivacky                     ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2011199989Srdivacky  SDValue CPTmp0;
2012199989Srdivacky  SDValue CPTmp1;
2013199989Srdivacky  SDValue CPTmp2;
2014218893Sdim  if (SelectShifterOperandReg(TrueVal, CPTmp0, CPTmp1, CPTmp2)) {
2015199989Srdivacky    SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2016199989Srdivacky    SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag };
2017202375Srdivacky    return CurDAG->SelectNodeTo(N, ARM::MOVCCs, MVT::i32, Ops, 7);
2018199989Srdivacky  }
2019199989Srdivacky  return 0;
2020199989Srdivacky}
2021199989Srdivacky
2022199989SrdivackySDNode *ARMDAGToDAGISel::
2023218893SdimSelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
2024218893Sdim                  ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2025199989Srdivacky  ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
2026199989Srdivacky  if (!T)
2027199989Srdivacky    return 0;
2028199989Srdivacky
2029218893Sdim  unsigned Opc = 0;
2030218893Sdim  unsigned TrueImm = T->getZExtValue();
2031218893Sdim  if (is_t2_so_imm(TrueImm)) {
2032218893Sdim    Opc = ARM::t2MOVCCi;
2033218893Sdim  } else if (TrueImm <= 0xffff) {
2034218893Sdim    Opc = ARM::t2MOVCCi16;
2035218893Sdim  } else if (is_t2_so_imm_not(TrueImm)) {
2036218893Sdim    TrueImm = ~TrueImm;
2037218893Sdim    Opc = ARM::t2MVNCCi;
2038218893Sdim  } else if (TrueVal.getNode()->hasOneUse() && Subtarget->hasV6T2Ops()) {
2039218893Sdim    // Large immediate.
2040218893Sdim    Opc = ARM::t2MOVCCi32imm;
2041218893Sdim  }
2042218893Sdim
2043218893Sdim  if (Opc) {
2044218893Sdim    SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32);
2045199989Srdivacky    SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2046199989Srdivacky    SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
2047218893Sdim    return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
2048199989Srdivacky  }
2049218893Sdim
2050199989Srdivacky  return 0;
2051199989Srdivacky}
2052199989Srdivacky
2053199989SrdivackySDNode *ARMDAGToDAGISel::
2054218893SdimSelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
2055218893Sdim                   ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2056199989Srdivacky  ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
2057199989Srdivacky  if (!T)
2058199989Srdivacky    return 0;
2059199989Srdivacky
2060218893Sdim  unsigned Opc = 0;
2061218893Sdim  unsigned TrueImm = T->getZExtValue();
2062218893Sdim  bool isSoImm = is_so_imm(TrueImm);
2063218893Sdim  if (isSoImm) {
2064218893Sdim    Opc = ARM::MOVCCi;
2065218893Sdim  } else if (Subtarget->hasV6T2Ops() && TrueImm <= 0xffff) {
2066218893Sdim    Opc = ARM::MOVCCi16;
2067218893Sdim  } else if (is_so_imm_not(TrueImm)) {
2068218893Sdim    TrueImm = ~TrueImm;
2069218893Sdim    Opc = ARM::MVNCCi;
2070218893Sdim  } else if (TrueVal.getNode()->hasOneUse() &&
2071218893Sdim             (Subtarget->hasV6T2Ops() || ARM_AM::isSOImmTwoPartVal(TrueImm))) {
2072218893Sdim    // Large immediate.
2073218893Sdim    Opc = ARM::MOVCCi32imm;
2074218893Sdim  }
2075218893Sdim
2076218893Sdim  if (Opc) {
2077218893Sdim    SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32);
2078199989Srdivacky    SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2079199989Srdivacky    SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
2080218893Sdim    return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
2081199989Srdivacky  }
2082218893Sdim
2083199989Srdivacky  return 0;
2084199989Srdivacky}
2085199989Srdivacky
2086202375SrdivackySDNode *ARMDAGToDAGISel::SelectCMOVOp(SDNode *N) {
2087202375Srdivacky  EVT VT = N->getValueType(0);
2088202375Srdivacky  SDValue FalseVal = N->getOperand(0);
2089202375Srdivacky  SDValue TrueVal  = N->getOperand(1);
2090202375Srdivacky  SDValue CC = N->getOperand(2);
2091202375Srdivacky  SDValue CCR = N->getOperand(3);
2092202375Srdivacky  SDValue InFlag = N->getOperand(4);
2093199989Srdivacky  assert(CC.getOpcode() == ISD::Constant);
2094199989Srdivacky  assert(CCR.getOpcode() == ISD::Register);
2095199989Srdivacky  ARMCC::CondCodes CCVal =
2096199989Srdivacky    (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue();
2097199989Srdivacky
2098199989Srdivacky  if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
2099199989Srdivacky    // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
2100199989Srdivacky    // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
2101199989Srdivacky    // Pattern complexity = 18  cost = 1  size = 0
2102199989Srdivacky    SDValue CPTmp0;
2103199989Srdivacky    SDValue CPTmp1;
2104199989Srdivacky    SDValue CPTmp2;
2105199989Srdivacky    if (Subtarget->isThumb()) {
2106202375Srdivacky      SDNode *Res = SelectT2CMOVShiftOp(N, FalseVal, TrueVal,
2107199989Srdivacky                                        CCVal, CCR, InFlag);
2108199989Srdivacky      if (!Res)
2109202375Srdivacky        Res = SelectT2CMOVShiftOp(N, TrueVal, FalseVal,
2110199989Srdivacky                               ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2111199989Srdivacky      if (Res)
2112199989Srdivacky        return Res;
2113199989Srdivacky    } else {
2114202375Srdivacky      SDNode *Res = SelectARMCMOVShiftOp(N, FalseVal, TrueVal,
2115199989Srdivacky                                         CCVal, CCR, InFlag);
2116199989Srdivacky      if (!Res)
2117202375Srdivacky        Res = SelectARMCMOVShiftOp(N, TrueVal, FalseVal,
2118199989Srdivacky                               ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2119199989Srdivacky      if (Res)
2120199989Srdivacky        return Res;
2121199989Srdivacky    }
2122199989Srdivacky
2123199989Srdivacky    // Pattern: (ARMcmov:i32 GPR:i32:$false,
2124212904Sdim    //             (imm:i32)<<P:Pred_so_imm>>:$true,
2125199989Srdivacky    //             (imm:i32):$cc)
2126199989Srdivacky    // Emits: (MOVCCi:i32 GPR:i32:$false,
2127199989Srdivacky    //           (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
2128199989Srdivacky    // Pattern complexity = 10  cost = 1  size = 0
2129199989Srdivacky    if (Subtarget->isThumb()) {
2130218893Sdim      SDNode *Res = SelectT2CMOVImmOp(N, FalseVal, TrueVal,
2131199989Srdivacky                                        CCVal, CCR, InFlag);
2132199989Srdivacky      if (!Res)
2133218893Sdim        Res = SelectT2CMOVImmOp(N, TrueVal, FalseVal,
2134199989Srdivacky                               ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2135199989Srdivacky      if (Res)
2136199989Srdivacky        return Res;
2137199989Srdivacky    } else {
2138218893Sdim      SDNode *Res = SelectARMCMOVImmOp(N, FalseVal, TrueVal,
2139199989Srdivacky                                         CCVal, CCR, InFlag);
2140199989Srdivacky      if (!Res)
2141218893Sdim        Res = SelectARMCMOVImmOp(N, TrueVal, FalseVal,
2142199989Srdivacky                               ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2143199989Srdivacky      if (Res)
2144199989Srdivacky        return Res;
2145199989Srdivacky    }
2146199989Srdivacky  }
2147199989Srdivacky
2148199989Srdivacky  // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2149199989Srdivacky  // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2150199989Srdivacky  // Pattern complexity = 6  cost = 1  size = 0
2151199989Srdivacky  //
2152199989Srdivacky  // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2153199989Srdivacky  // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2154199989Srdivacky  // Pattern complexity = 6  cost = 11  size = 0
2155199989Srdivacky  //
2156199989Srdivacky  // Also FCPYScc and FCPYDcc.
2157199989Srdivacky  SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32);
2158199989Srdivacky  SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag };
2159199989Srdivacky  unsigned Opc = 0;
2160199989Srdivacky  switch (VT.getSimpleVT().SimpleTy) {
2161199989Srdivacky  default: assert(false && "Illegal conditional move type!");
2162199989Srdivacky    break;
2163199989Srdivacky  case MVT::i32:
2164199989Srdivacky    Opc = Subtarget->isThumb()
2165199989Srdivacky      ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
2166199989Srdivacky      : ARM::MOVCCr;
2167199989Srdivacky    break;
2168199989Srdivacky  case MVT::f32:
2169199989Srdivacky    Opc = ARM::VMOVScc;
2170199989Srdivacky    break;
2171199989Srdivacky  case MVT::f64:
2172199989Srdivacky    Opc = ARM::VMOVDcc;
2173199989Srdivacky    break;
2174199989Srdivacky  }
2175202375Srdivacky  return CurDAG->SelectNodeTo(N, Opc, VT, Ops, 5);
2176199989Srdivacky}
2177199989Srdivacky
2178208599SrdivackySDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) {
2179208599Srdivacky  // The only time a CONCAT_VECTORS operation can have legal types is when
2180208599Srdivacky  // two 64-bit vectors are concatenated to a 128-bit vector.
2181208599Srdivacky  EVT VT = N->getValueType(0);
2182208599Srdivacky  if (!VT.is128BitVector() || N->getNumOperands() != 2)
2183208599Srdivacky    llvm_unreachable("unexpected CONCAT_VECTORS");
2184218893Sdim  return PairDRegs(VT, N->getOperand(0), N->getOperand(1));
2185208599Srdivacky}
2186208599Srdivacky
2187202375SrdivackySDNode *ARMDAGToDAGISel::Select(SDNode *N) {
2188193323Sed  DebugLoc dl = N->getDebugLoc();
2189193323Sed
2190193323Sed  if (N->isMachineOpcode())
2191193323Sed    return NULL;   // Already selected.
2192193323Sed
2193193323Sed  switch (N->getOpcode()) {
2194193323Sed  default: break;
2195193323Sed  case ISD::Constant: {
2196193323Sed    unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
2197193323Sed    bool UseCP = true;
2198198090Srdivacky    if (Subtarget->hasThumb2())
2199198090Srdivacky      // Thumb2-aware targets have the MOVT instruction, so all immediates can
2200198090Srdivacky      // be done with MOV + MOVT, at worst.
2201198090Srdivacky      UseCP = 0;
2202198090Srdivacky    else {
2203198090Srdivacky      if (Subtarget->isThumb()) {
2204194710Sed        UseCP = (Val > 255 &&                          // MOV
2205194710Sed                 ~Val > 255 &&                         // MOV + MVN
2206194710Sed                 !ARM_AM::isThumbImmShiftedVal(Val));  // MOV + LSL
2207198090Srdivacky      } else
2208198090Srdivacky        UseCP = (ARM_AM::getSOImmVal(Val) == -1 &&     // MOV
2209198090Srdivacky                 ARM_AM::getSOImmVal(~Val) == -1 &&    // MVN
2210198090Srdivacky                 !ARM_AM::isSOImmTwoPartVal(Val));     // two instrs.
2211198090Srdivacky    }
2212198090Srdivacky
2213193323Sed    if (UseCP) {
2214193323Sed      SDValue CPIdx =
2215198090Srdivacky        CurDAG->getTargetConstantPool(ConstantInt::get(
2216198090Srdivacky                                  Type::getInt32Ty(*CurDAG->getContext()), Val),
2217193323Sed                                      TLI.getPointerTy());
2218193323Sed
2219193323Sed      SDNode *ResNode;
2220198090Srdivacky      if (Subtarget->isThumb1Only()) {
2221207618Srdivacky        SDValue Pred = getAL(CurDAG);
2222198090Srdivacky        SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2223198090Srdivacky        SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
2224218893Sdim        ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other,
2225198090Srdivacky                                         Ops, 4);
2226198090Srdivacky      } else {
2227193323Sed        SDValue Ops[] = {
2228198090Srdivacky          CPIdx,
2229193323Sed          CurDAG->getTargetConstant(0, MVT::i32),
2230193323Sed          getAL(CurDAG),
2231193323Sed          CurDAG->getRegister(0, MVT::i32),
2232193323Sed          CurDAG->getEntryNode()
2233193323Sed        };
2234198090Srdivacky        ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
2235218893Sdim                                       Ops, 5);
2236193323Sed      }
2237202375Srdivacky      ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0));
2238193323Sed      return NULL;
2239193323Sed    }
2240198090Srdivacky
2241193323Sed    // Other cases are autogenerated.
2242193323Sed    break;
2243193323Sed  }
2244193323Sed  case ISD::FrameIndex: {
2245193323Sed    // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
2246193323Sed    int FI = cast<FrameIndexSDNode>(N)->getIndex();
2247193323Sed    SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
2248198090Srdivacky    if (Subtarget->isThumb1Only()) {
2249193323Sed      return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
2250193323Sed                                  CurDAG->getTargetConstant(0, MVT::i32));
2251193323Sed    } else {
2252198090Srdivacky      unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
2253198090Srdivacky                      ARM::t2ADDri : ARM::ADDri);
2254193323Sed      SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2255198090Srdivacky                        getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2256198090Srdivacky                        CurDAG->getRegister(0, MVT::i32) };
2257198090Srdivacky      return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
2258193323Sed    }
2259193323Sed  }
2260198090Srdivacky  case ISD::SRL:
2261207618Srdivacky    if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
2262198090Srdivacky      return I;
2263193323Sed    break;
2264198090Srdivacky  case ISD::SRA:
2265207618Srdivacky    if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true))
2266198090Srdivacky      return I;
2267198090Srdivacky    break;
2268193323Sed  case ISD::MUL:
2269198090Srdivacky    if (Subtarget->isThumb1Only())
2270193323Sed      break;
2271202375Srdivacky    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
2272193323Sed      unsigned RHSV = C->getZExtValue();
2273193323Sed      if (!RHSV) break;
2274193323Sed      if (isPowerOf2_32(RHSV-1)) {  // 2^n+1?
2275198090Srdivacky        unsigned ShImm = Log2_32(RHSV-1);
2276198090Srdivacky        if (ShImm >= 32)
2277198090Srdivacky          break;
2278202375Srdivacky        SDValue V = N->getOperand(0);
2279198090Srdivacky        ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
2280198090Srdivacky        SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2281198090Srdivacky        SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2282198090Srdivacky        if (Subtarget->isThumb()) {
2283198090Srdivacky          SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
2284198090Srdivacky          return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
2285198090Srdivacky        } else {
2286198090Srdivacky          SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
2287198090Srdivacky          return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
2288198090Srdivacky        }
2289193323Sed      }
2290193323Sed      if (isPowerOf2_32(RHSV+1)) {  // 2^n-1?
2291198090Srdivacky        unsigned ShImm = Log2_32(RHSV+1);
2292198090Srdivacky        if (ShImm >= 32)
2293198090Srdivacky          break;
2294202375Srdivacky        SDValue V = N->getOperand(0);
2295198090Srdivacky        ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
2296198090Srdivacky        SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2297198090Srdivacky        SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2298198090Srdivacky        if (Subtarget->isThumb()) {
2299210299Sed          SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
2300210299Sed          return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 6);
2301198090Srdivacky        } else {
2302198090Srdivacky          SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
2303198090Srdivacky          return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
2304198090Srdivacky        }
2305193323Sed      }
2306193323Sed    }
2307193323Sed    break;
2308198396Srdivacky  case ISD::AND: {
2309207618Srdivacky    // Check for unsigned bitfield extract
2310207618Srdivacky    if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
2311207618Srdivacky      return I;
2312207618Srdivacky
2313198396Srdivacky    // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
2314198396Srdivacky    // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
2315198396Srdivacky    // are entirely contributed by c2 and lower 16-bits are entirely contributed
2316198396Srdivacky    // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
2317198396Srdivacky    // Select it to: "movt x, ((c1 & 0xffff) >> 16)
2318202375Srdivacky    EVT VT = N->getValueType(0);
2319198396Srdivacky    if (VT != MVT::i32)
2320198396Srdivacky      break;
2321198396Srdivacky    unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
2322198396Srdivacky      ? ARM::t2MOVTi16
2323198396Srdivacky      : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
2324198396Srdivacky    if (!Opc)
2325198396Srdivacky      break;
2326202375Srdivacky    SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
2327198396Srdivacky    ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2328198396Srdivacky    if (!N1C)
2329198396Srdivacky      break;
2330198396Srdivacky    if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
2331198396Srdivacky      SDValue N2 = N0.getOperand(1);
2332198396Srdivacky      ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
2333198396Srdivacky      if (!N2C)
2334198396Srdivacky        break;
2335198396Srdivacky      unsigned N1CVal = N1C->getZExtValue();
2336198396Srdivacky      unsigned N2CVal = N2C->getZExtValue();
2337198396Srdivacky      if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
2338198396Srdivacky          (N1CVal & 0xffffU) == 0xffffU &&
2339198396Srdivacky          (N2CVal & 0xffffU) == 0x0U) {
2340198396Srdivacky        SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
2341198396Srdivacky                                                  MVT::i32);
2342198396Srdivacky        SDValue Ops[] = { N0.getOperand(0), Imm16,
2343198396Srdivacky                          getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2344198396Srdivacky        return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
2345198396Srdivacky      }
2346198396Srdivacky    }
2347198396Srdivacky    break;
2348198396Srdivacky  }
2349199481Srdivacky  case ARMISD::VMOVRRD:
2350199481Srdivacky    return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
2351202375Srdivacky                                  N->getOperand(0), getAL(CurDAG),
2352198090Srdivacky                                  CurDAG->getRegister(0, MVT::i32));
2353193323Sed  case ISD::UMUL_LOHI: {
2354198090Srdivacky    if (Subtarget->isThumb1Only())
2355198090Srdivacky      break;
2356198090Srdivacky    if (Subtarget->isThumb()) {
2357202375Srdivacky      SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
2358193323Sed                        getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2359193323Sed                        CurDAG->getRegister(0, MVT::i32) };
2360210299Sed      return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32,Ops,4);
2361198090Srdivacky    } else {
2362202375Srdivacky      SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
2363198090Srdivacky                        getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2364198090Srdivacky                        CurDAG->getRegister(0, MVT::i32) };
2365218893Sdim      return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2366218893Sdim                                    ARM::UMULL : ARM::UMULLv5,
2367218893Sdim                                    dl, MVT::i32, MVT::i32, Ops, 5);
2368198090Srdivacky    }
2369193323Sed  }
2370193323Sed  case ISD::SMUL_LOHI: {
2371198090Srdivacky    if (Subtarget->isThumb1Only())
2372198090Srdivacky      break;
2373198090Srdivacky    if (Subtarget->isThumb()) {
2374202375Srdivacky      SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
2375198090Srdivacky                        getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2376210299Sed      return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32,Ops,4);
2377198090Srdivacky    } else {
2378202375Srdivacky      SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
2379193323Sed                        getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2380193323Sed                        CurDAG->getRegister(0, MVT::i32) };
2381218893Sdim      return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2382218893Sdim                                    ARM::SMULL : ARM::SMULLv5,
2383218893Sdim                                    dl, MVT::i32, MVT::i32, Ops, 5);
2384198090Srdivacky    }
2385193323Sed  }
2386193323Sed  case ISD::LOAD: {
2387195340Sed    SDNode *ResNode = 0;
2388198090Srdivacky    if (Subtarget->isThumb() && Subtarget->hasThumb2())
2389202375Srdivacky      ResNode = SelectT2IndexedLoad(N);
2390195340Sed    else
2391202375Srdivacky      ResNode = SelectARMIndexedLoad(N);
2392195340Sed    if (ResNode)
2393195340Sed      return ResNode;
2394193323Sed    // Other cases are autogenerated.
2395193323Sed    break;
2396193323Sed  }
2397193323Sed  case ARMISD::BRCOND: {
2398193323Sed    // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2399193323Sed    // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2400193323Sed    // Pattern complexity = 6  cost = 1  size = 0
2401193323Sed
2402193323Sed    // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2403193323Sed    // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
2404193323Sed    // Pattern complexity = 6  cost = 1  size = 0
2405193323Sed
2406195340Sed    // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2407195340Sed    // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2408195340Sed    // Pattern complexity = 6  cost = 1  size = 0
2409195340Sed
2410198090Srdivacky    unsigned Opc = Subtarget->isThumb() ?
2411195340Sed      ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
2412202375Srdivacky    SDValue Chain = N->getOperand(0);
2413202375Srdivacky    SDValue N1 = N->getOperand(1);
2414202375Srdivacky    SDValue N2 = N->getOperand(2);
2415202375Srdivacky    SDValue N3 = N->getOperand(3);
2416202375Srdivacky    SDValue InFlag = N->getOperand(4);
2417193323Sed    assert(N1.getOpcode() == ISD::BasicBlock);
2418193323Sed    assert(N2.getOpcode() == ISD::Constant);
2419193323Sed    assert(N3.getOpcode() == ISD::Register);
2420193323Sed
2421193323Sed    SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
2422193323Sed                               cast<ConstantSDNode>(N2)->getZExtValue()),
2423193323Sed                               MVT::i32);
2424193323Sed    SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
2425198090Srdivacky    SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
2426218893Sdim                                             MVT::Glue, Ops, 5);
2427193323Sed    Chain = SDValue(ResNode, 0);
2428202375Srdivacky    if (N->getNumValues() == 2) {
2429193323Sed      InFlag = SDValue(ResNode, 1);
2430202375Srdivacky      ReplaceUses(SDValue(N, 1), InFlag);
2431193323Sed    }
2432202375Srdivacky    ReplaceUses(SDValue(N, 0),
2433199511Srdivacky                SDValue(Chain.getNode(), Chain.getResNo()));
2434193323Sed    return NULL;
2435193323Sed  }
2436199989Srdivacky  case ARMISD::CMOV:
2437202375Srdivacky    return SelectCMOVOp(N);
2438193323Sed  case ARMISD::CNEG: {
2439202375Srdivacky    EVT VT = N->getValueType(0);
2440202375Srdivacky    SDValue N0 = N->getOperand(0);
2441202375Srdivacky    SDValue N1 = N->getOperand(1);
2442202375Srdivacky    SDValue N2 = N->getOperand(2);
2443202375Srdivacky    SDValue N3 = N->getOperand(3);
2444202375Srdivacky    SDValue InFlag = N->getOperand(4);
2445193323Sed    assert(N2.getOpcode() == ISD::Constant);
2446193323Sed    assert(N3.getOpcode() == ISD::Register);
2447193323Sed
2448193323Sed    SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
2449193323Sed                               cast<ConstantSDNode>(N2)->getZExtValue()),
2450193323Sed                               MVT::i32);
2451193323Sed    SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
2452193323Sed    unsigned Opc = 0;
2453198090Srdivacky    switch (VT.getSimpleVT().SimpleTy) {
2454193323Sed    default: assert(false && "Illegal conditional move type!");
2455193323Sed      break;
2456193323Sed    case MVT::f32:
2457199481Srdivacky      Opc = ARM::VNEGScc;
2458193323Sed      break;
2459193323Sed    case MVT::f64:
2460199481Srdivacky      Opc = ARM::VNEGDcc;
2461193323Sed      break;
2462193323Sed    }
2463202375Srdivacky    return CurDAG->SelectNodeTo(N, Opc, VT, Ops, 5);
2464193323Sed  }
2465193323Sed
2466198090Srdivacky  case ARMISD::VZIP: {
2467198090Srdivacky    unsigned Opc = 0;
2468198090Srdivacky    EVT VT = N->getValueType(0);
2469198090Srdivacky    switch (VT.getSimpleVT().SimpleTy) {
2470198090Srdivacky    default: return NULL;
2471198090Srdivacky    case MVT::v8i8:  Opc = ARM::VZIPd8; break;
2472198090Srdivacky    case MVT::v4i16: Opc = ARM::VZIPd16; break;
2473198090Srdivacky    case MVT::v2f32:
2474198090Srdivacky    case MVT::v2i32: Opc = ARM::VZIPd32; break;
2475198090Srdivacky    case MVT::v16i8: Opc = ARM::VZIPq8; break;
2476198090Srdivacky    case MVT::v8i16: Opc = ARM::VZIPq16; break;
2477198090Srdivacky    case MVT::v4f32:
2478198090Srdivacky    case MVT::v4i32: Opc = ARM::VZIPq32; break;
2479193323Sed    }
2480207618Srdivacky    SDValue Pred = getAL(CurDAG);
2481199989Srdivacky    SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2482199989Srdivacky    SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2483199989Srdivacky    return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
2484198090Srdivacky  }
2485198090Srdivacky  case ARMISD::VUZP: {
2486198090Srdivacky    unsigned Opc = 0;
2487198090Srdivacky    EVT VT = N->getValueType(0);
2488198090Srdivacky    switch (VT.getSimpleVT().SimpleTy) {
2489198090Srdivacky    default: return NULL;
2490198090Srdivacky    case MVT::v8i8:  Opc = ARM::VUZPd8; break;
2491198090Srdivacky    case MVT::v4i16: Opc = ARM::VUZPd16; break;
2492198090Srdivacky    case MVT::v2f32:
2493198090Srdivacky    case MVT::v2i32: Opc = ARM::VUZPd32; break;
2494198090Srdivacky    case MVT::v16i8: Opc = ARM::VUZPq8; break;
2495198090Srdivacky    case MVT::v8i16: Opc = ARM::VUZPq16; break;
2496198090Srdivacky    case MVT::v4f32:
2497198090Srdivacky    case MVT::v4i32: Opc = ARM::VUZPq32; break;
2498193323Sed    }
2499207618Srdivacky    SDValue Pred = getAL(CurDAG);
2500199989Srdivacky    SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2501199989Srdivacky    SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2502199989Srdivacky    return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
2503198090Srdivacky  }
2504198090Srdivacky  case ARMISD::VTRN: {
2505198090Srdivacky    unsigned Opc = 0;
2506198090Srdivacky    EVT VT = N->getValueType(0);
2507198090Srdivacky    switch (VT.getSimpleVT().SimpleTy) {
2508198090Srdivacky    default: return NULL;
2509198090Srdivacky    case MVT::v8i8:  Opc = ARM::VTRNd8; break;
2510198090Srdivacky    case MVT::v4i16: Opc = ARM::VTRNd16; break;
2511198090Srdivacky    case MVT::v2f32:
2512198090Srdivacky    case MVT::v2i32: Opc = ARM::VTRNd32; break;
2513198090Srdivacky    case MVT::v16i8: Opc = ARM::VTRNq8; break;
2514198090Srdivacky    case MVT::v8i16: Opc = ARM::VTRNq16; break;
2515198090Srdivacky    case MVT::v4f32:
2516198090Srdivacky    case MVT::v4i32: Opc = ARM::VTRNq32; break;
2517193323Sed    }
2518207618Srdivacky    SDValue Pred = getAL(CurDAG);
2519199989Srdivacky    SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2520199989Srdivacky    SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2521199989Srdivacky    return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
2522193323Sed  }
2523210299Sed  case ARMISD::BUILD_VECTOR: {
2524210299Sed    EVT VecVT = N->getValueType(0);
2525210299Sed    EVT EltVT = VecVT.getVectorElementType();
2526210299Sed    unsigned NumElts = VecVT.getVectorNumElements();
2527218893Sdim    if (EltVT == MVT::f64) {
2528210299Sed      assert(NumElts == 2 && "unexpected type for BUILD_VECTOR");
2529210299Sed      return PairDRegs(VecVT, N->getOperand(0), N->getOperand(1));
2530210299Sed    }
2531218893Sdim    assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR");
2532210299Sed    if (NumElts == 2)
2533210299Sed      return PairSRegs(VecVT, N->getOperand(0), N->getOperand(1));
2534210299Sed    assert(NumElts == 4 && "unexpected type for BUILD_VECTOR");
2535210299Sed    return QuadSRegs(VecVT, N->getOperand(0), N->getOperand(1),
2536210299Sed                     N->getOperand(2), N->getOperand(3));
2537210299Sed  }
2538194710Sed
2539218893Sdim  case ARMISD::VLD2DUP: {
2540218893Sdim    unsigned Opcodes[] = { ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd16Pseudo,
2541218893Sdim                           ARM::VLD2DUPd32Pseudo };
2542218893Sdim    return SelectVLDDup(N, false, 2, Opcodes);
2543218893Sdim  }
2544218893Sdim
2545218893Sdim  case ARMISD::VLD3DUP: {
2546218893Sdim    unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd16Pseudo,
2547218893Sdim                           ARM::VLD3DUPd32Pseudo };
2548218893Sdim    return SelectVLDDup(N, false, 3, Opcodes);
2549218893Sdim  }
2550218893Sdim
2551218893Sdim  case ARMISD::VLD4DUP: {
2552218893Sdim    unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd16Pseudo,
2553218893Sdim                           ARM::VLD4DUPd32Pseudo };
2554218893Sdim    return SelectVLDDup(N, false, 4, Opcodes);
2555218893Sdim  }
2556218893Sdim
2557218893Sdim  case ARMISD::VLD2DUP_UPD: {
2558218893Sdim    unsigned Opcodes[] = { ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd16Pseudo_UPD,
2559218893Sdim                           ARM::VLD2DUPd32Pseudo_UPD };
2560218893Sdim    return SelectVLDDup(N, true, 2, Opcodes);
2561218893Sdim  }
2562218893Sdim
2563218893Sdim  case ARMISD::VLD3DUP_UPD: {
2564218893Sdim    unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd16Pseudo_UPD,
2565218893Sdim                           ARM::VLD3DUPd32Pseudo_UPD };
2566218893Sdim    return SelectVLDDup(N, true, 3, Opcodes);
2567218893Sdim  }
2568218893Sdim
2569218893Sdim  case ARMISD::VLD4DUP_UPD: {
2570218893Sdim    unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd16Pseudo_UPD,
2571218893Sdim                           ARM::VLD4DUPd32Pseudo_UPD };
2572218893Sdim    return SelectVLDDup(N, true, 4, Opcodes);
2573218893Sdim  }
2574218893Sdim
2575218893Sdim  case ARMISD::VLD1_UPD: {
2576218893Sdim    unsigned DOpcodes[] = { ARM::VLD1d8_UPD, ARM::VLD1d16_UPD,
2577218893Sdim                            ARM::VLD1d32_UPD, ARM::VLD1d64_UPD };
2578218893Sdim    unsigned QOpcodes[] = { ARM::VLD1q8Pseudo_UPD, ARM::VLD1q16Pseudo_UPD,
2579218893Sdim                            ARM::VLD1q32Pseudo_UPD, ARM::VLD1q64Pseudo_UPD };
2580218893Sdim    return SelectVLD(N, true, 1, DOpcodes, QOpcodes, 0);
2581218893Sdim  }
2582218893Sdim
2583218893Sdim  case ARMISD::VLD2_UPD: {
2584218893Sdim    unsigned DOpcodes[] = { ARM::VLD2d8Pseudo_UPD, ARM::VLD2d16Pseudo_UPD,
2585218893Sdim                            ARM::VLD2d32Pseudo_UPD, ARM::VLD1q64Pseudo_UPD };
2586218893Sdim    unsigned QOpcodes[] = { ARM::VLD2q8Pseudo_UPD, ARM::VLD2q16Pseudo_UPD,
2587218893Sdim                            ARM::VLD2q32Pseudo_UPD };
2588218893Sdim    return SelectVLD(N, true, 2, DOpcodes, QOpcodes, 0);
2589218893Sdim  }
2590218893Sdim
2591218893Sdim  case ARMISD::VLD3_UPD: {
2592218893Sdim    unsigned DOpcodes[] = { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d16Pseudo_UPD,
2593218893Sdim                            ARM::VLD3d32Pseudo_UPD, ARM::VLD1d64TPseudo_UPD };
2594218893Sdim    unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2595218893Sdim                             ARM::VLD3q16Pseudo_UPD,
2596218893Sdim                             ARM::VLD3q32Pseudo_UPD };
2597218893Sdim    unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD,
2598218893Sdim                             ARM::VLD3q16oddPseudo_UPD,
2599218893Sdim                             ARM::VLD3q32oddPseudo_UPD };
2600218893Sdim    return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2601218893Sdim  }
2602218893Sdim
2603218893Sdim  case ARMISD::VLD4_UPD: {
2604218893Sdim    unsigned DOpcodes[] = { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d16Pseudo_UPD,
2605218893Sdim                            ARM::VLD4d32Pseudo_UPD, ARM::VLD1d64QPseudo_UPD };
2606218893Sdim    unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2607218893Sdim                             ARM::VLD4q16Pseudo_UPD,
2608218893Sdim                             ARM::VLD4q32Pseudo_UPD };
2609218893Sdim    unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD,
2610218893Sdim                             ARM::VLD4q16oddPseudo_UPD,
2611218893Sdim                             ARM::VLD4q32oddPseudo_UPD };
2612218893Sdim    return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2613218893Sdim  }
2614218893Sdim
2615218893Sdim  case ARMISD::VLD2LN_UPD: {
2616218893Sdim    unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd16Pseudo_UPD,
2617218893Sdim                            ARM::VLD2LNd32Pseudo_UPD };
2618218893Sdim    unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD,
2619218893Sdim                            ARM::VLD2LNq32Pseudo_UPD };
2620218893Sdim    return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes);
2621218893Sdim  }
2622218893Sdim
2623218893Sdim  case ARMISD::VLD3LN_UPD: {
2624218893Sdim    unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd16Pseudo_UPD,
2625218893Sdim                            ARM::VLD3LNd32Pseudo_UPD };
2626218893Sdim    unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD,
2627218893Sdim                            ARM::VLD3LNq32Pseudo_UPD };
2628218893Sdim    return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes);
2629218893Sdim  }
2630218893Sdim
2631218893Sdim  case ARMISD::VLD4LN_UPD: {
2632218893Sdim    unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd16Pseudo_UPD,
2633218893Sdim                            ARM::VLD4LNd32Pseudo_UPD };
2634218893Sdim    unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD,
2635218893Sdim                            ARM::VLD4LNq32Pseudo_UPD };
2636218893Sdim    return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes);
2637218893Sdim  }
2638218893Sdim
2639218893Sdim  case ARMISD::VST1_UPD: {
2640218893Sdim    unsigned DOpcodes[] = { ARM::VST1d8_UPD, ARM::VST1d16_UPD,
2641218893Sdim                            ARM::VST1d32_UPD, ARM::VST1d64_UPD };
2642218893Sdim    unsigned QOpcodes[] = { ARM::VST1q8Pseudo_UPD, ARM::VST1q16Pseudo_UPD,
2643218893Sdim                            ARM::VST1q32Pseudo_UPD, ARM::VST1q64Pseudo_UPD };
2644218893Sdim    return SelectVST(N, true, 1, DOpcodes, QOpcodes, 0);
2645218893Sdim  }
2646218893Sdim
2647218893Sdim  case ARMISD::VST2_UPD: {
2648218893Sdim    unsigned DOpcodes[] = { ARM::VST2d8Pseudo_UPD, ARM::VST2d16Pseudo_UPD,
2649218893Sdim                            ARM::VST2d32Pseudo_UPD, ARM::VST1q64Pseudo_UPD };
2650218893Sdim    unsigned QOpcodes[] = { ARM::VST2q8Pseudo_UPD, ARM::VST2q16Pseudo_UPD,
2651218893Sdim                            ARM::VST2q32Pseudo_UPD };
2652218893Sdim    return SelectVST(N, true, 2, DOpcodes, QOpcodes, 0);
2653218893Sdim  }
2654218893Sdim
2655218893Sdim  case ARMISD::VST3_UPD: {
2656218893Sdim    unsigned DOpcodes[] = { ARM::VST3d8Pseudo_UPD, ARM::VST3d16Pseudo_UPD,
2657218893Sdim                            ARM::VST3d32Pseudo_UPD, ARM::VST1d64TPseudo_UPD };
2658218893Sdim    unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
2659218893Sdim                             ARM::VST3q16Pseudo_UPD,
2660218893Sdim                             ARM::VST3q32Pseudo_UPD };
2661218893Sdim    unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD,
2662218893Sdim                             ARM::VST3q16oddPseudo_UPD,
2663218893Sdim                             ARM::VST3q32oddPseudo_UPD };
2664218893Sdim    return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2665218893Sdim  }
2666218893Sdim
2667218893Sdim  case ARMISD::VST4_UPD: {
2668218893Sdim    unsigned DOpcodes[] = { ARM::VST4d8Pseudo_UPD, ARM::VST4d16Pseudo_UPD,
2669218893Sdim                            ARM::VST4d32Pseudo_UPD, ARM::VST1d64QPseudo_UPD };
2670218893Sdim    unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
2671218893Sdim                             ARM::VST4q16Pseudo_UPD,
2672218893Sdim                             ARM::VST4q32Pseudo_UPD };
2673218893Sdim    unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD,
2674218893Sdim                             ARM::VST4q16oddPseudo_UPD,
2675218893Sdim                             ARM::VST4q32oddPseudo_UPD };
2676218893Sdim    return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2677218893Sdim  }
2678218893Sdim
2679218893Sdim  case ARMISD::VST2LN_UPD: {
2680218893Sdim    unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd16Pseudo_UPD,
2681218893Sdim                            ARM::VST2LNd32Pseudo_UPD };
2682218893Sdim    unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD,
2683218893Sdim                            ARM::VST2LNq32Pseudo_UPD };
2684218893Sdim    return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes);
2685218893Sdim  }
2686218893Sdim
2687218893Sdim  case ARMISD::VST3LN_UPD: {
2688218893Sdim    unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd16Pseudo_UPD,
2689218893Sdim                            ARM::VST3LNd32Pseudo_UPD };
2690218893Sdim    unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD,
2691218893Sdim                            ARM::VST3LNq32Pseudo_UPD };
2692218893Sdim    return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes);
2693218893Sdim  }
2694218893Sdim
2695218893Sdim  case ARMISD::VST4LN_UPD: {
2696218893Sdim    unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd16Pseudo_UPD,
2697218893Sdim                            ARM::VST4LNd32Pseudo_UPD };
2698218893Sdim    unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD,
2699218893Sdim                            ARM::VST4LNq32Pseudo_UPD };
2700218893Sdim    return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes);
2701218893Sdim  }
2702218893Sdim
2703198090Srdivacky  case ISD::INTRINSIC_VOID:
2704198090Srdivacky  case ISD::INTRINSIC_W_CHAIN: {
2705198090Srdivacky    unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
2706198090Srdivacky    switch (IntNo) {
2707198090Srdivacky    default:
2708198090Srdivacky      break;
2709194710Sed
2710206083Srdivacky    case Intrinsic::arm_neon_vld1: {
2711206083Srdivacky      unsigned DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16,
2712206083Srdivacky                              ARM::VLD1d32, ARM::VLD1d64 };
2713212904Sdim      unsigned QOpcodes[] = { ARM::VLD1q8Pseudo, ARM::VLD1q16Pseudo,
2714212904Sdim                              ARM::VLD1q32Pseudo, ARM::VLD1q64Pseudo };
2715218893Sdim      return SelectVLD(N, false, 1, DOpcodes, QOpcodes, 0);
2716206083Srdivacky    }
2717206083Srdivacky
2718198090Srdivacky    case Intrinsic::arm_neon_vld2: {
2719212904Sdim      unsigned DOpcodes[] = { ARM::VLD2d8Pseudo, ARM::VLD2d16Pseudo,
2720212904Sdim                              ARM::VLD2d32Pseudo, ARM::VLD1q64Pseudo };
2721212904Sdim      unsigned QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo,
2722212904Sdim                              ARM::VLD2q32Pseudo };
2723218893Sdim      return SelectVLD(N, false, 2, DOpcodes, QOpcodes, 0);
2724198090Srdivacky    }
2725194710Sed
2726198090Srdivacky    case Intrinsic::arm_neon_vld3: {
2727212904Sdim      unsigned DOpcodes[] = { ARM::VLD3d8Pseudo, ARM::VLD3d16Pseudo,
2728212904Sdim                              ARM::VLD3d32Pseudo, ARM::VLD1d64TPseudo };
2729212904Sdim      unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2730212904Sdim                               ARM::VLD3q16Pseudo_UPD,
2731212904Sdim                               ARM::VLD3q32Pseudo_UPD };
2732218893Sdim      unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo,
2733218893Sdim                               ARM::VLD3q16oddPseudo,
2734218893Sdim                               ARM::VLD3q32oddPseudo };
2735218893Sdim      return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
2736198090Srdivacky    }
2737198090Srdivacky
2738198090Srdivacky    case Intrinsic::arm_neon_vld4: {
2739212904Sdim      unsigned DOpcodes[] = { ARM::VLD4d8Pseudo, ARM::VLD4d16Pseudo,
2740212904Sdim                              ARM::VLD4d32Pseudo, ARM::VLD1d64QPseudo };
2741212904Sdim      unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2742212904Sdim                               ARM::VLD4q16Pseudo_UPD,
2743212904Sdim                               ARM::VLD4q32Pseudo_UPD };
2744218893Sdim      unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo,
2745218893Sdim                               ARM::VLD4q16oddPseudo,
2746218893Sdim                               ARM::VLD4q32oddPseudo };
2747218893Sdim      return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
2748198090Srdivacky    }
2749198090Srdivacky
2750198090Srdivacky    case Intrinsic::arm_neon_vld2lane: {
2751218893Sdim      unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd16Pseudo,
2752218893Sdim                              ARM::VLD2LNd32Pseudo };
2753218893Sdim      unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq32Pseudo };
2754218893Sdim      return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes);
2755198090Srdivacky    }
2756198090Srdivacky
2757198090Srdivacky    case Intrinsic::arm_neon_vld3lane: {
2758218893Sdim      unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd16Pseudo,
2759218893Sdim                              ARM::VLD3LNd32Pseudo };
2760218893Sdim      unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq32Pseudo };
2761218893Sdim      return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes);
2762198090Srdivacky    }
2763198090Srdivacky
2764198090Srdivacky    case Intrinsic::arm_neon_vld4lane: {
2765218893Sdim      unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd16Pseudo,
2766218893Sdim                              ARM::VLD4LNd32Pseudo };
2767218893Sdim      unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq32Pseudo };
2768218893Sdim      return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes);
2769198090Srdivacky    }
2770198090Srdivacky
2771206083Srdivacky    case Intrinsic::arm_neon_vst1: {
2772206083Srdivacky      unsigned DOpcodes[] = { ARM::VST1d8, ARM::VST1d16,
2773206083Srdivacky                              ARM::VST1d32, ARM::VST1d64 };
2774212904Sdim      unsigned QOpcodes[] = { ARM::VST1q8Pseudo, ARM::VST1q16Pseudo,
2775212904Sdim                              ARM::VST1q32Pseudo, ARM::VST1q64Pseudo };
2776218893Sdim      return SelectVST(N, false, 1, DOpcodes, QOpcodes, 0);
2777206083Srdivacky    }
2778206083Srdivacky
2779198090Srdivacky    case Intrinsic::arm_neon_vst2: {
2780212904Sdim      unsigned DOpcodes[] = { ARM::VST2d8Pseudo, ARM::VST2d16Pseudo,
2781212904Sdim                              ARM::VST2d32Pseudo, ARM::VST1q64Pseudo };
2782212904Sdim      unsigned QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo,
2783212904Sdim                              ARM::VST2q32Pseudo };
2784218893Sdim      return SelectVST(N, false, 2, DOpcodes, QOpcodes, 0);
2785198090Srdivacky    }
2786194710Sed
2787198090Srdivacky    case Intrinsic::arm_neon_vst3: {
2788212904Sdim      unsigned DOpcodes[] = { ARM::VST3d8Pseudo, ARM::VST3d16Pseudo,
2789212904Sdim                              ARM::VST3d32Pseudo, ARM::VST1d64TPseudo };
2790212904Sdim      unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
2791212904Sdim                               ARM::VST3q16Pseudo_UPD,
2792212904Sdim                               ARM::VST3q32Pseudo_UPD };
2793218893Sdim      unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo,
2794218893Sdim                               ARM::VST3q16oddPseudo,
2795218893Sdim                               ARM::VST3q32oddPseudo };
2796218893Sdim      return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
2797194710Sed    }
2798194710Sed
2799198090Srdivacky    case Intrinsic::arm_neon_vst4: {
2800212904Sdim      unsigned DOpcodes[] = { ARM::VST4d8Pseudo, ARM::VST4d16Pseudo,
2801212904Sdim                              ARM::VST4d32Pseudo, ARM::VST1d64QPseudo };
2802212904Sdim      unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
2803212904Sdim                               ARM::VST4q16Pseudo_UPD,
2804212904Sdim                               ARM::VST4q32Pseudo_UPD };
2805218893Sdim      unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo,
2806218893Sdim                               ARM::VST4q16oddPseudo,
2807218893Sdim                               ARM::VST4q32oddPseudo };
2808218893Sdim      return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
2809198090Srdivacky    }
2810198090Srdivacky
2811198090Srdivacky    case Intrinsic::arm_neon_vst2lane: {
2812218893Sdim      unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo, ARM::VST2LNd16Pseudo,
2813218893Sdim                              ARM::VST2LNd32Pseudo };
2814218893Sdim      unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo, ARM::VST2LNq32Pseudo };
2815218893Sdim      return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes);
2816198090Srdivacky    }
2817198090Srdivacky
2818198090Srdivacky    case Intrinsic::arm_neon_vst3lane: {
2819218893Sdim      unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo, ARM::VST3LNd16Pseudo,
2820218893Sdim                              ARM::VST3LNd32Pseudo };
2821218893Sdim      unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo, ARM::VST3LNq32Pseudo };
2822218893Sdim      return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes);
2823198090Srdivacky    }
2824198090Srdivacky
2825198090Srdivacky    case Intrinsic::arm_neon_vst4lane: {
2826218893Sdim      unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo, ARM::VST4LNd16Pseudo,
2827218893Sdim                              ARM::VST4LNd32Pseudo };
2828218893Sdim      unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo, ARM::VST4LNq32Pseudo };
2829218893Sdim      return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes);
2830198090Srdivacky    }
2831198090Srdivacky    }
2832208599Srdivacky    break;
2833194710Sed  }
2834208599Srdivacky
2835210299Sed  case ISD::INTRINSIC_WO_CHAIN: {
2836210299Sed    unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2837210299Sed    switch (IntNo) {
2838210299Sed    default:
2839210299Sed      break;
2840210299Sed
2841210299Sed    case Intrinsic::arm_neon_vtbl2:
2842218893Sdim      return SelectVTBL(N, false, 2, ARM::VTBL2Pseudo);
2843210299Sed    case Intrinsic::arm_neon_vtbl3:
2844218893Sdim      return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo);
2845210299Sed    case Intrinsic::arm_neon_vtbl4:
2846218893Sdim      return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo);
2847210299Sed
2848210299Sed    case Intrinsic::arm_neon_vtbx2:
2849218893Sdim      return SelectVTBL(N, true, 2, ARM::VTBX2Pseudo);
2850210299Sed    case Intrinsic::arm_neon_vtbx3:
2851218893Sdim      return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo);
2852210299Sed    case Intrinsic::arm_neon_vtbx4:
2853218893Sdim      return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo);
2854210299Sed    }
2855210299Sed    break;
2856210299Sed  }
2857210299Sed
2858208599Srdivacky  case ISD::CONCAT_VECTORS:
2859208599Srdivacky    return SelectConcatVector(N);
2860194710Sed  }
2861194710Sed
2862202375Srdivacky  return SelectCode(N);
2863193323Sed}
2864193323Sed
2865193323Sedbool ARMDAGToDAGISel::
2866193323SedSelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
2867193323Sed                             std::vector<SDValue> &OutOps) {
2868193323Sed  assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
2869198090Srdivacky  // Require the address to be in a register.  That is safe for all ARM
2870198090Srdivacky  // variants and it is hard to do anything much smarter without knowing
2871198090Srdivacky  // how the operand is used.
2872198090Srdivacky  OutOps.push_back(Op);
2873193323Sed  return false;
2874193323Sed}
2875193323Sed
2876193323Sed/// createARMISelDag - This pass converts a legalized DAG into a
2877193323Sed/// ARM-specific DAG, ready for instruction scheduling.
2878193323Sed///
2879198090SrdivackyFunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
2880198090Srdivacky                                     CodeGenOpt::Level OptLevel) {
2881198090Srdivacky  return new ARMDAGToDAGISel(TM, OptLevel);
2882193323Sed}
2883