if_urtwn.c revision 289891
1251538Srpaulo/*	$OpenBSD: if_urtwn.c,v 1.16 2011/02/10 17:26:40 jakemsr Exp $	*/
2251538Srpaulo
3251538Srpaulo/*-
4251538Srpaulo * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr>
5264912Skevlo * Copyright (c) 2014 Kevin Lo <kevlo@FreeBSD.org>
6251538Srpaulo *
7251538Srpaulo * Permission to use, copy, modify, and distribute this software for any
8251538Srpaulo * purpose with or without fee is hereby granted, provided that the above
9251538Srpaulo * copyright notice and this permission notice appear in all copies.
10251538Srpaulo *
11251538Srpaulo * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12251538Srpaulo * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13251538Srpaulo * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14251538Srpaulo * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15251538Srpaulo * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16251538Srpaulo * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17251538Srpaulo * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18251538Srpaulo */
19251538Srpaulo
20251538Srpaulo#include <sys/cdefs.h>
21251538Srpaulo__FBSDID("$FreeBSD: head/sys/dev/usb/wlan/if_urtwn.c 289891 2015-10-24 19:59:15Z avos $");
22251538Srpaulo
23251538Srpaulo/*
24264912Skevlo * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU.
25251538Srpaulo */
26251538Srpaulo
27288353Sadrian#include "opt_wlan.h"
28288353Sadrian
29251538Srpaulo#include <sys/param.h>
30251538Srpaulo#include <sys/sockio.h>
31251538Srpaulo#include <sys/sysctl.h>
32251538Srpaulo#include <sys/lock.h>
33251538Srpaulo#include <sys/mutex.h>
34251538Srpaulo#include <sys/mbuf.h>
35251538Srpaulo#include <sys/kernel.h>
36251538Srpaulo#include <sys/socket.h>
37251538Srpaulo#include <sys/systm.h>
38251538Srpaulo#include <sys/malloc.h>
39251538Srpaulo#include <sys/module.h>
40251538Srpaulo#include <sys/bus.h>
41251538Srpaulo#include <sys/endian.h>
42251538Srpaulo#include <sys/linker.h>
43251538Srpaulo#include <sys/firmware.h>
44251538Srpaulo#include <sys/kdb.h>
45251538Srpaulo
46251538Srpaulo#include <machine/bus.h>
47251538Srpaulo#include <machine/resource.h>
48251538Srpaulo#include <sys/rman.h>
49251538Srpaulo
50251538Srpaulo#include <net/bpf.h>
51251538Srpaulo#include <net/if.h>
52257176Sglebius#include <net/if_var.h>
53251538Srpaulo#include <net/if_arp.h>
54251538Srpaulo#include <net/ethernet.h>
55251538Srpaulo#include <net/if_dl.h>
56251538Srpaulo#include <net/if_media.h>
57251538Srpaulo#include <net/if_types.h>
58251538Srpaulo
59251538Srpaulo#include <netinet/in.h>
60251538Srpaulo#include <netinet/in_systm.h>
61251538Srpaulo#include <netinet/in_var.h>
62251538Srpaulo#include <netinet/if_ether.h>
63251538Srpaulo#include <netinet/ip.h>
64251538Srpaulo
65251538Srpaulo#include <net80211/ieee80211_var.h>
66288088Sadrian#include <net80211/ieee80211_input.h>
67251538Srpaulo#include <net80211/ieee80211_regdomain.h>
68251538Srpaulo#include <net80211/ieee80211_radiotap.h>
69251538Srpaulo#include <net80211/ieee80211_ratectl.h>
70251538Srpaulo
71251538Srpaulo#include <dev/usb/usb.h>
72251538Srpaulo#include <dev/usb/usbdi.h>
73251538Srpaulo#include "usbdevs.h"
74251538Srpaulo
75251538Srpaulo#define USB_DEBUG_VAR urtwn_debug
76251538Srpaulo#include <dev/usb/usb_debug.h>
77251538Srpaulo
78251538Srpaulo#include <dev/usb/wlan/if_urtwnreg.h>
79289167Sadrian#include <dev/usb/wlan/if_urtwnvar.h>
80251538Srpaulo
81251538Srpaulo#ifdef USB_DEBUG
82251538Srpaulostatic int urtwn_debug = 0;
83251538Srpaulo
84251538SrpauloSYSCTL_NODE(_hw_usb, OID_AUTO, urtwn, CTLFLAG_RW, 0, "USB urtwn");
85276701ShselaskySYSCTL_INT(_hw_usb_urtwn, OID_AUTO, debug, CTLFLAG_RWTUN, &urtwn_debug, 0,
86251538Srpaulo    "Debug level");
87251538Srpaulo#endif
88251538Srpaulo
89288088Sadrian#define	IEEE80211_HAS_ADDR4(wh)	IEEE80211_IS_DSTODS(wh)
90251538Srpaulo
91251538Srpaulo/* various supported device vendors/products */
92251596Srpaulostatic const STRUCT_USB_HOST_ID urtwn_devs[] = {
93251538Srpaulo#define URTWN_DEV(v,p)  { USB_VP(USB_VENDOR_##v, USB_PRODUCT_##v##_##p) }
94264912Skevlo#define	URTWN_RTL8188E_DEV(v,p)	\
95264912Skevlo	{ USB_VPI(USB_VENDOR_##v, USB_PRODUCT_##v##_##p, URTWN_RTL8188E) }
96264912Skevlo#define URTWN_RTL8188E  1
97251538Srpaulo	URTWN_DEV(ABOCOM,	RTL8188CU_1),
98251538Srpaulo	URTWN_DEV(ABOCOM,	RTL8188CU_2),
99251538Srpaulo	URTWN_DEV(ABOCOM,	RTL8192CU),
100251538Srpaulo	URTWN_DEV(ASUS,		RTL8192CU),
101266721Skevlo	URTWN_DEV(ASUS,		USBN10NANO),
102251538Srpaulo	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
103251538Srpaulo	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
104251538Srpaulo	URTWN_DEV(AZUREWAVE,	RTL8188CU),
105251538Srpaulo	URTWN_DEV(BELKIN,	F7D2102),
106251538Srpaulo	URTWN_DEV(BELKIN,	RTL8188CU),
107251538Srpaulo	URTWN_DEV(BELKIN,	RTL8192CU),
108251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_1),
109251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_2),
110251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_3),
111251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_4),
112251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_5),
113251538Srpaulo	URTWN_DEV(COREGA,	RTL8192CU),
114251538Srpaulo	URTWN_DEV(DLINK,	RTL8188CU),
115251538Srpaulo	URTWN_DEV(DLINK,	RTL8192CU_1),
116251538Srpaulo	URTWN_DEV(DLINK,	RTL8192CU_2),
117251538Srpaulo	URTWN_DEV(DLINK,	RTL8192CU_3),
118252196Skevlo	URTWN_DEV(DLINK,	DWA131B),
119251538Srpaulo	URTWN_DEV(EDIMAX,	EW7811UN),
120251538Srpaulo	URTWN_DEV(EDIMAX,	RTL8192CU),
121251538Srpaulo	URTWN_DEV(FEIXUN,	RTL8188CU),
122251538Srpaulo	URTWN_DEV(FEIXUN,	RTL8192CU),
123251538Srpaulo	URTWN_DEV(GUILLEMOT,	HWNUP150),
124251538Srpaulo	URTWN_DEV(HAWKING,	RTL8192CU),
125251538Srpaulo	URTWN_DEV(HP3,		RTL8188CU),
126251538Srpaulo	URTWN_DEV(NETGEAR,	WNA1000M),
127251538Srpaulo	URTWN_DEV(NETGEAR,	RTL8192CU),
128251538Srpaulo	URTWN_DEV(NETGEAR4,	RTL8188CU),
129251538Srpaulo	URTWN_DEV(NOVATECH,	RTL8188CU),
130251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_1),
131251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_2),
132251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_3),
133251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_4),
134251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CUS),
135251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8192CU),
136251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CE_0),
137251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CE_1),
138251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CTV),
139251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_0),
140251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_1),
141251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_2),
142282119Skevlo	URTWN_DEV(REALTEK,	RTL8188CU_3),
143251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
144251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CUS),
145251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188RU_1),
146251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188RU_2),
147272410Shselasky	URTWN_DEV(REALTEK,	RTL8188RU_3),
148251538Srpaulo	URTWN_DEV(REALTEK,	RTL8191CU),
149251538Srpaulo	URTWN_DEV(REALTEK,	RTL8192CE),
150251538Srpaulo	URTWN_DEV(REALTEK,	RTL8192CU),
151251538Srpaulo	URTWN_DEV(SITECOMEU,	RTL8188CU_1),
152251538Srpaulo	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
153251538Srpaulo	URTWN_DEV(SITECOMEU,	RTL8192CU),
154251538Srpaulo	URTWN_DEV(TRENDNET,	RTL8188CU),
155251538Srpaulo	URTWN_DEV(TRENDNET,	RTL8192CU),
156251538Srpaulo	URTWN_DEV(ZYXEL,	RTL8192CU),
157264912Skevlo	/* URTWN_RTL8188E */
158273589Skevlo	URTWN_RTL8188E_DEV(DLINK,	DWA123D1),
159270191Skevlo	URTWN_RTL8188E_DEV(DLINK,	DWA125D1),
160273589Skevlo	URTWN_RTL8188E_DEV(ELECOM,	WDC150SU2M),
161264912Skevlo	URTWN_RTL8188E_DEV(REALTEK,	RTL8188ETV),
162264912Skevlo	URTWN_RTL8188E_DEV(REALTEK,	RTL8188EU),
163264912Skevlo#undef URTWN_RTL8188E_DEV
164251538Srpaulo#undef URTWN_DEV
165251538Srpaulo};
166251538Srpaulo
167251538Srpaulostatic device_probe_t	urtwn_match;
168251538Srpaulostatic device_attach_t	urtwn_attach;
169251538Srpaulostatic device_detach_t	urtwn_detach;
170251538Srpaulo
171251538Srpaulostatic usb_callback_t   urtwn_bulk_tx_callback;
172251538Srpaulostatic usb_callback_t	urtwn_bulk_rx_callback;
173251538Srpaulo
174288353Sadrianstatic void		urtwn_drain_mbufq(struct urtwn_softc *sc);
175287197Sglebiusstatic usb_error_t	urtwn_do_request(struct urtwn_softc *,
176287197Sglebius			    struct usb_device_request *, void *);
177251538Srpaulostatic struct ieee80211vap *urtwn_vap_create(struct ieee80211com *,
178251538Srpaulo		    const char [IFNAMSIZ], int, enum ieee80211_opmode, int,
179251538Srpaulo                    const uint8_t [IEEE80211_ADDR_LEN],
180251538Srpaulo                    const uint8_t [IEEE80211_ADDR_LEN]);
181251538Srpaulostatic void		urtwn_vap_delete(struct ieee80211vap *);
182281069Srpaulostatic struct mbuf *	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int,
183251538Srpaulo			    int *);
184281069Srpaulostatic struct mbuf *	urtwn_rxeof(struct usb_xfer *, struct urtwn_data *,
185251538Srpaulo			    int *, int8_t *);
186289891Savosstatic void		urtwn_txeof(struct urtwn_softc *, struct urtwn_data *,
187289891Savos			    int);
188281069Srpaulostatic int		urtwn_alloc_list(struct urtwn_softc *,
189251538Srpaulo			    struct urtwn_data[], int, int);
190251538Srpaulostatic int		urtwn_alloc_rx_list(struct urtwn_softc *);
191251538Srpaulostatic int		urtwn_alloc_tx_list(struct urtwn_softc *);
192251538Srpaulostatic void		urtwn_free_list(struct urtwn_softc *,
193251538Srpaulo			    struct urtwn_data data[], int);
194289066Skevlostatic void		urtwn_free_rx_list(struct urtwn_softc *);
195289066Skevlostatic void		urtwn_free_tx_list(struct urtwn_softc *);
196251538Srpaulostatic struct urtwn_data *	_urtwn_getbuf(struct urtwn_softc *);
197251538Srpaulostatic struct urtwn_data *	urtwn_getbuf(struct urtwn_softc *);
198281069Srpaulostatic int		urtwn_write_region_1(struct urtwn_softc *, uint16_t,
199251538Srpaulo			    uint8_t *, int);
200251538Srpaulostatic void		urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
201251538Srpaulostatic void		urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
202251538Srpaulostatic void		urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
203281069Srpaulostatic int		urtwn_read_region_1(struct urtwn_softc *, uint16_t,
204251538Srpaulo			    uint8_t *, int);
205251538Srpaulostatic uint8_t		urtwn_read_1(struct urtwn_softc *, uint16_t);
206251538Srpaulostatic uint16_t		urtwn_read_2(struct urtwn_softc *, uint16_t);
207251538Srpaulostatic uint32_t		urtwn_read_4(struct urtwn_softc *, uint16_t);
208281069Srpaulostatic int		urtwn_fw_cmd(struct urtwn_softc *, uint8_t,
209251538Srpaulo			    const void *, int);
210264912Skevlostatic void		urtwn_r92c_rf_write(struct urtwn_softc *, int,
211264912Skevlo			    uint8_t, uint32_t);
212281069Srpaulostatic void		urtwn_r88e_rf_write(struct urtwn_softc *, int,
213264912Skevlo			    uint8_t, uint32_t);
214251538Srpaulostatic uint32_t		urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
215281069Srpaulostatic int		urtwn_llt_write(struct urtwn_softc *, uint32_t,
216251538Srpaulo			    uint32_t);
217251538Srpaulostatic uint8_t		urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
218251538Srpaulostatic void		urtwn_efuse_read(struct urtwn_softc *);
219264912Skevlostatic void		urtwn_efuse_switch_power(struct urtwn_softc *);
220251538Srpaulostatic int		urtwn_read_chipid(struct urtwn_softc *);
221251538Srpaulostatic void		urtwn_read_rom(struct urtwn_softc *);
222264912Skevlostatic void		urtwn_r88e_read_rom(struct urtwn_softc *);
223251538Srpaulostatic int		urtwn_ra_init(struct urtwn_softc *);
224251538Srpaulostatic void		urtwn_tsf_sync_enable(struct urtwn_softc *);
225251538Srpaulostatic void		urtwn_set_led(struct urtwn_softc *, int, int);
226289811Savosstatic void		urtwn_set_mode(struct urtwn_softc *, uint8_t);
227281069Srpaulostatic int		urtwn_newstate(struct ieee80211vap *,
228251538Srpaulo			    enum ieee80211_state, int);
229251538Srpaulostatic void		urtwn_watchdog(void *);
230251538Srpaulostatic void		urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
231251538Srpaulostatic int8_t		urtwn_get_rssi(struct urtwn_softc *, int, void *);
232264912Skevlostatic int8_t		urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
233251538Srpaulostatic int		urtwn_tx_start(struct urtwn_softc *,
234251538Srpaulo			    struct ieee80211_node *, struct mbuf *,
235251538Srpaulo			    struct urtwn_data *);
236287197Sglebiusstatic int		urtwn_transmit(struct ieee80211com *, struct mbuf *);
237287197Sglebiusstatic void		urtwn_start(struct urtwn_softc *);
238287197Sglebiusstatic void		urtwn_parent(struct ieee80211com *);
239264912Skevlostatic int		urtwn_r92c_power_on(struct urtwn_softc *);
240264912Skevlostatic int		urtwn_r88e_power_on(struct urtwn_softc *);
241251538Srpaulostatic int		urtwn_llt_init(struct urtwn_softc *);
242251538Srpaulostatic void		urtwn_fw_reset(struct urtwn_softc *);
243264912Skevlostatic void		urtwn_r88e_fw_reset(struct urtwn_softc *);
244281069Srpaulostatic int		urtwn_fw_loadpage(struct urtwn_softc *, int,
245251538Srpaulo			    const uint8_t *, int);
246251538Srpaulostatic int		urtwn_load_firmware(struct urtwn_softc *);
247264912Skevlostatic int		urtwn_r92c_dma_init(struct urtwn_softc *);
248264912Skevlostatic int		urtwn_r88e_dma_init(struct urtwn_softc *);
249251538Srpaulostatic void		urtwn_mac_init(struct urtwn_softc *);
250251538Srpaulostatic void		urtwn_bb_init(struct urtwn_softc *);
251251538Srpaulostatic void		urtwn_rf_init(struct urtwn_softc *);
252251538Srpaulostatic void		urtwn_cam_init(struct urtwn_softc *);
253251538Srpaulostatic void		urtwn_pa_bias_init(struct urtwn_softc *);
254251538Srpaulostatic void		urtwn_rxfilter_init(struct urtwn_softc *);
255251538Srpaulostatic void		urtwn_edca_init(struct urtwn_softc *);
256281069Srpaulostatic void		urtwn_write_txpower(struct urtwn_softc *, int,
257251538Srpaulo			    uint16_t[]);
258251538Srpaulostatic void		urtwn_get_txpower(struct urtwn_softc *, int,
259281069Srpaulo		      	    struct ieee80211_channel *,
260251538Srpaulo			    struct ieee80211_channel *, uint16_t[]);
261264912Skevlostatic void		urtwn_r88e_get_txpower(struct urtwn_softc *, int,
262281069Srpaulo		      	    struct ieee80211_channel *,
263264912Skevlo			    struct ieee80211_channel *, uint16_t[]);
264251538Srpaulostatic void		urtwn_set_txpower(struct urtwn_softc *,
265281069Srpaulo		    	    struct ieee80211_channel *,
266251538Srpaulo			    struct ieee80211_channel *);
267251538Srpaulostatic void		urtwn_scan_start(struct ieee80211com *);
268251538Srpaulostatic void		urtwn_scan_end(struct ieee80211com *);
269251538Srpaulostatic void		urtwn_set_channel(struct ieee80211com *);
270289066Skevlostatic void		urtwn_update_mcast(struct ieee80211com *);
271251538Srpaulostatic void		urtwn_set_chan(struct urtwn_softc *,
272281069Srpaulo		    	    struct ieee80211_channel *,
273251538Srpaulo			    struct ieee80211_channel *);
274251538Srpaulostatic void		urtwn_iq_calib(struct urtwn_softc *);
275251538Srpaulostatic void		urtwn_lc_calib(struct urtwn_softc *);
276287197Sglebiusstatic void		urtwn_init(struct urtwn_softc *);
277287197Sglebiusstatic void		urtwn_stop(struct urtwn_softc *);
278251538Srpaulostatic void		urtwn_abort_xfers(struct urtwn_softc *);
279251538Srpaulostatic int		urtwn_raw_xmit(struct ieee80211_node *, struct mbuf *,
280251538Srpaulo			    const struct ieee80211_bpf_params *);
281266472Shselaskystatic void		urtwn_ms_delay(struct urtwn_softc *);
282251538Srpaulo
283251538Srpaulo/* Aliases. */
284251538Srpaulo#define	urtwn_bb_write	urtwn_write_4
285251538Srpaulo#define urtwn_bb_read	urtwn_read_4
286251538Srpaulo
287251538Srpaulostatic const struct usb_config urtwn_config[URTWN_N_TRANSFER] = {
288251538Srpaulo	[URTWN_BULK_RX] = {
289251538Srpaulo		.type = UE_BULK,
290251538Srpaulo		.endpoint = UE_ADDR_ANY,
291251538Srpaulo		.direction = UE_DIR_IN,
292251538Srpaulo		.bufsize = URTWN_RXBUFSZ,
293251538Srpaulo		.flags = {
294251538Srpaulo			.pipe_bof = 1,
295251538Srpaulo			.short_xfer_ok = 1
296251538Srpaulo		},
297251538Srpaulo		.callback = urtwn_bulk_rx_callback,
298251538Srpaulo	},
299251538Srpaulo	[URTWN_BULK_TX_BE] = {
300251538Srpaulo		.type = UE_BULK,
301251538Srpaulo		.endpoint = 0x03,
302251538Srpaulo		.direction = UE_DIR_OUT,
303251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
304251538Srpaulo		.flags = {
305251538Srpaulo			.ext_buffer = 1,
306251538Srpaulo			.pipe_bof = 1,
307251538Srpaulo			.force_short_xfer = 1
308251538Srpaulo		},
309251538Srpaulo		.callback = urtwn_bulk_tx_callback,
310251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
311251538Srpaulo	},
312251538Srpaulo	[URTWN_BULK_TX_BK] = {
313251538Srpaulo		.type = UE_BULK,
314251538Srpaulo		.endpoint = 0x03,
315251538Srpaulo		.direction = UE_DIR_OUT,
316251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
317251538Srpaulo		.flags = {
318251538Srpaulo			.ext_buffer = 1,
319251538Srpaulo			.pipe_bof = 1,
320251538Srpaulo			.force_short_xfer = 1,
321251538Srpaulo		},
322251538Srpaulo		.callback = urtwn_bulk_tx_callback,
323251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
324251538Srpaulo	},
325251538Srpaulo	[URTWN_BULK_TX_VI] = {
326251538Srpaulo		.type = UE_BULK,
327251538Srpaulo		.endpoint = 0x02,
328251538Srpaulo		.direction = UE_DIR_OUT,
329251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
330251538Srpaulo		.flags = {
331251538Srpaulo			.ext_buffer = 1,
332251538Srpaulo			.pipe_bof = 1,
333251538Srpaulo			.force_short_xfer = 1
334251538Srpaulo		},
335251538Srpaulo		.callback = urtwn_bulk_tx_callback,
336251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
337251538Srpaulo	},
338251538Srpaulo	[URTWN_BULK_TX_VO] = {
339251538Srpaulo		.type = UE_BULK,
340251538Srpaulo		.endpoint = 0x02,
341251538Srpaulo		.direction = UE_DIR_OUT,
342251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
343251538Srpaulo		.flags = {
344251538Srpaulo			.ext_buffer = 1,
345251538Srpaulo			.pipe_bof = 1,
346251538Srpaulo			.force_short_xfer = 1
347251538Srpaulo		},
348251538Srpaulo		.callback = urtwn_bulk_tx_callback,
349251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
350251538Srpaulo	},
351251538Srpaulo};
352251538Srpaulo
353251538Srpaulostatic int
354251538Srpaulourtwn_match(device_t self)
355251538Srpaulo{
356251538Srpaulo	struct usb_attach_arg *uaa = device_get_ivars(self);
357251538Srpaulo
358251538Srpaulo	if (uaa->usb_mode != USB_MODE_HOST)
359251538Srpaulo		return (ENXIO);
360251538Srpaulo	if (uaa->info.bConfigIndex != URTWN_CONFIG_INDEX)
361251538Srpaulo		return (ENXIO);
362251538Srpaulo	if (uaa->info.bIfaceIndex != URTWN_IFACE_INDEX)
363251538Srpaulo		return (ENXIO);
364251538Srpaulo
365251538Srpaulo	return (usbd_lookup_id_by_uaa(urtwn_devs, sizeof(urtwn_devs), uaa));
366251538Srpaulo}
367251538Srpaulo
368251538Srpaulostatic int
369251538Srpaulourtwn_attach(device_t self)
370251538Srpaulo{
371251538Srpaulo	struct usb_attach_arg *uaa = device_get_ivars(self);
372251538Srpaulo	struct urtwn_softc *sc = device_get_softc(self);
373287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
374251538Srpaulo	uint8_t iface_index, bands;
375251538Srpaulo	int error;
376251538Srpaulo
377251538Srpaulo	device_set_usb_desc(self);
378251538Srpaulo	sc->sc_udev = uaa->device;
379251538Srpaulo	sc->sc_dev = self;
380264912Skevlo	if (USB_GET_DRIVER_INFO(uaa) == URTWN_RTL8188E)
381264912Skevlo		sc->chip |= URTWN_CHIP_88E;
382251538Srpaulo
383251538Srpaulo	mtx_init(&sc->sc_mtx, device_get_nameunit(self),
384251538Srpaulo	    MTX_NETWORK_LOCK, MTX_DEF);
385251538Srpaulo	callout_init(&sc->sc_watchdog_ch, 0);
386287197Sglebius	mbufq_init(&sc->sc_snd, ifqmaxlen);
387251538Srpaulo
388251538Srpaulo	iface_index = URTWN_IFACE_INDEX;
389251538Srpaulo	error = usbd_transfer_setup(uaa->device, &iface_index, sc->sc_xfer,
390251538Srpaulo	    urtwn_config, URTWN_N_TRANSFER, sc, &sc->sc_mtx);
391251538Srpaulo	if (error) {
392251538Srpaulo		device_printf(self, "could not allocate USB transfers, "
393251538Srpaulo		    "err=%s\n", usbd_errstr(error));
394251538Srpaulo		goto detach;
395251538Srpaulo	}
396251538Srpaulo
397251538Srpaulo	URTWN_LOCK(sc);
398251538Srpaulo
399251538Srpaulo	error = urtwn_read_chipid(sc);
400251538Srpaulo	if (error) {
401251538Srpaulo		device_printf(sc->sc_dev, "unsupported test chip\n");
402251538Srpaulo		URTWN_UNLOCK(sc);
403251538Srpaulo		goto detach;
404251538Srpaulo	}
405251538Srpaulo
406251538Srpaulo	/* Determine number of Tx/Rx chains. */
407251538Srpaulo	if (sc->chip & URTWN_CHIP_92C) {
408251538Srpaulo		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
409251538Srpaulo		sc->nrxchains = 2;
410251538Srpaulo	} else {
411251538Srpaulo		sc->ntxchains = 1;
412251538Srpaulo		sc->nrxchains = 1;
413251538Srpaulo	}
414251538Srpaulo
415264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
416264912Skevlo		urtwn_r88e_read_rom(sc);
417264912Skevlo	else
418264912Skevlo		urtwn_read_rom(sc);
419264912Skevlo
420251538Srpaulo	device_printf(sc->sc_dev, "MAC/BB RTL%s, RF 6052 %dT%dR\n",
421251538Srpaulo	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
422264912Skevlo	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
423251538Srpaulo	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
424251538Srpaulo	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
425251538Srpaulo	    "8188CUS", sc->ntxchains, sc->nrxchains);
426251538Srpaulo
427251538Srpaulo	URTWN_UNLOCK(sc);
428251538Srpaulo
429283537Sglebius	ic->ic_softc = sc;
430283527Sglebius	ic->ic_name = device_get_nameunit(self);
431251538Srpaulo	ic->ic_phytype = IEEE80211_T_OFDM;	/* not only, but not used */
432251538Srpaulo	ic->ic_opmode = IEEE80211_M_STA;	/* default to BSS mode */
433251538Srpaulo
434251538Srpaulo	/* set device capabilities */
435251538Srpaulo	ic->ic_caps =
436251538Srpaulo		  IEEE80211_C_STA		/* station mode */
437251538Srpaulo		| IEEE80211_C_MONITOR		/* monitor mode */
438251538Srpaulo		| IEEE80211_C_SHPREAMBLE	/* short preamble supported */
439251538Srpaulo		| IEEE80211_C_SHSLOT		/* short slot time supported */
440251538Srpaulo		| IEEE80211_C_BGSCAN		/* capable of bg scanning */
441251538Srpaulo		| IEEE80211_C_WPA		/* 802.11i */
442251538Srpaulo		;
443251538Srpaulo
444251538Srpaulo	bands = 0;
445251538Srpaulo	setbit(&bands, IEEE80211_MODE_11B);
446251538Srpaulo	setbit(&bands, IEEE80211_MODE_11G);
447251538Srpaulo	ieee80211_init_channels(ic, NULL, &bands);
448251538Srpaulo
449287197Sglebius	ieee80211_ifattach(ic);
450251538Srpaulo	ic->ic_raw_xmit = urtwn_raw_xmit;
451251538Srpaulo	ic->ic_scan_start = urtwn_scan_start;
452251538Srpaulo	ic->ic_scan_end = urtwn_scan_end;
453251538Srpaulo	ic->ic_set_channel = urtwn_set_channel;
454287197Sglebius	ic->ic_transmit = urtwn_transmit;
455287197Sglebius	ic->ic_parent = urtwn_parent;
456251538Srpaulo	ic->ic_vap_create = urtwn_vap_create;
457251538Srpaulo	ic->ic_vap_delete = urtwn_vap_delete;
458251538Srpaulo	ic->ic_update_mcast = urtwn_update_mcast;
459251538Srpaulo
460281069Srpaulo	ieee80211_radiotap_attach(ic, &sc->sc_txtap.wt_ihdr,
461251538Srpaulo	    sizeof(sc->sc_txtap), URTWN_TX_RADIOTAP_PRESENT,
462251538Srpaulo	    &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap),
463251538Srpaulo	    URTWN_RX_RADIOTAP_PRESENT);
464251538Srpaulo
465251538Srpaulo	if (bootverbose)
466251538Srpaulo		ieee80211_announce(ic);
467251538Srpaulo
468251538Srpaulo	return (0);
469251538Srpaulo
470251538Srpaulodetach:
471251538Srpaulo	urtwn_detach(self);
472251538Srpaulo	return (ENXIO);			/* failure */
473251538Srpaulo}
474251538Srpaulo
475251538Srpaulostatic int
476251538Srpaulourtwn_detach(device_t self)
477251538Srpaulo{
478251538Srpaulo	struct urtwn_softc *sc = device_get_softc(self);
479287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
480263153Skevlo	unsigned int x;
481281069Srpaulo
482263153Skevlo	/* Prevent further ioctls. */
483263153Skevlo	URTWN_LOCK(sc);
484263153Skevlo	sc->sc_flags |= URTWN_DETACHED;
485287197Sglebius	urtwn_stop(sc);
486263153Skevlo	URTWN_UNLOCK(sc);
487251538Srpaulo
488251538Srpaulo	callout_drain(&sc->sc_watchdog_ch);
489251538Srpaulo
490288353Sadrian	/* stop all USB transfers */
491288353Sadrian	usbd_transfer_unsetup(sc->sc_xfer, URTWN_N_TRANSFER);
492288353Sadrian
493263153Skevlo	/* Prevent further allocations from RX/TX data lists. */
494263153Skevlo	URTWN_LOCK(sc);
495263153Skevlo	STAILQ_INIT(&sc->sc_tx_active);
496263153Skevlo	STAILQ_INIT(&sc->sc_tx_inactive);
497263153Skevlo	STAILQ_INIT(&sc->sc_tx_pending);
498263153Skevlo
499263153Skevlo	STAILQ_INIT(&sc->sc_rx_active);
500263153Skevlo	STAILQ_INIT(&sc->sc_rx_inactive);
501263153Skevlo	URTWN_UNLOCK(sc);
502263153Skevlo
503263153Skevlo	/* drain USB transfers */
504263153Skevlo	for (x = 0; x != URTWN_N_TRANSFER; x++)
505263153Skevlo		usbd_transfer_drain(sc->sc_xfer[x]);
506263153Skevlo
507263153Skevlo	/* Free data buffers. */
508263153Skevlo	URTWN_LOCK(sc);
509263153Skevlo	urtwn_free_tx_list(sc);
510263153Skevlo	urtwn_free_rx_list(sc);
511263153Skevlo	URTWN_UNLOCK(sc);
512263153Skevlo
513251538Srpaulo	ieee80211_ifdetach(ic);
514251538Srpaulo	mtx_destroy(&sc->sc_mtx);
515251538Srpaulo
516251538Srpaulo	return (0);
517251538Srpaulo}
518251538Srpaulo
519251538Srpaulostatic void
520289066Skevlourtwn_drain_mbufq(struct urtwn_softc *sc)
521251538Srpaulo{
522289066Skevlo	struct mbuf *m;
523289066Skevlo	struct ieee80211_node *ni;
524289066Skevlo	URTWN_ASSERT_LOCKED(sc);
525289066Skevlo	while ((m = mbufq_dequeue(&sc->sc_snd)) != NULL) {
526289066Skevlo		ni = (struct ieee80211_node *)m->m_pkthdr.rcvif;
527289066Skevlo		m->m_pkthdr.rcvif = NULL;
528289066Skevlo		ieee80211_free_node(ni);
529289066Skevlo		m_freem(m);
530251538Srpaulo	}
531251538Srpaulo}
532251538Srpaulo
533251538Srpaulostatic usb_error_t
534251538Srpaulourtwn_do_request(struct urtwn_softc *sc, struct usb_device_request *req,
535251538Srpaulo    void *data)
536251538Srpaulo{
537251538Srpaulo	usb_error_t err;
538251538Srpaulo	int ntries = 10;
539251538Srpaulo
540251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
541251538Srpaulo
542251538Srpaulo	while (ntries--) {
543251538Srpaulo		err = usbd_do_request_flags(sc->sc_udev, &sc->sc_mtx,
544251538Srpaulo		    req, data, 0, NULL, 250 /* ms */);
545251538Srpaulo		if (err == 0)
546251538Srpaulo			break;
547251538Srpaulo
548251538Srpaulo		DPRINTFN(1, "Control request failed, %s (retrying)\n",
549251538Srpaulo		    usbd_errstr(err));
550251538Srpaulo		usb_pause_mtx(&sc->sc_mtx, hz / 100);
551251538Srpaulo	}
552251538Srpaulo	return (err);
553251538Srpaulo}
554251538Srpaulo
555251538Srpaulostatic struct ieee80211vap *
556251538Srpaulourtwn_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ], int unit,
557251538Srpaulo    enum ieee80211_opmode opmode, int flags,
558251538Srpaulo    const uint8_t bssid[IEEE80211_ADDR_LEN],
559251538Srpaulo    const uint8_t mac[IEEE80211_ADDR_LEN])
560251538Srpaulo{
561251538Srpaulo	struct urtwn_vap *uvp;
562251538Srpaulo	struct ieee80211vap *vap;
563251538Srpaulo
564251538Srpaulo	if (!TAILQ_EMPTY(&ic->ic_vaps))		/* only one at a time */
565251538Srpaulo		return (NULL);
566251538Srpaulo
567287197Sglebius	uvp = malloc(sizeof(struct urtwn_vap), M_80211_VAP, M_WAITOK | M_ZERO);
568251538Srpaulo	vap = &uvp->vap;
569251538Srpaulo	/* enable s/w bmiss handling for sta mode */
570251538Srpaulo
571281069Srpaulo	if (ieee80211_vap_setup(ic, vap, name, unit, opmode,
572287197Sglebius	    flags | IEEE80211_CLONE_NOBEACONS, bssid) != 0) {
573257743Shselasky		/* out of memory */
574257743Shselasky		free(uvp, M_80211_VAP);
575257743Shselasky		return (NULL);
576257743Shselasky	}
577257743Shselasky
578251538Srpaulo	/* override state transition machine */
579251538Srpaulo	uvp->newstate = vap->iv_newstate;
580251538Srpaulo	vap->iv_newstate = urtwn_newstate;
581251538Srpaulo
582251538Srpaulo	/* complete setup */
583251538Srpaulo	ieee80211_vap_attach(vap, ieee80211_media_change,
584287197Sglebius	    ieee80211_media_status, mac);
585251538Srpaulo	ic->ic_opmode = opmode;
586251538Srpaulo	return (vap);
587251538Srpaulo}
588251538Srpaulo
589251538Srpaulostatic void
590251538Srpaulourtwn_vap_delete(struct ieee80211vap *vap)
591251538Srpaulo{
592251538Srpaulo	struct urtwn_vap *uvp = URTWN_VAP(vap);
593251538Srpaulo
594251538Srpaulo	ieee80211_vap_detach(vap);
595251538Srpaulo	free(uvp, M_80211_VAP);
596251538Srpaulo}
597251538Srpaulo
598251538Srpaulostatic struct mbuf *
599251538Srpaulourtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen, int *rssi_p)
600251538Srpaulo{
601287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
602251538Srpaulo	struct ieee80211_frame *wh;
603251538Srpaulo	struct mbuf *m;
604251538Srpaulo	struct r92c_rx_stat *stat;
605251538Srpaulo	uint32_t rxdw0, rxdw3;
606251538Srpaulo	uint8_t rate;
607251538Srpaulo	int8_t rssi = 0;
608251538Srpaulo	int infosz;
609251538Srpaulo
610251538Srpaulo	/*
611251538Srpaulo	 * don't pass packets to the ieee80211 framework if the driver isn't
612251538Srpaulo	 * RUNNING.
613251538Srpaulo	 */
614287197Sglebius	if (!(sc->sc_flags & URTWN_RUNNING))
615251538Srpaulo		return (NULL);
616251538Srpaulo
617251538Srpaulo	stat = (struct r92c_rx_stat *)buf;
618251538Srpaulo	rxdw0 = le32toh(stat->rxdw0);
619251538Srpaulo	rxdw3 = le32toh(stat->rxdw3);
620251538Srpaulo
621251538Srpaulo	if (rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR)) {
622251538Srpaulo		/*
623251538Srpaulo		 * This should not happen since we setup our Rx filter
624251538Srpaulo		 * to not receive these frames.
625251538Srpaulo		 */
626287197Sglebius		counter_u64_add(ic->ic_ierrors, 1);
627251538Srpaulo		return (NULL);
628251538Srpaulo	}
629271303Skevlo	if (pktlen < sizeof(*wh) || pktlen > MCLBYTES) {
630287197Sglebius		counter_u64_add(ic->ic_ierrors, 1);
631271303Skevlo		return (NULL);
632271303Skevlo	}
633251538Srpaulo
634251538Srpaulo	rate = MS(rxdw3, R92C_RXDW3_RATE);
635251538Srpaulo	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
636251538Srpaulo
637251538Srpaulo	/* Get RSSI from PHY status descriptor if present. */
638251538Srpaulo	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
639281069Srpaulo		if (sc->chip & URTWN_CHIP_88E)
640264912Skevlo			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
641264912Skevlo		else
642264912Skevlo			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
643251538Srpaulo		/* Update our average RSSI. */
644251538Srpaulo		urtwn_update_avgrssi(sc, rate, rssi);
645251538Srpaulo	}
646251538Srpaulo
647260463Skevlo	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
648251538Srpaulo	if (m == NULL) {
649251538Srpaulo		device_printf(sc->sc_dev, "could not create RX mbuf\n");
650251538Srpaulo		return (NULL);
651251538Srpaulo	}
652251538Srpaulo
653251538Srpaulo	/* Finalize mbuf. */
654251538Srpaulo	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
655251538Srpaulo	memcpy(mtod(m, uint8_t *), wh, pktlen);
656251538Srpaulo	m->m_pkthdr.len = m->m_len = pktlen;
657251538Srpaulo
658251538Srpaulo	if (ieee80211_radiotap_active(ic)) {
659251538Srpaulo		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
660251538Srpaulo
661251538Srpaulo		tap->wr_flags = 0;
662251538Srpaulo		/* Map HW rate index to 802.11 rate. */
663251538Srpaulo		if (!(rxdw3 & R92C_RXDW3_HT)) {
664289758Savos			tap->wr_rate = ridx2rate[rate];
665251538Srpaulo		} else if (rate >= 12) {	/* MCS0~15. */
666251538Srpaulo			/* Bit 7 set means HT MCS instead of rate. */
667251538Srpaulo			tap->wr_rate = 0x80 | (rate - 12);
668251538Srpaulo		}
669251538Srpaulo		tap->wr_dbm_antsignal = rssi;
670289816Savos		tap->wr_dbm_antnoise = URTWN_NOISE_FLOOR;
671251538Srpaulo		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
672251538Srpaulo		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
673251538Srpaulo	}
674251538Srpaulo
675251538Srpaulo	*rssi_p = rssi;
676251538Srpaulo
677251538Srpaulo	return (m);
678251538Srpaulo}
679251538Srpaulo
680251538Srpaulostatic struct mbuf *
681251538Srpaulourtwn_rxeof(struct usb_xfer *xfer, struct urtwn_data *data, int *rssi,
682251538Srpaulo    int8_t *nf)
683251538Srpaulo{
684251538Srpaulo	struct urtwn_softc *sc = data->sc;
685287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
686251538Srpaulo	struct r92c_rx_stat *stat;
687251538Srpaulo	struct mbuf *m, *m0 = NULL, *prevm = NULL;
688251538Srpaulo	uint32_t rxdw0;
689251538Srpaulo	uint8_t *buf;
690251538Srpaulo	int len, totlen, pktlen, infosz, npkts;
691251538Srpaulo
692251538Srpaulo	usbd_xfer_status(xfer, &len, NULL, NULL, NULL);
693251538Srpaulo
694251538Srpaulo	if (len < sizeof(*stat)) {
695287197Sglebius		counter_u64_add(ic->ic_ierrors, 1);
696251538Srpaulo		return (NULL);
697251538Srpaulo	}
698251538Srpaulo
699251538Srpaulo	buf = data->buf;
700251538Srpaulo	/* Get the number of encapsulated frames. */
701251538Srpaulo	stat = (struct r92c_rx_stat *)buf;
702251538Srpaulo	npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
703251538Srpaulo	DPRINTFN(6, "Rx %d frames in one chunk\n", npkts);
704251538Srpaulo
705251538Srpaulo	/* Process all of them. */
706251538Srpaulo	while (npkts-- > 0) {
707251538Srpaulo		if (len < sizeof(*stat))
708251538Srpaulo			break;
709251538Srpaulo		stat = (struct r92c_rx_stat *)buf;
710251538Srpaulo		rxdw0 = le32toh(stat->rxdw0);
711251538Srpaulo
712251538Srpaulo		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
713251538Srpaulo		if (pktlen == 0)
714251538Srpaulo			break;
715251538Srpaulo
716251538Srpaulo		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
717251538Srpaulo
718251538Srpaulo		/* Make sure everything fits in xfer. */
719251538Srpaulo		totlen = sizeof(*stat) + infosz + pktlen;
720251538Srpaulo		if (totlen > len)
721251538Srpaulo			break;
722251538Srpaulo
723251538Srpaulo		m = urtwn_rx_frame(sc, buf, pktlen, rssi);
724251538Srpaulo		if (m0 == NULL)
725251538Srpaulo			m0 = m;
726251538Srpaulo		if (prevm == NULL)
727251538Srpaulo			prevm = m;
728251538Srpaulo		else {
729251538Srpaulo			prevm->m_next = m;
730251538Srpaulo			prevm = m;
731251538Srpaulo		}
732251538Srpaulo
733251538Srpaulo		/* Next chunk is 128-byte aligned. */
734251538Srpaulo		totlen = (totlen + 127) & ~127;
735251538Srpaulo		buf += totlen;
736251538Srpaulo		len -= totlen;
737251538Srpaulo	}
738251538Srpaulo
739251538Srpaulo	return (m0);
740251538Srpaulo}
741251538Srpaulo
742251538Srpaulostatic void
743251538Srpaulourtwn_bulk_rx_callback(struct usb_xfer *xfer, usb_error_t error)
744251538Srpaulo{
745251538Srpaulo	struct urtwn_softc *sc = usbd_xfer_softc(xfer);
746287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
747251538Srpaulo	struct ieee80211_frame *wh;
748251538Srpaulo	struct ieee80211_node *ni;
749251538Srpaulo	struct mbuf *m = NULL, *next;
750251538Srpaulo	struct urtwn_data *data;
751251538Srpaulo	int8_t nf;
752251538Srpaulo	int rssi = 1;
753251538Srpaulo
754251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
755251538Srpaulo
756251538Srpaulo	switch (USB_GET_STATE(xfer)) {
757251538Srpaulo	case USB_ST_TRANSFERRED:
758251538Srpaulo		data = STAILQ_FIRST(&sc->sc_rx_active);
759251538Srpaulo		if (data == NULL)
760251538Srpaulo			goto tr_setup;
761251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_rx_active, next);
762251538Srpaulo		m = urtwn_rxeof(xfer, data, &rssi, &nf);
763251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_rx_inactive, data, next);
764251538Srpaulo		/* FALLTHROUGH */
765251538Srpaulo	case USB_ST_SETUP:
766251538Srpaulotr_setup:
767251538Srpaulo		data = STAILQ_FIRST(&sc->sc_rx_inactive);
768251538Srpaulo		if (data == NULL) {
769251538Srpaulo			KASSERT(m == NULL, ("mbuf isn't NULL"));
770251538Srpaulo			return;
771251538Srpaulo		}
772251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_rx_inactive, next);
773251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_rx_active, data, next);
774251538Srpaulo		usbd_xfer_set_frame_data(xfer, 0, data->buf,
775251538Srpaulo		    usbd_xfer_max_len(xfer));
776251538Srpaulo		usbd_transfer_submit(xfer);
777251538Srpaulo
778251538Srpaulo		/*
779251538Srpaulo		 * To avoid LOR we should unlock our private mutex here to call
780251538Srpaulo		 * ieee80211_input() because here is at the end of a USB
781251538Srpaulo		 * callback and safe to unlock.
782251538Srpaulo		 */
783251538Srpaulo		URTWN_UNLOCK(sc);
784251538Srpaulo		while (m != NULL) {
785251538Srpaulo			next = m->m_next;
786251538Srpaulo			m->m_next = NULL;
787251538Srpaulo			wh = mtod(m, struct ieee80211_frame *);
788251538Srpaulo			ni = ieee80211_find_rxnode(ic,
789251538Srpaulo			    (struct ieee80211_frame_min *)wh);
790251538Srpaulo			nf = URTWN_NOISE_FLOOR;
791251538Srpaulo			if (ni != NULL) {
792289799Savos				(void)ieee80211_input(ni, m, rssi - nf, nf);
793251538Srpaulo				ieee80211_free_node(ni);
794289799Savos			} else {
795289799Savos				(void)ieee80211_input_all(ic, m, rssi - nf,
796289799Savos				    nf);
797289799Savos			}
798251538Srpaulo			m = next;
799251538Srpaulo		}
800251538Srpaulo		URTWN_LOCK(sc);
801251538Srpaulo		break;
802251538Srpaulo	default:
803251538Srpaulo		/* needs it to the inactive queue due to a error. */
804251538Srpaulo		data = STAILQ_FIRST(&sc->sc_rx_active);
805251538Srpaulo		if (data != NULL) {
806251538Srpaulo			STAILQ_REMOVE_HEAD(&sc->sc_rx_active, next);
807251538Srpaulo			STAILQ_INSERT_TAIL(&sc->sc_rx_inactive, data, next);
808251538Srpaulo		}
809251538Srpaulo		if (error != USB_ERR_CANCELLED) {
810251538Srpaulo			usbd_xfer_set_stall(xfer);
811287197Sglebius			counter_u64_add(ic->ic_ierrors, 1);
812251538Srpaulo			goto tr_setup;
813251538Srpaulo		}
814251538Srpaulo		break;
815251538Srpaulo	}
816251538Srpaulo}
817251538Srpaulo
818251538Srpaulostatic void
819289891Savosurtwn_txeof(struct urtwn_softc *sc, struct urtwn_data *data, int status)
820251538Srpaulo{
821251538Srpaulo
822251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
823289891Savos
824289891Savos	ieee80211_tx_complete(data->ni, data->m, status);
825289891Savos
826287197Sglebius	data->ni = NULL;
827287197Sglebius	data->m = NULL;
828289891Savos
829251538Srpaulo	sc->sc_txtimer = 0;
830289891Savos
831289891Savos	STAILQ_INSERT_TAIL(&sc->sc_tx_inactive, data, next);
832251538Srpaulo}
833251538Srpaulo
834289066Skevlostatic int
835289066Skevlourtwn_alloc_list(struct urtwn_softc *sc, struct urtwn_data data[],
836289066Skevlo    int ndata, int maxsz)
837289066Skevlo{
838289066Skevlo	int i, error;
839289066Skevlo
840289066Skevlo	for (i = 0; i < ndata; i++) {
841289066Skevlo		struct urtwn_data *dp = &data[i];
842289066Skevlo		dp->sc = sc;
843289066Skevlo		dp->m = NULL;
844289066Skevlo		dp->buf = malloc(maxsz, M_USBDEV, M_NOWAIT);
845289066Skevlo		if (dp->buf == NULL) {
846289066Skevlo			device_printf(sc->sc_dev,
847289066Skevlo			    "could not allocate buffer\n");
848289066Skevlo			error = ENOMEM;
849289066Skevlo			goto fail;
850289066Skevlo		}
851289066Skevlo		dp->ni = NULL;
852289066Skevlo	}
853289066Skevlo
854289066Skevlo	return (0);
855289066Skevlofail:
856289066Skevlo	urtwn_free_list(sc, data, ndata);
857289066Skevlo	return (error);
858289066Skevlo}
859289066Skevlo
860289066Skevlostatic int
861289066Skevlourtwn_alloc_rx_list(struct urtwn_softc *sc)
862289066Skevlo{
863289066Skevlo        int error, i;
864289066Skevlo
865289066Skevlo	error = urtwn_alloc_list(sc, sc->sc_rx, URTWN_RX_LIST_COUNT,
866289066Skevlo	    URTWN_RXBUFSZ);
867289066Skevlo	if (error != 0)
868289066Skevlo		return (error);
869289066Skevlo
870289066Skevlo	STAILQ_INIT(&sc->sc_rx_active);
871289066Skevlo	STAILQ_INIT(&sc->sc_rx_inactive);
872289066Skevlo
873289066Skevlo	for (i = 0; i < URTWN_RX_LIST_COUNT; i++)
874289066Skevlo		STAILQ_INSERT_HEAD(&sc->sc_rx_inactive, &sc->sc_rx[i], next);
875289066Skevlo
876289066Skevlo	return (0);
877289066Skevlo}
878289066Skevlo
879289066Skevlostatic int
880289066Skevlourtwn_alloc_tx_list(struct urtwn_softc *sc)
881289066Skevlo{
882289066Skevlo	int error, i;
883289066Skevlo
884289066Skevlo	error = urtwn_alloc_list(sc, sc->sc_tx, URTWN_TX_LIST_COUNT,
885289066Skevlo	    URTWN_TXBUFSZ);
886289066Skevlo	if (error != 0)
887289066Skevlo		return (error);
888289066Skevlo
889289066Skevlo	STAILQ_INIT(&sc->sc_tx_active);
890289066Skevlo	STAILQ_INIT(&sc->sc_tx_inactive);
891289066Skevlo	STAILQ_INIT(&sc->sc_tx_pending);
892289066Skevlo
893289066Skevlo	for (i = 0; i < URTWN_TX_LIST_COUNT; i++)
894289066Skevlo		STAILQ_INSERT_HEAD(&sc->sc_tx_inactive, &sc->sc_tx[i], next);
895289066Skevlo
896289066Skevlo	return (0);
897289066Skevlo}
898289066Skevlo
899251538Srpaulostatic void
900289066Skevlourtwn_free_list(struct urtwn_softc *sc, struct urtwn_data data[], int ndata)
901289066Skevlo{
902289066Skevlo	int i;
903289066Skevlo
904289066Skevlo	for (i = 0; i < ndata; i++) {
905289066Skevlo		struct urtwn_data *dp = &data[i];
906289066Skevlo
907289066Skevlo		if (dp->buf != NULL) {
908289066Skevlo			free(dp->buf, M_USBDEV);
909289066Skevlo			dp->buf = NULL;
910289066Skevlo		}
911289066Skevlo		if (dp->ni != NULL) {
912289066Skevlo			ieee80211_free_node(dp->ni);
913289066Skevlo			dp->ni = NULL;
914289066Skevlo		}
915289066Skevlo	}
916289066Skevlo}
917289066Skevlo
918289066Skevlostatic void
919289066Skevlourtwn_free_rx_list(struct urtwn_softc *sc)
920289066Skevlo{
921289066Skevlo	urtwn_free_list(sc, sc->sc_rx, URTWN_RX_LIST_COUNT);
922289066Skevlo}
923289066Skevlo
924289066Skevlostatic void
925289066Skevlourtwn_free_tx_list(struct urtwn_softc *sc)
926289066Skevlo{
927289066Skevlo	urtwn_free_list(sc, sc->sc_tx, URTWN_TX_LIST_COUNT);
928289066Skevlo}
929289066Skevlo
930289066Skevlostatic void
931251538Srpaulourtwn_bulk_tx_callback(struct usb_xfer *xfer, usb_error_t error)
932251538Srpaulo{
933251538Srpaulo	struct urtwn_softc *sc = usbd_xfer_softc(xfer);
934251538Srpaulo	struct urtwn_data *data;
935251538Srpaulo
936251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
937251538Srpaulo
938251538Srpaulo	switch (USB_GET_STATE(xfer)){
939251538Srpaulo	case USB_ST_TRANSFERRED:
940251538Srpaulo		data = STAILQ_FIRST(&sc->sc_tx_active);
941251538Srpaulo		if (data == NULL)
942251538Srpaulo			goto tr_setup;
943251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_tx_active, next);
944289891Savos		urtwn_txeof(sc, data, 0);
945251538Srpaulo		/* FALLTHROUGH */
946251538Srpaulo	case USB_ST_SETUP:
947251538Srpaulotr_setup:
948251538Srpaulo		data = STAILQ_FIRST(&sc->sc_tx_pending);
949251538Srpaulo		if (data == NULL) {
950251538Srpaulo			DPRINTF("%s: empty pending queue\n", __func__);
951288353Sadrian			goto finish;
952251538Srpaulo		}
953251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_tx_pending, next);
954251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_tx_active, data, next);
955251538Srpaulo		usbd_xfer_set_frame_data(xfer, 0, data->buf, data->buflen);
956251538Srpaulo		usbd_transfer_submit(xfer);
957251538Srpaulo		break;
958251538Srpaulo	default:
959251538Srpaulo		data = STAILQ_FIRST(&sc->sc_tx_active);
960251538Srpaulo		if (data == NULL)
961251538Srpaulo			goto tr_setup;
962289891Savos		STAILQ_REMOVE_HEAD(&sc->sc_tx_active, next);
963289891Savos		urtwn_txeof(sc, data, 1);
964251538Srpaulo		if (error != USB_ERR_CANCELLED) {
965251538Srpaulo			usbd_xfer_set_stall(xfer);
966251538Srpaulo			goto tr_setup;
967251538Srpaulo		}
968251538Srpaulo		break;
969251538Srpaulo	}
970288353Sadrianfinish:
971288353Sadrian	/* Kick-start more transmit */
972288353Sadrian	urtwn_start(sc);
973251538Srpaulo}
974251538Srpaulo
975251538Srpaulostatic struct urtwn_data *
976251538Srpaulo_urtwn_getbuf(struct urtwn_softc *sc)
977251538Srpaulo{
978251538Srpaulo	struct urtwn_data *bf;
979251538Srpaulo
980251538Srpaulo	bf = STAILQ_FIRST(&sc->sc_tx_inactive);
981251538Srpaulo	if (bf != NULL)
982251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_tx_inactive, next);
983251538Srpaulo	else
984251538Srpaulo		bf = NULL;
985251538Srpaulo	if (bf == NULL)
986251538Srpaulo		DPRINTF("%s: %s\n", __func__, "out of xmit buffers");
987251538Srpaulo	return (bf);
988251538Srpaulo}
989251538Srpaulo
990251538Srpaulostatic struct urtwn_data *
991251538Srpaulourtwn_getbuf(struct urtwn_softc *sc)
992251538Srpaulo{
993251538Srpaulo        struct urtwn_data *bf;
994251538Srpaulo
995251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
996251538Srpaulo
997251538Srpaulo	bf = _urtwn_getbuf(sc);
998287197Sglebius	if (bf == NULL)
999251538Srpaulo		DPRINTF("%s: stop queue\n", __func__);
1000251538Srpaulo	return (bf);
1001251538Srpaulo}
1002251538Srpaulo
1003251538Srpaulostatic int
1004251538Srpaulourtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
1005251538Srpaulo    int len)
1006251538Srpaulo{
1007251538Srpaulo	usb_device_request_t req;
1008251538Srpaulo
1009251538Srpaulo	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
1010251538Srpaulo	req.bRequest = R92C_REQ_REGS;
1011251538Srpaulo	USETW(req.wValue, addr);
1012251538Srpaulo	USETW(req.wIndex, 0);
1013251538Srpaulo	USETW(req.wLength, len);
1014251538Srpaulo	return (urtwn_do_request(sc, &req, buf));
1015251538Srpaulo}
1016251538Srpaulo
1017251538Srpaulostatic void
1018251538Srpaulourtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
1019251538Srpaulo{
1020251538Srpaulo	urtwn_write_region_1(sc, addr, &val, 1);
1021251538Srpaulo}
1022251538Srpaulo
1023251538Srpaulo
1024251538Srpaulostatic void
1025251538Srpaulourtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
1026251538Srpaulo{
1027251538Srpaulo	val = htole16(val);
1028251538Srpaulo	urtwn_write_region_1(sc, addr, (uint8_t *)&val, 2);
1029251538Srpaulo}
1030251538Srpaulo
1031251538Srpaulostatic void
1032251538Srpaulourtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
1033251538Srpaulo{
1034251538Srpaulo	val = htole32(val);
1035251538Srpaulo	urtwn_write_region_1(sc, addr, (uint8_t *)&val, 4);
1036251538Srpaulo}
1037251538Srpaulo
1038251538Srpaulostatic int
1039251538Srpaulourtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
1040251538Srpaulo    int len)
1041251538Srpaulo{
1042251538Srpaulo	usb_device_request_t req;
1043251538Srpaulo
1044251538Srpaulo	req.bmRequestType = UT_READ_VENDOR_DEVICE;
1045251538Srpaulo	req.bRequest = R92C_REQ_REGS;
1046251538Srpaulo	USETW(req.wValue, addr);
1047251538Srpaulo	USETW(req.wIndex, 0);
1048251538Srpaulo	USETW(req.wLength, len);
1049251538Srpaulo	return (urtwn_do_request(sc, &req, buf));
1050251538Srpaulo}
1051251538Srpaulo
1052251538Srpaulostatic uint8_t
1053251538Srpaulourtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
1054251538Srpaulo{
1055251538Srpaulo	uint8_t val;
1056251538Srpaulo
1057251538Srpaulo	if (urtwn_read_region_1(sc, addr, &val, 1) != 0)
1058251538Srpaulo		return (0xff);
1059251538Srpaulo	return (val);
1060251538Srpaulo}
1061251538Srpaulo
1062251538Srpaulostatic uint16_t
1063251538Srpaulourtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
1064251538Srpaulo{
1065251538Srpaulo	uint16_t val;
1066251538Srpaulo
1067251538Srpaulo	if (urtwn_read_region_1(sc, addr, (uint8_t *)&val, 2) != 0)
1068251538Srpaulo		return (0xffff);
1069251538Srpaulo	return (le16toh(val));
1070251538Srpaulo}
1071251538Srpaulo
1072251538Srpaulostatic uint32_t
1073251538Srpaulourtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
1074251538Srpaulo{
1075251538Srpaulo	uint32_t val;
1076251538Srpaulo
1077251538Srpaulo	if (urtwn_read_region_1(sc, addr, (uint8_t *)&val, 4) != 0)
1078251538Srpaulo		return (0xffffffff);
1079251538Srpaulo	return (le32toh(val));
1080251538Srpaulo}
1081251538Srpaulo
1082251538Srpaulostatic int
1083251538Srpaulourtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
1084251538Srpaulo{
1085251538Srpaulo	struct r92c_fw_cmd cmd;
1086251538Srpaulo	int ntries;
1087251538Srpaulo
1088251538Srpaulo	/* Wait for current FW box to be empty. */
1089251538Srpaulo	for (ntries = 0; ntries < 100; ntries++) {
1090251538Srpaulo		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << sc->fwcur)))
1091251538Srpaulo			break;
1092266472Shselasky		urtwn_ms_delay(sc);
1093251538Srpaulo	}
1094251538Srpaulo	if (ntries == 100) {
1095251538Srpaulo		device_printf(sc->sc_dev,
1096251538Srpaulo		    "could not send firmware command\n");
1097251538Srpaulo		return (ETIMEDOUT);
1098251538Srpaulo	}
1099251538Srpaulo	memset(&cmd, 0, sizeof(cmd));
1100251538Srpaulo	cmd.id = id;
1101251538Srpaulo	if (len > 3)
1102251538Srpaulo		cmd.id |= R92C_CMD_FLAG_EXT;
1103251538Srpaulo	KASSERT(len <= sizeof(cmd.msg), ("urtwn_fw_cmd\n"));
1104251538Srpaulo	memcpy(cmd.msg, buf, len);
1105251538Srpaulo
1106251538Srpaulo	/* Write the first word last since that will trigger the FW. */
1107251538Srpaulo	urtwn_write_region_1(sc, R92C_HMEBOX_EXT(sc->fwcur),
1108251538Srpaulo	    (uint8_t *)&cmd + 4, 2);
1109251538Srpaulo	urtwn_write_region_1(sc, R92C_HMEBOX(sc->fwcur),
1110251538Srpaulo	    (uint8_t *)&cmd + 0, 4);
1111251538Srpaulo
1112251538Srpaulo	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
1113251538Srpaulo	return (0);
1114251538Srpaulo}
1115251538Srpaulo
1116264912Skevlostatic __inline void
1117251538Srpaulourtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
1118251538Srpaulo{
1119264912Skevlo
1120264912Skevlo	sc->sc_rf_write(sc, chain, addr, val);
1121264912Skevlo}
1122264912Skevlo
1123264912Skevlostatic void
1124264912Skevlourtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1125264912Skevlo    uint32_t val)
1126264912Skevlo{
1127251538Srpaulo	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1128251538Srpaulo	    SM(R92C_LSSI_PARAM_ADDR, addr) |
1129251538Srpaulo	    SM(R92C_LSSI_PARAM_DATA, val));
1130251538Srpaulo}
1131251538Srpaulo
1132264912Skevlostatic void
1133264912Skevlourtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1134264912Skevlouint32_t val)
1135264912Skevlo{
1136264912Skevlo	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1137264912Skevlo	    SM(R88E_LSSI_PARAM_ADDR, addr) |
1138264912Skevlo	    SM(R92C_LSSI_PARAM_DATA, val));
1139264912Skevlo}
1140264912Skevlo
1141251538Srpaulostatic uint32_t
1142251538Srpaulourtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
1143251538Srpaulo{
1144251538Srpaulo	uint32_t reg[R92C_MAX_CHAINS], val;
1145251538Srpaulo
1146251538Srpaulo	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
1147251538Srpaulo	if (chain != 0)
1148251538Srpaulo		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
1149251538Srpaulo
1150251538Srpaulo	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
1151251538Srpaulo	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
1152266472Shselasky	urtwn_ms_delay(sc);
1153251538Srpaulo
1154251538Srpaulo	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
1155251538Srpaulo	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
1156251538Srpaulo	    R92C_HSSI_PARAM2_READ_EDGE);
1157266472Shselasky	urtwn_ms_delay(sc);
1158251538Srpaulo
1159251538Srpaulo	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
1160251538Srpaulo	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
1161266472Shselasky	urtwn_ms_delay(sc);
1162251538Srpaulo
1163251538Srpaulo	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI)
1164251538Srpaulo		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
1165251538Srpaulo	else
1166251538Srpaulo		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
1167251538Srpaulo	return (MS(val, R92C_LSSI_READBACK_DATA));
1168251538Srpaulo}
1169251538Srpaulo
1170251538Srpaulostatic int
1171251538Srpaulourtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
1172251538Srpaulo{
1173251538Srpaulo	int ntries;
1174251538Srpaulo
1175251538Srpaulo	urtwn_write_4(sc, R92C_LLT_INIT,
1176251538Srpaulo	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
1177251538Srpaulo	    SM(R92C_LLT_INIT_ADDR, addr) |
1178251538Srpaulo	    SM(R92C_LLT_INIT_DATA, data));
1179251538Srpaulo	/* Wait for write operation to complete. */
1180251538Srpaulo	for (ntries = 0; ntries < 20; ntries++) {
1181251538Srpaulo		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
1182251538Srpaulo		    R92C_LLT_INIT_OP_NO_ACTIVE)
1183251538Srpaulo			return (0);
1184266472Shselasky		urtwn_ms_delay(sc);
1185251538Srpaulo	}
1186251538Srpaulo	return (ETIMEDOUT);
1187251538Srpaulo}
1188251538Srpaulo
1189251538Srpaulostatic uint8_t
1190251538Srpaulourtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
1191251538Srpaulo{
1192251538Srpaulo	uint32_t reg;
1193251538Srpaulo	int ntries;
1194251538Srpaulo
1195251538Srpaulo	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
1196251538Srpaulo	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
1197251538Srpaulo	reg &= ~R92C_EFUSE_CTRL_VALID;
1198251538Srpaulo	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
1199251538Srpaulo	/* Wait for read operation to complete. */
1200251538Srpaulo	for (ntries = 0; ntries < 100; ntries++) {
1201251538Srpaulo		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
1202251538Srpaulo		if (reg & R92C_EFUSE_CTRL_VALID)
1203251538Srpaulo			return (MS(reg, R92C_EFUSE_CTRL_DATA));
1204266472Shselasky		urtwn_ms_delay(sc);
1205251538Srpaulo	}
1206281069Srpaulo	device_printf(sc->sc_dev,
1207251538Srpaulo	    "could not read efuse byte at address 0x%x\n", addr);
1208251538Srpaulo	return (0xff);
1209251538Srpaulo}
1210251538Srpaulo
1211251538Srpaulostatic void
1212251538Srpaulourtwn_efuse_read(struct urtwn_softc *sc)
1213251538Srpaulo{
1214251538Srpaulo	uint8_t *rom = (uint8_t *)&sc->rom;
1215251538Srpaulo	uint16_t addr = 0;
1216251538Srpaulo	uint32_t reg;
1217282623Skevlo	uint8_t off, msk;
1218251538Srpaulo	int i;
1219251538Srpaulo
1220264912Skevlo	urtwn_efuse_switch_power(sc);
1221264912Skevlo
1222251538Srpaulo	memset(&sc->rom, 0xff, sizeof(sc->rom));
1223251538Srpaulo	while (addr < 512) {
1224251538Srpaulo		reg = urtwn_efuse_read_1(sc, addr);
1225251538Srpaulo		if (reg == 0xff)
1226251538Srpaulo			break;
1227251538Srpaulo		addr++;
1228251538Srpaulo		off = reg >> 4;
1229251538Srpaulo		msk = reg & 0xf;
1230251538Srpaulo		for (i = 0; i < 4; i++) {
1231251538Srpaulo			if (msk & (1 << i))
1232251538Srpaulo				continue;
1233251538Srpaulo			rom[off * 8 + i * 2 + 0] =
1234251538Srpaulo			    urtwn_efuse_read_1(sc, addr);
1235251538Srpaulo			addr++;
1236251538Srpaulo			rom[off * 8 + i * 2 + 1] =
1237251538Srpaulo			    urtwn_efuse_read_1(sc, addr);
1238251538Srpaulo			addr++;
1239251538Srpaulo		}
1240251538Srpaulo	}
1241251538Srpaulo#ifdef URTWN_DEBUG
1242251538Srpaulo	if (urtwn_debug >= 2) {
1243251538Srpaulo		/* Dump ROM content. */
1244251538Srpaulo		printf("\n");
1245251538Srpaulo		for (i = 0; i < sizeof(sc->rom); i++)
1246251538Srpaulo			printf("%02x:", rom[i]);
1247251538Srpaulo		printf("\n");
1248251538Srpaulo	}
1249251538Srpaulo#endif
1250282623Skevlo	urtwn_write_1(sc, R92C_EFUSE_ACCESS, R92C_EFUSE_ACCESS_OFF);
1251282623Skevlo}
1252281592Skevlo
1253264912Skevlostatic void
1254264912Skevlourtwn_efuse_switch_power(struct urtwn_softc *sc)
1255264912Skevlo{
1256264912Skevlo	uint32_t reg;
1257251538Srpaulo
1258282623Skevlo	urtwn_write_1(sc, R92C_EFUSE_ACCESS, R92C_EFUSE_ACCESS_ON);
1259281918Skevlo
1260264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
1261264912Skevlo	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
1262264912Skevlo		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
1263264912Skevlo		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
1264264912Skevlo	}
1265264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
1266264912Skevlo	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
1267264912Skevlo		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
1268264912Skevlo		    reg | R92C_SYS_FUNC_EN_ELDR);
1269264912Skevlo	}
1270264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
1271264912Skevlo	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
1272264912Skevlo	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
1273264912Skevlo		urtwn_write_2(sc, R92C_SYS_CLKR,
1274264912Skevlo		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
1275264912Skevlo	}
1276264912Skevlo}
1277264912Skevlo
1278251538Srpaulostatic int
1279251538Srpaulourtwn_read_chipid(struct urtwn_softc *sc)
1280251538Srpaulo{
1281251538Srpaulo	uint32_t reg;
1282251538Srpaulo
1283264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
1284264912Skevlo		return (0);
1285264912Skevlo
1286251538Srpaulo	reg = urtwn_read_4(sc, R92C_SYS_CFG);
1287251538Srpaulo	if (reg & R92C_SYS_CFG_TRP_VAUX_EN)
1288251538Srpaulo		return (EIO);
1289251538Srpaulo
1290251538Srpaulo	if (reg & R92C_SYS_CFG_TYPE_92C) {
1291251538Srpaulo		sc->chip |= URTWN_CHIP_92C;
1292251538Srpaulo		/* Check if it is a castrated 8192C. */
1293251538Srpaulo		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
1294251538Srpaulo		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
1295251538Srpaulo		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R)
1296251538Srpaulo			sc->chip |= URTWN_CHIP_92C_1T2R;
1297251538Srpaulo	}
1298251538Srpaulo	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
1299251538Srpaulo		sc->chip |= URTWN_CHIP_UMC;
1300251538Srpaulo		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0)
1301251538Srpaulo			sc->chip |= URTWN_CHIP_UMC_A_CUT;
1302251538Srpaulo	}
1303251538Srpaulo	return (0);
1304251538Srpaulo}
1305251538Srpaulo
1306251538Srpaulostatic void
1307251538Srpaulourtwn_read_rom(struct urtwn_softc *sc)
1308251538Srpaulo{
1309251538Srpaulo	struct r92c_rom *rom = &sc->rom;
1310251538Srpaulo
1311251538Srpaulo	/* Read full ROM image. */
1312251538Srpaulo	urtwn_efuse_read(sc);
1313251538Srpaulo
1314251538Srpaulo	/* XXX Weird but this is what the vendor driver does. */
1315251538Srpaulo	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
1316251538Srpaulo	DPRINTF("PA setting=0x%x\n", sc->pa_setting);
1317251538Srpaulo
1318251538Srpaulo	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
1319251538Srpaulo
1320251538Srpaulo	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
1321251538Srpaulo	DPRINTF("regulatory type=%d\n", sc->regulatory);
1322287197Sglebius	IEEE80211_ADDR_COPY(sc->sc_ic.ic_macaddr, rom->macaddr);
1323251538Srpaulo
1324264912Skevlo	sc->sc_rf_write = urtwn_r92c_rf_write;
1325264912Skevlo	sc->sc_power_on = urtwn_r92c_power_on;
1326264912Skevlo	sc->sc_dma_init = urtwn_r92c_dma_init;
1327251538Srpaulo}
1328251538Srpaulo
1329264912Skevlostatic void
1330264912Skevlourtwn_r88e_read_rom(struct urtwn_softc *sc)
1331264912Skevlo{
1332264912Skevlo	uint8_t *rom = sc->r88e_rom;
1333264912Skevlo	uint16_t addr = 0;
1334264912Skevlo	uint32_t reg;
1335264912Skevlo	uint8_t off, msk, tmp;
1336264912Skevlo	int i;
1337264912Skevlo
1338264982Sandreast	off = 0;
1339264912Skevlo	urtwn_efuse_switch_power(sc);
1340264912Skevlo
1341264912Skevlo	/* Read full ROM image. */
1342264912Skevlo	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
1343281918Skevlo	while (addr < 512) {
1344264912Skevlo		reg = urtwn_efuse_read_1(sc, addr);
1345264912Skevlo		if (reg == 0xff)
1346264912Skevlo			break;
1347264912Skevlo		addr++;
1348264912Skevlo		if ((reg & 0x1f) == 0x0f) {
1349264912Skevlo			tmp = (reg & 0xe0) >> 5;
1350264912Skevlo			reg = urtwn_efuse_read_1(sc, addr);
1351264912Skevlo			if ((reg & 0x0f) != 0x0f)
1352264912Skevlo				off = ((reg & 0xf0) >> 1) | tmp;
1353264912Skevlo			addr++;
1354264912Skevlo		} else
1355264912Skevlo			off = reg >> 4;
1356264912Skevlo		msk = reg & 0xf;
1357264912Skevlo		for (i = 0; i < 4; i++) {
1358264912Skevlo			if (msk & (1 << i))
1359264912Skevlo				continue;
1360264912Skevlo			rom[off * 8 + i * 2 + 0] =
1361264912Skevlo			    urtwn_efuse_read_1(sc, addr);
1362264912Skevlo			addr++;
1363264912Skevlo			rom[off * 8 + i * 2 + 1] =
1364264912Skevlo			    urtwn_efuse_read_1(sc, addr);
1365264912Skevlo			addr++;
1366264912Skevlo		}
1367264912Skevlo	}
1368264912Skevlo
1369281918Skevlo	urtwn_write_1(sc, R92C_EFUSE_ACCESS, R92C_EFUSE_ACCESS_OFF);
1370281918Skevlo
1371264912Skevlo	addr = 0x10;
1372264912Skevlo	for (i = 0; i < 6; i++)
1373264912Skevlo		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
1374264912Skevlo	for (i = 0; i < 5; i++)
1375264912Skevlo		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
1376264912Skevlo	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
1377264912Skevlo	if (sc->bw20_tx_pwr_diff & 0x08)
1378264912Skevlo		sc->bw20_tx_pwr_diff |= 0xf0;
1379264912Skevlo	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
1380264912Skevlo	if (sc->ofdm_tx_pwr_diff & 0x08)
1381264912Skevlo		sc->ofdm_tx_pwr_diff |= 0xf0;
1382264912Skevlo	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
1383287197Sglebius	IEEE80211_ADDR_COPY(sc->sc_ic.ic_macaddr, &sc->r88e_rom[0xd7]);
1384264912Skevlo
1385264912Skevlo	sc->sc_rf_write = urtwn_r88e_rf_write;
1386264912Skevlo	sc->sc_power_on = urtwn_r88e_power_on;
1387264912Skevlo	sc->sc_dma_init = urtwn_r88e_dma_init;
1388264912Skevlo}
1389264912Skevlo
1390251538Srpaulo/*
1391251538Srpaulo * Initialize rate adaptation in firmware.
1392251538Srpaulo */
1393251538Srpaulostatic int
1394251538Srpaulourtwn_ra_init(struct urtwn_softc *sc)
1395251538Srpaulo{
1396287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
1397251538Srpaulo	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
1398251538Srpaulo	struct ieee80211_node *ni;
1399251538Srpaulo	struct ieee80211_rateset *rs;
1400251538Srpaulo	struct r92c_fw_cmd_macid_cfg cmd;
1401251538Srpaulo	uint32_t rates, basicrates;
1402251538Srpaulo	uint8_t mode;
1403251538Srpaulo	int maxrate, maxbasicrate, error, i, j;
1404251538Srpaulo
1405251538Srpaulo	ni = ieee80211_ref_node(vap->iv_bss);
1406251538Srpaulo	rs = &ni->ni_rates;
1407251538Srpaulo
1408251538Srpaulo	/* Get normal and basic rates mask. */
1409251538Srpaulo	rates = basicrates = 0;
1410251538Srpaulo	maxrate = maxbasicrate = 0;
1411251538Srpaulo	for (i = 0; i < rs->rs_nrates; i++) {
1412251538Srpaulo		/* Convert 802.11 rate to HW rate index. */
1413289758Savos		for (j = 0; j < nitems(ridx2rate); j++)
1414289758Savos			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) ==
1415289758Savos			    ridx2rate[j])
1416251538Srpaulo				break;
1417289758Savos		if (j == nitems(ridx2rate))	/* Unknown rate, skip. */
1418251538Srpaulo			continue;
1419251538Srpaulo		rates |= 1 << j;
1420251538Srpaulo		if (j > maxrate)
1421251538Srpaulo			maxrate = j;
1422251538Srpaulo		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
1423251538Srpaulo			basicrates |= 1 << j;
1424251538Srpaulo			if (j > maxbasicrate)
1425251538Srpaulo				maxbasicrate = j;
1426251538Srpaulo		}
1427251538Srpaulo	}
1428251538Srpaulo	if (ic->ic_curmode == IEEE80211_MODE_11B)
1429251538Srpaulo		mode = R92C_RAID_11B;
1430251538Srpaulo	else
1431251538Srpaulo		mode = R92C_RAID_11BG;
1432251538Srpaulo	DPRINTF("mode=0x%x rates=0x%08x, basicrates=0x%08x\n",
1433251538Srpaulo	    mode, rates, basicrates);
1434251538Srpaulo
1435251538Srpaulo	/* Set rates mask for group addressed frames. */
1436251538Srpaulo	cmd.macid = URTWN_MACID_BC | URTWN_MACID_VALID;
1437251538Srpaulo	cmd.mask = htole32(mode << 28 | basicrates);
1438251538Srpaulo	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
1439251538Srpaulo	if (error != 0) {
1440252401Srpaulo		ieee80211_free_node(ni);
1441251538Srpaulo		device_printf(sc->sc_dev,
1442251538Srpaulo		    "could not add broadcast station\n");
1443251538Srpaulo		return (error);
1444251538Srpaulo	}
1445251538Srpaulo	/* Set initial MRR rate. */
1446251538Srpaulo	DPRINTF("maxbasicrate=%d\n", maxbasicrate);
1447251538Srpaulo	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BC),
1448251538Srpaulo	    maxbasicrate);
1449251538Srpaulo
1450251538Srpaulo	/* Set rates mask for unicast frames. */
1451251538Srpaulo	cmd.macid = URTWN_MACID_BSS | URTWN_MACID_VALID;
1452251538Srpaulo	cmd.mask = htole32(mode << 28 | rates);
1453251538Srpaulo	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
1454251538Srpaulo	if (error != 0) {
1455252401Srpaulo		ieee80211_free_node(ni);
1456251538Srpaulo		device_printf(sc->sc_dev, "could not add BSS station\n");
1457251538Srpaulo		return (error);
1458251538Srpaulo	}
1459251538Srpaulo	/* Set initial MRR rate. */
1460251538Srpaulo	DPRINTF("maxrate=%d\n", maxrate);
1461251538Srpaulo	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BSS),
1462251538Srpaulo	    maxrate);
1463251538Srpaulo
1464251538Srpaulo	/* Indicate highest supported rate. */
1465252403Srpaulo	ni->ni_txrate = rs->rs_rates[rs->rs_nrates - 1];
1466252401Srpaulo	ieee80211_free_node(ni);
1467252401Srpaulo
1468251538Srpaulo	return (0);
1469251538Srpaulo}
1470251538Srpaulo
1471251538Srpaulovoid
1472251538Srpaulourtwn_tsf_sync_enable(struct urtwn_softc *sc)
1473251538Srpaulo{
1474287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
1475251538Srpaulo	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
1476251538Srpaulo	struct ieee80211_node *ni = vap->iv_bss;
1477251538Srpaulo
1478251538Srpaulo	uint64_t tsf;
1479251538Srpaulo
1480251538Srpaulo	/* Enable TSF synchronization. */
1481251538Srpaulo	urtwn_write_1(sc, R92C_BCN_CTRL,
1482251538Srpaulo	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
1483251538Srpaulo
1484251538Srpaulo	urtwn_write_1(sc, R92C_BCN_CTRL,
1485251538Srpaulo	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
1486251538Srpaulo
1487251538Srpaulo	/* Set initial TSF. */
1488251538Srpaulo	memcpy(&tsf, ni->ni_tstamp.data, 8);
1489251538Srpaulo	tsf = le64toh(tsf);
1490251538Srpaulo	tsf = tsf - (tsf % (vap->iv_bss->ni_intval * IEEE80211_DUR_TU));
1491251538Srpaulo	tsf -= IEEE80211_DUR_TU;
1492251538Srpaulo	urtwn_write_4(sc, R92C_TSFTR + 0, tsf);
1493251538Srpaulo	urtwn_write_4(sc, R92C_TSFTR + 4, tsf >> 32);
1494251538Srpaulo
1495251538Srpaulo	urtwn_write_1(sc, R92C_BCN_CTRL,
1496251538Srpaulo	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
1497251538Srpaulo}
1498251538Srpaulo
1499251538Srpaulostatic void
1500251538Srpaulourtwn_set_led(struct urtwn_softc *sc, int led, int on)
1501251538Srpaulo{
1502251538Srpaulo	uint8_t reg;
1503281069Srpaulo
1504251538Srpaulo	if (led == URTWN_LED_LINK) {
1505264912Skevlo		if (sc->chip & URTWN_CHIP_88E) {
1506264912Skevlo			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
1507264912Skevlo			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
1508264912Skevlo			if (!on) {
1509264912Skevlo				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
1510264912Skevlo				urtwn_write_1(sc, R92C_LEDCFG2,
1511264912Skevlo				    reg | R92C_LEDCFG0_DIS);
1512264912Skevlo				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
1513264912Skevlo				    urtwn_read_1(sc, R92C_MAC_PINMUX_CFG) &
1514264912Skevlo				    0xfe);
1515264912Skevlo			}
1516264912Skevlo		} else {
1517264912Skevlo			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
1518264912Skevlo			if (!on)
1519264912Skevlo				reg |= R92C_LEDCFG0_DIS;
1520264912Skevlo			urtwn_write_1(sc, R92C_LEDCFG0, reg);
1521264912Skevlo		}
1522264912Skevlo		sc->ledlink = on;       /* Save LED state. */
1523251538Srpaulo	}
1524251538Srpaulo}
1525251538Srpaulo
1526289811Savosstatic void
1527289811Savosurtwn_set_mode(struct urtwn_softc *sc, uint8_t mode)
1528289811Savos{
1529289811Savos	uint8_t reg;
1530289811Savos
1531289811Savos	reg = urtwn_read_1(sc, R92C_MSR);
1532289811Savos	reg = (reg & ~R92C_MSR_MASK) | mode;
1533289811Savos	urtwn_write_1(sc, R92C_MSR, reg);
1534289811Savos}
1535289811Savos
1536251538Srpaulostatic int
1537251538Srpaulourtwn_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
1538251538Srpaulo{
1539251538Srpaulo	struct urtwn_vap *uvp = URTWN_VAP(vap);
1540251538Srpaulo	struct ieee80211com *ic = vap->iv_ic;
1541286949Sadrian	struct urtwn_softc *sc = ic->ic_softc;
1542251538Srpaulo	struct ieee80211_node *ni;
1543251538Srpaulo	enum ieee80211_state ostate;
1544289821Shselasky	uint32_t reg;
1545251538Srpaulo
1546251538Srpaulo	ostate = vap->iv_state;
1547251538Srpaulo	DPRINTF("%s -> %s\n", ieee80211_state_name[ostate],
1548251538Srpaulo	    ieee80211_state_name[nstate]);
1549251538Srpaulo
1550251538Srpaulo	IEEE80211_UNLOCK(ic);
1551251538Srpaulo	URTWN_LOCK(sc);
1552251538Srpaulo	callout_stop(&sc->sc_watchdog_ch);
1553251538Srpaulo
1554251538Srpaulo	if (ostate == IEEE80211_S_RUN) {
1555251538Srpaulo		/* Turn link LED off. */
1556251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, 0);
1557251538Srpaulo
1558251538Srpaulo		/* Set media status to 'No Link'. */
1559289811Savos		urtwn_set_mode(sc, R92C_MSR_NOLINK);
1560251538Srpaulo
1561251538Srpaulo		/* Stop Rx of data frames. */
1562251538Srpaulo		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
1563251538Srpaulo
1564251538Srpaulo		/* Rest TSF. */
1565251538Srpaulo		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
1566251538Srpaulo
1567251538Srpaulo		/* Disable TSF synchronization. */
1568251538Srpaulo		urtwn_write_1(sc, R92C_BCN_CTRL,
1569251538Srpaulo		    urtwn_read_1(sc, R92C_BCN_CTRL) |
1570251538Srpaulo		    R92C_BCN_CTRL_DIS_TSF_UDT0);
1571251538Srpaulo
1572251538Srpaulo		/* Reset EDCA parameters. */
1573251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
1574251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
1575251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
1576251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
1577251538Srpaulo	}
1578251538Srpaulo
1579251538Srpaulo	switch (nstate) {
1580251538Srpaulo	case IEEE80211_S_INIT:
1581251538Srpaulo		/* Turn link LED off. */
1582251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, 0);
1583251538Srpaulo		break;
1584251538Srpaulo	case IEEE80211_S_SCAN:
1585251538Srpaulo		if (ostate != IEEE80211_S_SCAN) {
1586251538Srpaulo			/* Allow Rx from any BSSID. */
1587251538Srpaulo			urtwn_write_4(sc, R92C_RCR,
1588251538Srpaulo			    urtwn_read_4(sc, R92C_RCR) &
1589251538Srpaulo			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
1590251538Srpaulo
1591251538Srpaulo			/* Set gain for scanning. */
1592251538Srpaulo			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
1593251538Srpaulo			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
1594251538Srpaulo			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
1595251538Srpaulo
1596264912Skevlo			if (!(sc->chip & URTWN_CHIP_88E)) {
1597264912Skevlo				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
1598264912Skevlo				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
1599264912Skevlo				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
1600264912Skevlo			}
1601251538Srpaulo		}
1602251538Srpaulo		/* Pause AC Tx queues. */
1603251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE,
1604251538Srpaulo		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
1605251538Srpaulo		break;
1606251538Srpaulo	case IEEE80211_S_AUTH:
1607251538Srpaulo		/* Set initial gain under link. */
1608251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
1609251538Srpaulo		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
1610251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
1611251538Srpaulo
1612264912Skevlo		if (!(sc->chip & URTWN_CHIP_88E)) {
1613264912Skevlo			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
1614264912Skevlo			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
1615264912Skevlo			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
1616264912Skevlo		}
1617251538Srpaulo		urtwn_set_chan(sc, ic->ic_curchan, NULL);
1618251538Srpaulo		break;
1619251538Srpaulo	case IEEE80211_S_RUN:
1620251538Srpaulo		if (vap->iv_opmode == IEEE80211_M_MONITOR) {
1621251538Srpaulo			/* Enable Rx of data frames. */
1622251538Srpaulo			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
1623251538Srpaulo
1624289173Skevlo			/* Enable Rx of ctrl frames. */
1625289173Skevlo			urtwn_write_2(sc, R92C_RXFLTMAP1, 0xffff);
1626289173Skevlo
1627289173Skevlo			/*
1628289173Skevlo			 * Accept data/control/management frames
1629289173Skevlo			 * from any BSSID.
1630289173Skevlo			 */
1631289173Skevlo			urtwn_write_4(sc, R92C_RCR,
1632289173Skevlo			    (urtwn_read_4(sc, R92C_RCR) & ~(R92C_RCR_APM |
1633289173Skevlo			    R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN)) |
1634289173Skevlo			    R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF |
1635289173Skevlo			    R92C_RCR_AAP);
1636289173Skevlo
1637251538Srpaulo			/* Turn link LED on. */
1638251538Srpaulo			urtwn_set_led(sc, URTWN_LED_LINK, 1);
1639251538Srpaulo			break;
1640251538Srpaulo		}
1641251538Srpaulo
1642251538Srpaulo		ni = ieee80211_ref_node(vap->iv_bss);
1643251538Srpaulo		/* Set media status to 'Associated'. */
1644289811Savos		urtwn_set_mode(sc, R92C_MSR_INFRA);
1645251538Srpaulo
1646251538Srpaulo		/* Set BSSID. */
1647251538Srpaulo		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
1648251538Srpaulo		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
1649251538Srpaulo
1650251538Srpaulo		if (ic->ic_curmode == IEEE80211_MODE_11B)
1651251538Srpaulo			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
1652251538Srpaulo		else	/* 802.11b/g */
1653251538Srpaulo			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
1654251538Srpaulo
1655251538Srpaulo		/* Enable Rx of data frames. */
1656251538Srpaulo		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
1657251538Srpaulo
1658251538Srpaulo		/* Flush all AC queues. */
1659251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE, 0);
1660251538Srpaulo
1661251538Srpaulo		/* Set beacon interval. */
1662251538Srpaulo		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
1663251538Srpaulo
1664251538Srpaulo		/* Allow Rx from our BSSID only. */
1665251538Srpaulo		urtwn_write_4(sc, R92C_RCR,
1666251538Srpaulo		    urtwn_read_4(sc, R92C_RCR) |
1667251538Srpaulo		    R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
1668251538Srpaulo
1669251538Srpaulo		/* Enable TSF synchronization. */
1670251538Srpaulo		urtwn_tsf_sync_enable(sc);
1671251538Srpaulo
1672251538Srpaulo		urtwn_write_1(sc, R92C_SIFS_CCK + 1, 10);
1673251538Srpaulo		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, 10);
1674251538Srpaulo		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, 10);
1675251538Srpaulo		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, 10);
1676251538Srpaulo		urtwn_write_1(sc, R92C_R2T_SIFS + 1, 10);
1677251538Srpaulo		urtwn_write_1(sc, R92C_T2T_SIFS + 1, 10);
1678251538Srpaulo
1679251538Srpaulo		/* Intialize rate adaptation. */
1680264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
1681264912Skevlo			ni->ni_txrate =
1682264912Skevlo			    ni->ni_rates.rs_rates[ni->ni_rates.rs_nrates-1];
1683281069Srpaulo		else
1684264912Skevlo			urtwn_ra_init(sc);
1685251538Srpaulo		/* Turn link LED on. */
1686251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, 1);
1687251538Srpaulo
1688251538Srpaulo		sc->avg_pwdb = -1;	/* Reset average RSSI. */
1689251538Srpaulo		/* Reset temperature calibration state machine. */
1690251538Srpaulo		sc->thcal_state = 0;
1691251538Srpaulo		sc->thcal_lctemp = 0;
1692251538Srpaulo		ieee80211_free_node(ni);
1693251538Srpaulo		break;
1694251538Srpaulo	default:
1695251538Srpaulo		break;
1696251538Srpaulo	}
1697251538Srpaulo	URTWN_UNLOCK(sc);
1698251538Srpaulo	IEEE80211_LOCK(ic);
1699251538Srpaulo	return(uvp->newstate(vap, nstate, arg));
1700251538Srpaulo}
1701251538Srpaulo
1702251538Srpaulostatic void
1703251538Srpaulourtwn_watchdog(void *arg)
1704251538Srpaulo{
1705251538Srpaulo	struct urtwn_softc *sc = arg;
1706251538Srpaulo
1707251538Srpaulo	if (sc->sc_txtimer > 0) {
1708251538Srpaulo		if (--sc->sc_txtimer == 0) {
1709251538Srpaulo			device_printf(sc->sc_dev, "device timeout\n");
1710287197Sglebius			counter_u64_add(sc->sc_ic.ic_oerrors, 1);
1711251538Srpaulo			return;
1712251538Srpaulo		}
1713251538Srpaulo		callout_reset(&sc->sc_watchdog_ch, hz, urtwn_watchdog, sc);
1714251538Srpaulo	}
1715251538Srpaulo}
1716251538Srpaulo
1717251538Srpaulostatic void
1718251538Srpaulourtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
1719251538Srpaulo{
1720251538Srpaulo	int pwdb;
1721251538Srpaulo
1722251538Srpaulo	/* Convert antenna signal to percentage. */
1723251538Srpaulo	if (rssi <= -100 || rssi >= 20)
1724251538Srpaulo		pwdb = 0;
1725251538Srpaulo	else if (rssi >= 0)
1726251538Srpaulo		pwdb = 100;
1727251538Srpaulo	else
1728251538Srpaulo		pwdb = 100 + rssi;
1729264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
1730289758Savos		if (rate <= URTWN_RIDX_CCK11) {
1731264912Skevlo			/* CCK gain is smaller than OFDM/MCS gain. */
1732264912Skevlo			pwdb += 6;
1733264912Skevlo			if (pwdb > 100)
1734264912Skevlo				pwdb = 100;
1735264912Skevlo			if (pwdb <= 14)
1736264912Skevlo				pwdb -= 4;
1737264912Skevlo			else if (pwdb <= 26)
1738264912Skevlo				pwdb -= 8;
1739264912Skevlo			else if (pwdb <= 34)
1740264912Skevlo				pwdb -= 6;
1741264912Skevlo			else if (pwdb <= 42)
1742264912Skevlo				pwdb -= 2;
1743264912Skevlo		}
1744251538Srpaulo	}
1745251538Srpaulo	if (sc->avg_pwdb == -1)	/* Init. */
1746251538Srpaulo		sc->avg_pwdb = pwdb;
1747251538Srpaulo	else if (sc->avg_pwdb < pwdb)
1748251538Srpaulo		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
1749251538Srpaulo	else
1750251538Srpaulo		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
1751251538Srpaulo	DPRINTFN(4, "PWDB=%d EMA=%d\n", pwdb, sc->avg_pwdb);
1752251538Srpaulo}
1753251538Srpaulo
1754251538Srpaulostatic int8_t
1755251538Srpaulourtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
1756251538Srpaulo{
1757251538Srpaulo	static const int8_t cckoff[] = { 16, -12, -26, -46 };
1758251538Srpaulo	struct r92c_rx_phystat *phy;
1759251538Srpaulo	struct r92c_rx_cck *cck;
1760251538Srpaulo	uint8_t rpt;
1761251538Srpaulo	int8_t rssi;
1762251538Srpaulo
1763289758Savos	if (rate <= URTWN_RIDX_CCK11) {
1764251538Srpaulo		cck = (struct r92c_rx_cck *)physt;
1765251538Srpaulo		if (sc->sc_flags & URTWN_FLAG_CCK_HIPWR) {
1766251538Srpaulo			rpt = (cck->agc_rpt >> 5) & 0x3;
1767251538Srpaulo			rssi = (cck->agc_rpt & 0x1f) << 1;
1768251538Srpaulo		} else {
1769251538Srpaulo			rpt = (cck->agc_rpt >> 6) & 0x3;
1770251538Srpaulo			rssi = cck->agc_rpt & 0x3e;
1771251538Srpaulo		}
1772251538Srpaulo		rssi = cckoff[rpt] - rssi;
1773251538Srpaulo	} else {	/* OFDM/HT. */
1774251538Srpaulo		phy = (struct r92c_rx_phystat *)physt;
1775251538Srpaulo		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
1776251538Srpaulo	}
1777251538Srpaulo	return (rssi);
1778251538Srpaulo}
1779251538Srpaulo
1780264912Skevlostatic int8_t
1781264912Skevlourtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
1782264912Skevlo{
1783264912Skevlo	struct r92c_rx_phystat *phy;
1784264912Skevlo	struct r88e_rx_cck *cck;
1785264912Skevlo	uint8_t cck_agc_rpt, lna_idx, vga_idx;
1786264912Skevlo	int8_t rssi;
1787264912Skevlo
1788264972Skevlo	rssi = 0;
1789289758Savos	if (rate <= URTWN_RIDX_CCK11) {
1790264912Skevlo		cck = (struct r88e_rx_cck *)physt;
1791264912Skevlo		cck_agc_rpt = cck->agc_rpt;
1792264912Skevlo		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
1793281069Srpaulo		vga_idx = cck_agc_rpt & 0x1f;
1794264912Skevlo		switch (lna_idx) {
1795264912Skevlo		case 7:
1796264912Skevlo			if (vga_idx <= 27)
1797264912Skevlo				rssi = -100 + 2* (27 - vga_idx);
1798264912Skevlo			else
1799264912Skevlo				rssi = -100;
1800264912Skevlo			break;
1801264912Skevlo		case 6:
1802264912Skevlo			rssi = -48 + 2 * (2 - vga_idx);
1803264912Skevlo			break;
1804264912Skevlo		case 5:
1805264912Skevlo			rssi = -42 + 2 * (7 - vga_idx);
1806264912Skevlo			break;
1807264912Skevlo		case 4:
1808264912Skevlo			rssi = -36 + 2 * (7 - vga_idx);
1809264912Skevlo			break;
1810264912Skevlo		case 3:
1811264912Skevlo			rssi = -24 + 2 * (7 - vga_idx);
1812264912Skevlo			break;
1813264912Skevlo		case 2:
1814264912Skevlo			rssi = -12 + 2 * (5 - vga_idx);
1815264912Skevlo			break;
1816264912Skevlo		case 1:
1817264912Skevlo			rssi = 8 - (2 * vga_idx);
1818264912Skevlo			break;
1819264912Skevlo		case 0:
1820264912Skevlo			rssi = 14 - (2 * vga_idx);
1821264912Skevlo			break;
1822264912Skevlo		}
1823264912Skevlo		rssi += 6;
1824264912Skevlo	} else {	/* OFDM/HT. */
1825264912Skevlo		phy = (struct r92c_rx_phystat *)physt;
1826264912Skevlo		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
1827264912Skevlo	}
1828264912Skevlo	return (rssi);
1829264912Skevlo}
1830264912Skevlo
1831251538Srpaulostatic int
1832281069Srpaulourtwn_tx_start(struct urtwn_softc *sc, struct ieee80211_node *ni,
1833251538Srpaulo    struct mbuf *m0, struct urtwn_data *data)
1834251538Srpaulo{
1835251538Srpaulo	struct ieee80211_frame *wh;
1836251538Srpaulo	struct ieee80211_key *k;
1837287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
1838251538Srpaulo	struct ieee80211vap *vap = ni->ni_vap;
1839251538Srpaulo	struct usb_xfer *xfer;
1840251538Srpaulo	struct r92c_tx_desc *txd;
1841251538Srpaulo	uint8_t raid, type;
1842251538Srpaulo	uint16_t sum;
1843288534Sadrian	int i, xferlen;
1844251538Srpaulo	struct usb_xfer *urtwn_pipes[4] = {
1845251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_BE],
1846251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_BK],
1847251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_VI],
1848251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_VO]
1849251538Srpaulo	};
1850251538Srpaulo
1851251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
1852251538Srpaulo
1853251538Srpaulo	/*
1854251538Srpaulo	 * Software crypto.
1855251538Srpaulo	 */
1856251538Srpaulo	wh = mtod(m0, struct ieee80211_frame *);
1857264912Skevlo	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
1858264912Skevlo
1859260444Skevlo	if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) {
1860251538Srpaulo		k = ieee80211_crypto_encap(ni, m0);
1861251538Srpaulo		if (k == NULL) {
1862251538Srpaulo			device_printf(sc->sc_dev,
1863251538Srpaulo			    "ieee80211_crypto_encap returns NULL.\n");
1864251538Srpaulo			/* XXX we don't expect the fragmented frames */
1865251538Srpaulo			return (ENOBUFS);
1866251538Srpaulo		}
1867251538Srpaulo
1868251538Srpaulo		/* in case packet header moved, reset pointer */
1869251538Srpaulo		wh = mtod(m0, struct ieee80211_frame *);
1870251538Srpaulo	}
1871281069Srpaulo
1872264912Skevlo	switch (type) {
1873251538Srpaulo	case IEEE80211_FC0_TYPE_CTL:
1874251538Srpaulo	case IEEE80211_FC0_TYPE_MGT:
1875251538Srpaulo		xfer = sc->sc_xfer[URTWN_BULK_TX_VO];
1876251538Srpaulo		break;
1877251538Srpaulo	default:
1878251538Srpaulo		KASSERT(M_WME_GETAC(m0) < 4,
1879251538Srpaulo		    ("unsupported WME pipe %d", M_WME_GETAC(m0)));
1880251538Srpaulo		xfer = urtwn_pipes[M_WME_GETAC(m0)];
1881251538Srpaulo		break;
1882251538Srpaulo	}
1883281069Srpaulo
1884251538Srpaulo	/* Fill Tx descriptor. */
1885251538Srpaulo	txd = (struct r92c_tx_desc *)data->buf;
1886251538Srpaulo	memset(txd, 0, sizeof(*txd));
1887251538Srpaulo
1888251538Srpaulo	txd->txdw0 |= htole32(
1889251538Srpaulo	    SM(R92C_TXDW0_PKTLEN, m0->m_pkthdr.len) |
1890251538Srpaulo	    SM(R92C_TXDW0_OFFSET, sizeof(*txd)) |
1891251538Srpaulo	    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
1892251538Srpaulo	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
1893251538Srpaulo		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
1894251538Srpaulo	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
1895251538Srpaulo	    type == IEEE80211_FC0_TYPE_DATA) {
1896251538Srpaulo		if (ic->ic_curmode == IEEE80211_MODE_11B)
1897251538Srpaulo			raid = R92C_RAID_11B;
1898251538Srpaulo		else
1899251538Srpaulo			raid = R92C_RAID_11BG;
1900264912Skevlo		if (sc->chip & URTWN_CHIP_88E) {
1901264912Skevlo			txd->txdw1 |= htole32(
1902264912Skevlo			    SM(R88E_TXDW1_MACID, URTWN_MACID_BSS) |
1903264912Skevlo			    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_BE) |
1904264912Skevlo			    SM(R92C_TXDW1_RAID, raid));
1905264912Skevlo			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
1906264912Skevlo		} else {
1907264912Skevlo			txd->txdw1 |= htole32(
1908264912Skevlo			    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
1909264912Skevlo			    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_BE) |
1910264912Skevlo		 	    SM(R92C_TXDW1_RAID, raid) | R92C_TXDW1_AGGBK);
1911264912Skevlo		}
1912251538Srpaulo		if (ic->ic_flags & IEEE80211_F_USEPROT) {
1913251538Srpaulo			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
1914251538Srpaulo				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
1915251538Srpaulo				    R92C_TXDW4_HWRTSEN);
1916251538Srpaulo			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
1917251538Srpaulo				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
1918251538Srpaulo				    R92C_TXDW4_HWRTSEN);
1919251538Srpaulo			}
1920251538Srpaulo		}
1921251538Srpaulo		/* Send RTS at OFDM24. */
1922289758Savos		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE,
1923289758Savos		    URTWN_RIDX_OFDM24));
1924251538Srpaulo		txd->txdw5 |= htole32(0x0001ff00);
1925251538Srpaulo		/* Send data at OFDM54. */
1926289758Savos		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE,
1927289758Savos		    URTWN_RIDX_OFDM54));
1928251538Srpaulo	} else {
1929251538Srpaulo		txd->txdw1 |= htole32(
1930251538Srpaulo		    SM(R92C_TXDW1_MACID, 0) |
1931251538Srpaulo		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
1932251538Srpaulo		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
1933251538Srpaulo
1934251538Srpaulo		/* Force CCK1. */
1935251538Srpaulo		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
1936289758Savos		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE,
1937289758Savos		    URTWN_RIDX_CCK1));
1938251538Srpaulo	}
1939251538Srpaulo	/* Set sequence number (already little endian). */
1940251538Srpaulo	txd->txdseq |= *(uint16_t *)wh->i_seq;
1941251538Srpaulo
1942288534Sadrian	if (!IEEE80211_QOS_HAS_SEQ(wh)) {
1943251538Srpaulo		/* Use HW sequence numbering for non-QoS frames. */
1944251538Srpaulo		txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
1945251538Srpaulo		txd->txdseq |= htole16(0x8000);
1946251538Srpaulo	} else
1947251538Srpaulo		txd->txdw4 |= htole32(R92C_TXDW4_QOS);
1948251538Srpaulo
1949251538Srpaulo	/* Compute Tx descriptor checksum. */
1950251538Srpaulo	sum = 0;
1951251538Srpaulo	for (i = 0; i < sizeof(*txd) / 2; i++)
1952251538Srpaulo		sum ^= ((uint16_t *)txd)[i];
1953251538Srpaulo	txd->txdsum = sum; 	/* NB: already little endian. */
1954251538Srpaulo
1955251538Srpaulo	if (ieee80211_radiotap_active_vap(vap)) {
1956251538Srpaulo		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
1957251538Srpaulo
1958251538Srpaulo		tap->wt_flags = 0;
1959251538Srpaulo		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
1960251538Srpaulo		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
1961251538Srpaulo		ieee80211_radiotap_tx(vap, m0);
1962251538Srpaulo	}
1963251538Srpaulo
1964251538Srpaulo	xferlen = sizeof(*txd) + m0->m_pkthdr.len;
1965251538Srpaulo	m_copydata(m0, 0, m0->m_pkthdr.len, (caddr_t)&txd[1]);
1966251538Srpaulo
1967251538Srpaulo	data->buflen = xferlen;
1968251538Srpaulo	data->ni = ni;
1969251538Srpaulo	data->m = m0;
1970251538Srpaulo
1971251538Srpaulo	STAILQ_INSERT_TAIL(&sc->sc_tx_pending, data, next);
1972251538Srpaulo	usbd_transfer_start(xfer);
1973251538Srpaulo	return (0);
1974251538Srpaulo}
1975251538Srpaulo
1976287197Sglebiusstatic int
1977287197Sglebiusurtwn_transmit(struct ieee80211com *ic, struct mbuf *m)
1978251538Srpaulo{
1979287197Sglebius	struct urtwn_softc *sc = ic->ic_softc;
1980287197Sglebius	int error;
1981261863Srpaulo
1982261863Srpaulo	URTWN_LOCK(sc);
1983287197Sglebius	if ((sc->sc_flags & URTWN_RUNNING) == 0) {
1984287197Sglebius		URTWN_UNLOCK(sc);
1985287197Sglebius		return (ENXIO);
1986287197Sglebius	}
1987287197Sglebius	error = mbufq_enqueue(&sc->sc_snd, m);
1988287197Sglebius	if (error) {
1989287197Sglebius		URTWN_UNLOCK(sc);
1990287197Sglebius		return (error);
1991287197Sglebius	}
1992287197Sglebius	urtwn_start(sc);
1993261863Srpaulo	URTWN_UNLOCK(sc);
1994287197Sglebius
1995287197Sglebius	return (0);
1996261863Srpaulo}
1997261863Srpaulo
1998261863Srpaulostatic void
1999287197Sglebiusurtwn_start(struct urtwn_softc *sc)
2000261863Srpaulo{
2001251538Srpaulo	struct ieee80211_node *ni;
2002251538Srpaulo	struct mbuf *m;
2003251538Srpaulo	struct urtwn_data *bf;
2004251538Srpaulo
2005261863Srpaulo	URTWN_ASSERT_LOCKED(sc);
2006287197Sglebius	while ((m = mbufq_dequeue(&sc->sc_snd)) != NULL) {
2007251538Srpaulo		bf = urtwn_getbuf(sc);
2008251538Srpaulo		if (bf == NULL) {
2009287197Sglebius			mbufq_prepend(&sc->sc_snd, m);
2010251538Srpaulo			break;
2011251538Srpaulo		}
2012251538Srpaulo		ni = (struct ieee80211_node *)m->m_pkthdr.rcvif;
2013251538Srpaulo		m->m_pkthdr.rcvif = NULL;
2014251538Srpaulo		if (urtwn_tx_start(sc, ni, m, bf) != 0) {
2015287197Sglebius			if_inc_counter(ni->ni_vap->iv_ifp,
2016287197Sglebius			    IFCOUNTER_OERRORS, 1);
2017251538Srpaulo			STAILQ_INSERT_HEAD(&sc->sc_tx_inactive, bf, next);
2018288353Sadrian			m_freem(m);
2019251538Srpaulo			ieee80211_free_node(ni);
2020251538Srpaulo			break;
2021251538Srpaulo		}
2022251538Srpaulo		sc->sc_txtimer = 5;
2023251538Srpaulo		callout_reset(&sc->sc_watchdog_ch, hz, urtwn_watchdog, sc);
2024251538Srpaulo	}
2025251538Srpaulo}
2026251538Srpaulo
2027287197Sglebiusstatic void
2028287197Sglebiusurtwn_parent(struct ieee80211com *ic)
2029251538Srpaulo{
2030286949Sadrian	struct urtwn_softc *sc = ic->ic_softc;
2031287197Sglebius	int startall = 0;
2032251538Srpaulo
2033263153Skevlo	URTWN_LOCK(sc);
2034287197Sglebius	if (sc->sc_flags & URTWN_DETACHED) {
2035287197Sglebius		URTWN_UNLOCK(sc);
2036287197Sglebius		return;
2037287197Sglebius	}
2038287197Sglebius	if (ic->ic_nrunning > 0) {
2039287197Sglebius		if ((sc->sc_flags & URTWN_RUNNING) == 0) {
2040287197Sglebius			urtwn_init(sc);
2041287197Sglebius			startall = 1;
2042287197Sglebius		}
2043287197Sglebius	} else if (sc->sc_flags & URTWN_RUNNING)
2044287197Sglebius		urtwn_stop(sc);
2045263153Skevlo	URTWN_UNLOCK(sc);
2046263153Skevlo
2047287197Sglebius	if (startall)
2048287197Sglebius		ieee80211_start_all(ic);
2049251538Srpaulo}
2050251538Srpaulo
2051264912Skevlostatic __inline int
2052251538Srpaulourtwn_power_on(struct urtwn_softc *sc)
2053251538Srpaulo{
2054264912Skevlo
2055264912Skevlo	return sc->sc_power_on(sc);
2056264912Skevlo}
2057264912Skevlo
2058264912Skevlostatic int
2059264912Skevlourtwn_r92c_power_on(struct urtwn_softc *sc)
2060264912Skevlo{
2061251538Srpaulo	uint32_t reg;
2062251538Srpaulo	int ntries;
2063251538Srpaulo
2064251538Srpaulo	/* Wait for autoload done bit. */
2065251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2066251538Srpaulo		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
2067251538Srpaulo			break;
2068266472Shselasky		urtwn_ms_delay(sc);
2069251538Srpaulo	}
2070251538Srpaulo	if (ntries == 1000) {
2071251538Srpaulo		device_printf(sc->sc_dev,
2072251538Srpaulo		    "timeout waiting for chip autoload\n");
2073251538Srpaulo		return (ETIMEDOUT);
2074251538Srpaulo	}
2075251538Srpaulo
2076251538Srpaulo	/* Unlock ISO/CLK/Power control register. */
2077251538Srpaulo	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
2078251538Srpaulo	/* Move SPS into PWM mode. */
2079251538Srpaulo	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
2080266472Shselasky	urtwn_ms_delay(sc);
2081251538Srpaulo
2082251538Srpaulo	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
2083251538Srpaulo	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
2084251538Srpaulo		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
2085251538Srpaulo		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
2086266472Shselasky		urtwn_ms_delay(sc);
2087251538Srpaulo		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
2088251538Srpaulo		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
2089251538Srpaulo		    ~R92C_SYS_ISO_CTRL_MD2PP);
2090251538Srpaulo	}
2091251538Srpaulo
2092251538Srpaulo	/* Auto enable WLAN. */
2093251538Srpaulo	urtwn_write_2(sc, R92C_APS_FSMCO,
2094251538Srpaulo	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
2095251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2096262822Skevlo		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
2097262822Skevlo		    R92C_APS_FSMCO_APFM_ONMAC))
2098251538Srpaulo			break;
2099266472Shselasky		urtwn_ms_delay(sc);
2100251538Srpaulo	}
2101251538Srpaulo	if (ntries == 1000) {
2102251538Srpaulo		device_printf(sc->sc_dev,
2103251538Srpaulo		    "timeout waiting for MAC auto ON\n");
2104251538Srpaulo		return (ETIMEDOUT);
2105251538Srpaulo	}
2106251538Srpaulo
2107251538Srpaulo	/* Enable radio, GPIO and LED functions. */
2108251538Srpaulo	urtwn_write_2(sc, R92C_APS_FSMCO,
2109251538Srpaulo	    R92C_APS_FSMCO_AFSM_HSUS |
2110251538Srpaulo	    R92C_APS_FSMCO_PDN_EN |
2111251538Srpaulo	    R92C_APS_FSMCO_PFM_ALDN);
2112251538Srpaulo	/* Release RF digital isolation. */
2113251538Srpaulo	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
2114251538Srpaulo	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
2115251538Srpaulo
2116251538Srpaulo	/* Initialize MAC. */
2117251538Srpaulo	urtwn_write_1(sc, R92C_APSD_CTRL,
2118251538Srpaulo	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
2119251538Srpaulo	for (ntries = 0; ntries < 200; ntries++) {
2120251538Srpaulo		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
2121251538Srpaulo		    R92C_APSD_CTRL_OFF_STATUS))
2122251538Srpaulo			break;
2123266472Shselasky		urtwn_ms_delay(sc);
2124251538Srpaulo	}
2125251538Srpaulo	if (ntries == 200) {
2126251538Srpaulo		device_printf(sc->sc_dev,
2127251538Srpaulo		    "timeout waiting for MAC initialization\n");
2128251538Srpaulo		return (ETIMEDOUT);
2129251538Srpaulo	}
2130251538Srpaulo
2131251538Srpaulo	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
2132251538Srpaulo	reg = urtwn_read_2(sc, R92C_CR);
2133251538Srpaulo	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
2134251538Srpaulo	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
2135251538Srpaulo	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
2136251538Srpaulo	    R92C_CR_ENSEC;
2137251538Srpaulo	urtwn_write_2(sc, R92C_CR, reg);
2138251538Srpaulo
2139251538Srpaulo	urtwn_write_1(sc, 0xfe10, 0x19);
2140251538Srpaulo	return (0);
2141251538Srpaulo}
2142251538Srpaulo
2143251538Srpaulostatic int
2144264912Skevlourtwn_r88e_power_on(struct urtwn_softc *sc)
2145264912Skevlo{
2146264912Skevlo	uint32_t reg;
2147264912Skevlo	int ntries;
2148264912Skevlo
2149264912Skevlo	/* Wait for power ready bit. */
2150264912Skevlo	for (ntries = 0; ntries < 5000; ntries++) {
2151281918Skevlo		if (urtwn_read_4(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_SUS_HOST)
2152264912Skevlo			break;
2153266472Shselasky		urtwn_ms_delay(sc);
2154264912Skevlo	}
2155264912Skevlo	if (ntries == 5000) {
2156264912Skevlo		device_printf(sc->sc_dev,
2157264912Skevlo		    "timeout waiting for chip power up\n");
2158264912Skevlo		return (ETIMEDOUT);
2159264912Skevlo	}
2160264912Skevlo
2161264912Skevlo	/* Reset BB. */
2162264912Skevlo	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
2163264912Skevlo	    urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
2164264912Skevlo	    R92C_SYS_FUNC_EN_BB_GLB_RST));
2165264912Skevlo
2166281918Skevlo	urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 2,
2167281918Skevlo	    urtwn_read_1(sc, R92C_AFE_XTAL_CTRL + 2) | 0x80);
2168264912Skevlo
2169264912Skevlo	/* Disable HWPDN. */
2170281918Skevlo	urtwn_write_2(sc, R92C_APS_FSMCO,
2171281918Skevlo	    urtwn_read_2(sc, R92C_APS_FSMCO) & ~R92C_APS_FSMCO_APDM_HPDN);
2172264912Skevlo
2173264912Skevlo	/* Disable WL suspend. */
2174281918Skevlo	urtwn_write_2(sc, R92C_APS_FSMCO,
2175281918Skevlo	    urtwn_read_2(sc, R92C_APS_FSMCO) &
2176281918Skevlo	    ~(R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_AFSM_PCIE));
2177264912Skevlo
2178281918Skevlo	urtwn_write_2(sc, R92C_APS_FSMCO,
2179281918Skevlo	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
2180264912Skevlo	for (ntries = 0; ntries < 5000; ntries++) {
2181281918Skevlo		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
2182281918Skevlo		    R92C_APS_FSMCO_APFM_ONMAC))
2183264912Skevlo			break;
2184266472Shselasky		urtwn_ms_delay(sc);
2185264912Skevlo	}
2186264912Skevlo	if (ntries == 5000)
2187264912Skevlo		return (ETIMEDOUT);
2188264912Skevlo
2189264912Skevlo	/* Enable LDO normal mode. */
2190281918Skevlo	urtwn_write_1(sc, R92C_LPLDO_CTRL,
2191281918Skevlo	    urtwn_read_1(sc, R92C_LPLDO_CTRL) & ~0x10);
2192264912Skevlo
2193264912Skevlo	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
2194264912Skevlo	urtwn_write_2(sc, R92C_CR, 0);
2195264912Skevlo	reg = urtwn_read_2(sc, R92C_CR);
2196264912Skevlo	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
2197264912Skevlo	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
2198264912Skevlo	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
2199264912Skevlo	urtwn_write_2(sc, R92C_CR, reg);
2200264912Skevlo
2201264912Skevlo	return (0);
2202264912Skevlo}
2203264912Skevlo
2204264912Skevlostatic int
2205251538Srpaulourtwn_llt_init(struct urtwn_softc *sc)
2206251538Srpaulo{
2207264912Skevlo	int i, error, page_count, pktbuf_count;
2208251538Srpaulo
2209264912Skevlo	page_count = (sc->chip & URTWN_CHIP_88E) ?
2210264912Skevlo	    R88E_TX_PAGE_COUNT : R92C_TX_PAGE_COUNT;
2211264912Skevlo	pktbuf_count = (sc->chip & URTWN_CHIP_88E) ?
2212264912Skevlo	    R88E_TXPKTBUF_COUNT : R92C_TXPKTBUF_COUNT;
2213264912Skevlo
2214264912Skevlo	/* Reserve pages [0; page_count]. */
2215264912Skevlo	for (i = 0; i < page_count; i++) {
2216251538Srpaulo		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
2217251538Srpaulo			return (error);
2218251538Srpaulo	}
2219251538Srpaulo	/* NB: 0xff indicates end-of-list. */
2220251538Srpaulo	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
2221251538Srpaulo		return (error);
2222251538Srpaulo	/*
2223264912Skevlo	 * Use pages [page_count + 1; pktbuf_count - 1]
2224251538Srpaulo	 * as ring buffer.
2225251538Srpaulo	 */
2226264912Skevlo	for (++i; i < pktbuf_count - 1; i++) {
2227251538Srpaulo		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
2228251538Srpaulo			return (error);
2229251538Srpaulo	}
2230251538Srpaulo	/* Make the last page point to the beginning of the ring buffer. */
2231264912Skevlo	error = urtwn_llt_write(sc, i, page_count + 1);
2232251538Srpaulo	return (error);
2233251538Srpaulo}
2234251538Srpaulo
2235251538Srpaulostatic void
2236251538Srpaulourtwn_fw_reset(struct urtwn_softc *sc)
2237251538Srpaulo{
2238251538Srpaulo	uint16_t reg;
2239251538Srpaulo	int ntries;
2240251538Srpaulo
2241251538Srpaulo	/* Tell 8051 to reset itself. */
2242251538Srpaulo	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
2243251538Srpaulo
2244251538Srpaulo	/* Wait until 8051 resets by itself. */
2245251538Srpaulo	for (ntries = 0; ntries < 100; ntries++) {
2246251538Srpaulo		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
2247251538Srpaulo		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
2248251538Srpaulo			return;
2249266472Shselasky		urtwn_ms_delay(sc);
2250251538Srpaulo	}
2251251538Srpaulo	/* Force 8051 reset. */
2252251538Srpaulo	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
2253251538Srpaulo}
2254251538Srpaulo
2255264912Skevlostatic void
2256264912Skevlourtwn_r88e_fw_reset(struct urtwn_softc *sc)
2257264912Skevlo{
2258264912Skevlo	uint16_t reg;
2259264912Skevlo
2260264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
2261264912Skevlo	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
2262264912Skevlo	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
2263264912Skevlo}
2264264912Skevlo
2265251538Srpaulostatic int
2266251538Srpaulourtwn_fw_loadpage(struct urtwn_softc *sc, int page, const uint8_t *buf, int len)
2267251538Srpaulo{
2268251538Srpaulo	uint32_t reg;
2269251538Srpaulo	int off, mlen, error = 0;
2270251538Srpaulo
2271251538Srpaulo	reg = urtwn_read_4(sc, R92C_MCUFWDL);
2272251538Srpaulo	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
2273251538Srpaulo	urtwn_write_4(sc, R92C_MCUFWDL, reg);
2274251538Srpaulo
2275251538Srpaulo	off = R92C_FW_START_ADDR;
2276251538Srpaulo	while (len > 0) {
2277251538Srpaulo		if (len > 196)
2278251538Srpaulo			mlen = 196;
2279251538Srpaulo		else if (len > 4)
2280251538Srpaulo			mlen = 4;
2281251538Srpaulo		else
2282251538Srpaulo			mlen = 1;
2283251538Srpaulo		/* XXX fix this deconst */
2284281069Srpaulo		error = urtwn_write_region_1(sc, off,
2285251538Srpaulo		    __DECONST(uint8_t *, buf), mlen);
2286251538Srpaulo		if (error != 0)
2287251538Srpaulo			break;
2288251538Srpaulo		off += mlen;
2289251538Srpaulo		buf += mlen;
2290251538Srpaulo		len -= mlen;
2291251538Srpaulo	}
2292251538Srpaulo	return (error);
2293251538Srpaulo}
2294251538Srpaulo
2295251538Srpaulostatic int
2296251538Srpaulourtwn_load_firmware(struct urtwn_softc *sc)
2297251538Srpaulo{
2298251538Srpaulo	const struct firmware *fw;
2299251538Srpaulo	const struct r92c_fw_hdr *hdr;
2300251538Srpaulo	const char *imagename;
2301251538Srpaulo	const u_char *ptr;
2302251538Srpaulo	size_t len;
2303251538Srpaulo	uint32_t reg;
2304251538Srpaulo	int mlen, ntries, page, error;
2305251538Srpaulo
2306264864Skevlo	URTWN_UNLOCK(sc);
2307251538Srpaulo	/* Read firmware image from the filesystem. */
2308264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2309264912Skevlo		imagename = "urtwn-rtl8188eufw";
2310264912Skevlo	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
2311264912Skevlo		    URTWN_CHIP_UMC_A_CUT)
2312251538Srpaulo		imagename = "urtwn-rtl8192cfwU";
2313251538Srpaulo	else
2314251538Srpaulo		imagename = "urtwn-rtl8192cfwT";
2315251538Srpaulo
2316251538Srpaulo	fw = firmware_get(imagename);
2317264864Skevlo	URTWN_LOCK(sc);
2318251538Srpaulo	if (fw == NULL) {
2319251538Srpaulo		device_printf(sc->sc_dev,
2320251538Srpaulo		    "failed loadfirmware of file %s\n", imagename);
2321251538Srpaulo		return (ENOENT);
2322251538Srpaulo	}
2323251538Srpaulo
2324251538Srpaulo	len = fw->datasize;
2325251538Srpaulo
2326251538Srpaulo	if (len < sizeof(*hdr)) {
2327251538Srpaulo		device_printf(sc->sc_dev, "firmware too short\n");
2328251538Srpaulo		error = EINVAL;
2329251538Srpaulo		goto fail;
2330251538Srpaulo	}
2331251538Srpaulo	ptr = fw->data;
2332251538Srpaulo	hdr = (const struct r92c_fw_hdr *)ptr;
2333251538Srpaulo	/* Check if there is a valid FW header and skip it. */
2334251538Srpaulo	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
2335264912Skevlo	    (le16toh(hdr->signature) >> 4) == 0x88e ||
2336251538Srpaulo	    (le16toh(hdr->signature) >> 4) == 0x92c) {
2337251538Srpaulo		DPRINTF("FW V%d.%d %02d-%02d %02d:%02d\n",
2338251538Srpaulo		    le16toh(hdr->version), le16toh(hdr->subversion),
2339251538Srpaulo		    hdr->month, hdr->date, hdr->hour, hdr->minute);
2340251538Srpaulo		ptr += sizeof(*hdr);
2341251538Srpaulo		len -= sizeof(*hdr);
2342251538Srpaulo	}
2343251538Srpaulo
2344264912Skevlo	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
2345264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
2346264912Skevlo			urtwn_r88e_fw_reset(sc);
2347264912Skevlo		else
2348264912Skevlo			urtwn_fw_reset(sc);
2349251538Srpaulo		urtwn_write_1(sc, R92C_MCUFWDL, 0);
2350251538Srpaulo	}
2351264912Skevlo
2352268487Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
2353268487Skevlo		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
2354268487Skevlo		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
2355268487Skevlo		    R92C_SYS_FUNC_EN_CPUEN);
2356268487Skevlo	}
2357251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL,
2358251538Srpaulo	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
2359251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL + 2,
2360251538Srpaulo	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
2361251538Srpaulo
2362263154Skevlo	/* Reset the FWDL checksum. */
2363263154Skevlo	urtwn_write_1(sc, R92C_MCUFWDL,
2364263154Skevlo	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
2365263154Skevlo
2366251538Srpaulo	for (page = 0; len > 0; page++) {
2367251538Srpaulo		mlen = min(len, R92C_FW_PAGE_SIZE);
2368251538Srpaulo		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
2369251538Srpaulo		if (error != 0) {
2370251538Srpaulo			device_printf(sc->sc_dev,
2371251538Srpaulo			    "could not load firmware page\n");
2372251538Srpaulo			goto fail;
2373251538Srpaulo		}
2374251538Srpaulo		ptr += mlen;
2375251538Srpaulo		len -= mlen;
2376251538Srpaulo	}
2377251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL,
2378251538Srpaulo	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
2379251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
2380251538Srpaulo
2381251538Srpaulo	/* Wait for checksum report. */
2382251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2383251538Srpaulo		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
2384251538Srpaulo			break;
2385266472Shselasky		urtwn_ms_delay(sc);
2386251538Srpaulo	}
2387251538Srpaulo	if (ntries == 1000) {
2388251538Srpaulo		device_printf(sc->sc_dev,
2389251538Srpaulo		    "timeout waiting for checksum report\n");
2390251538Srpaulo		error = ETIMEDOUT;
2391251538Srpaulo		goto fail;
2392251538Srpaulo	}
2393251538Srpaulo
2394251538Srpaulo	reg = urtwn_read_4(sc, R92C_MCUFWDL);
2395251538Srpaulo	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
2396251538Srpaulo	urtwn_write_4(sc, R92C_MCUFWDL, reg);
2397264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2398264912Skevlo		urtwn_r88e_fw_reset(sc);
2399251538Srpaulo	/* Wait for firmware readiness. */
2400251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2401251538Srpaulo		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
2402251538Srpaulo			break;
2403266472Shselasky		urtwn_ms_delay(sc);
2404251538Srpaulo	}
2405251538Srpaulo	if (ntries == 1000) {
2406251538Srpaulo		device_printf(sc->sc_dev,
2407251538Srpaulo		    "timeout waiting for firmware readiness\n");
2408251538Srpaulo		error = ETIMEDOUT;
2409251538Srpaulo		goto fail;
2410251538Srpaulo	}
2411251538Srpaulofail:
2412251538Srpaulo	firmware_put(fw, FIRMWARE_UNLOAD);
2413251538Srpaulo	return (error);
2414251538Srpaulo}
2415251538Srpaulo
2416264912Skevlostatic __inline int
2417251538Srpaulourtwn_dma_init(struct urtwn_softc *sc)
2418251538Srpaulo{
2419281069Srpaulo
2420264912Skevlo	return sc->sc_dma_init(sc);
2421264912Skevlo}
2422264912Skevlo
2423264912Skevlostatic int
2424264912Skevlourtwn_r92c_dma_init(struct urtwn_softc *sc)
2425264912Skevlo{
2426251538Srpaulo	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
2427251538Srpaulo	uint32_t reg;
2428251538Srpaulo	int error;
2429251538Srpaulo
2430251538Srpaulo	/* Initialize LLT table. */
2431251538Srpaulo	error = urtwn_llt_init(sc);
2432251538Srpaulo	if (error != 0)
2433251538Srpaulo		return (error);
2434251538Srpaulo
2435251538Srpaulo	/* Get Tx queues to USB endpoints mapping. */
2436251538Srpaulo	hashq = hasnq = haslq = 0;
2437251538Srpaulo	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
2438251538Srpaulo	DPRINTFN(2, "USB endpoints mapping 0x%x\n", reg);
2439251538Srpaulo	if (MS(reg, R92C_USB_EP_HQ) != 0)
2440251538Srpaulo		hashq = 1;
2441251538Srpaulo	if (MS(reg, R92C_USB_EP_NQ) != 0)
2442251538Srpaulo		hasnq = 1;
2443251538Srpaulo	if (MS(reg, R92C_USB_EP_LQ) != 0)
2444251538Srpaulo		haslq = 1;
2445251538Srpaulo	nqueues = hashq + hasnq + haslq;
2446251538Srpaulo	if (nqueues == 0)
2447251538Srpaulo		return (EIO);
2448251538Srpaulo	/* Get the number of pages for each queue. */
2449251538Srpaulo	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
2450251538Srpaulo	/* The remaining pages are assigned to the high priority queue. */
2451251538Srpaulo	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
2452251538Srpaulo
2453251538Srpaulo	/* Set number of pages for normal priority queue. */
2454251538Srpaulo	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
2455251538Srpaulo	urtwn_write_4(sc, R92C_RQPN,
2456251538Srpaulo	    /* Set number of pages for public queue. */
2457251538Srpaulo	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
2458251538Srpaulo	    /* Set number of pages for high priority queue. */
2459251538Srpaulo	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
2460251538Srpaulo	    /* Set number of pages for low priority queue. */
2461251538Srpaulo	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
2462251538Srpaulo	    /* Load values. */
2463251538Srpaulo	    R92C_RQPN_LD);
2464251538Srpaulo
2465251538Srpaulo	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
2466251538Srpaulo	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
2467251538Srpaulo	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
2468251538Srpaulo	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
2469251538Srpaulo	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
2470251538Srpaulo
2471251538Srpaulo	/* Set queue to USB pipe mapping. */
2472251538Srpaulo	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
2473251538Srpaulo	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
2474251538Srpaulo	if (nqueues == 1) {
2475251538Srpaulo		if (hashq)
2476251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
2477251538Srpaulo		else if (hasnq)
2478251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
2479251538Srpaulo		else
2480251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
2481251538Srpaulo	} else if (nqueues == 2) {
2482251538Srpaulo		/* All 2-endpoints configs have a high priority queue. */
2483251538Srpaulo		if (!hashq)
2484251538Srpaulo			return (EIO);
2485251538Srpaulo		if (hasnq)
2486251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
2487251538Srpaulo		else
2488251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
2489251538Srpaulo	} else
2490251538Srpaulo		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
2491251538Srpaulo	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
2492251538Srpaulo
2493251538Srpaulo	/* Set Tx/Rx transfer page boundary. */
2494251538Srpaulo	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
2495251538Srpaulo
2496251538Srpaulo	/* Set Tx/Rx transfer page size. */
2497251538Srpaulo	urtwn_write_1(sc, R92C_PBP,
2498251538Srpaulo	    SM(R92C_PBP_PSRX, R92C_PBP_128) |
2499251538Srpaulo	    SM(R92C_PBP_PSTX, R92C_PBP_128));
2500251538Srpaulo	return (0);
2501251538Srpaulo}
2502251538Srpaulo
2503264912Skevlostatic int
2504264912Skevlourtwn_r88e_dma_init(struct urtwn_softc *sc)
2505264912Skevlo{
2506264912Skevlo	struct usb_interface *iface;
2507264912Skevlo	uint32_t reg;
2508264912Skevlo	int nqueues;
2509264912Skevlo	int error;
2510264912Skevlo
2511264912Skevlo	/* Initialize LLT table. */
2512264912Skevlo	error = urtwn_llt_init(sc);
2513264912Skevlo	if (error != 0)
2514264912Skevlo		return (error);
2515264912Skevlo
2516264912Skevlo	/* Get Tx queues to USB endpoints mapping. */
2517264912Skevlo	iface = usbd_get_iface(sc->sc_udev, 0);
2518264912Skevlo	nqueues = iface->idesc->bNumEndpoints - 1;
2519264912Skevlo	if (nqueues == 0)
2520264912Skevlo		return (EIO);
2521264912Skevlo
2522264912Skevlo	/* Set number of pages for normal priority queue. */
2523264912Skevlo	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
2524264912Skevlo	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
2525264912Skevlo
2526264912Skevlo	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
2527264912Skevlo	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
2528264912Skevlo	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
2529264912Skevlo	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
2530264912Skevlo	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
2531264912Skevlo
2532264912Skevlo	/* Set queue to USB pipe mapping. */
2533264912Skevlo	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
2534264912Skevlo	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
2535264912Skevlo	if (nqueues == 1)
2536264912Skevlo		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
2537264912Skevlo	else if (nqueues == 2)
2538264912Skevlo		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
2539264912Skevlo	else
2540264912Skevlo		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
2541264912Skevlo	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
2542264912Skevlo
2543264912Skevlo	/* Set Tx/Rx transfer page boundary. */
2544264912Skevlo	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
2545264912Skevlo
2546264912Skevlo	/* Set Tx/Rx transfer page size. */
2547264912Skevlo	urtwn_write_1(sc, R92C_PBP,
2548264912Skevlo	    SM(R92C_PBP_PSRX, R92C_PBP_128) |
2549264912Skevlo	    SM(R92C_PBP_PSTX, R92C_PBP_128));
2550264912Skevlo
2551264912Skevlo	return (0);
2552264912Skevlo}
2553264912Skevlo
2554251538Srpaulostatic void
2555251538Srpaulourtwn_mac_init(struct urtwn_softc *sc)
2556251538Srpaulo{
2557251538Srpaulo	int i;
2558251538Srpaulo
2559251538Srpaulo	/* Write MAC initialization values. */
2560264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
2561264912Skevlo		for (i = 0; i < nitems(rtl8188eu_mac); i++) {
2562264912Skevlo			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
2563264912Skevlo			    rtl8188eu_mac[i].val);
2564264912Skevlo		}
2565264912Skevlo		urtwn_write_1(sc, R92C_MAX_AGGR_NUM, 0x07);
2566264912Skevlo	} else {
2567264912Skevlo		for (i = 0; i < nitems(rtl8192cu_mac); i++)
2568264912Skevlo			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
2569264912Skevlo			    rtl8192cu_mac[i].val);
2570264912Skevlo	}
2571251538Srpaulo}
2572251538Srpaulo
2573251538Srpaulostatic void
2574251538Srpaulourtwn_bb_init(struct urtwn_softc *sc)
2575251538Srpaulo{
2576251538Srpaulo	const struct urtwn_bb_prog *prog;
2577251538Srpaulo	uint32_t reg;
2578264912Skevlo	uint8_t crystalcap;
2579251538Srpaulo	int i;
2580251538Srpaulo
2581251538Srpaulo	/* Enable BB and RF. */
2582251538Srpaulo	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
2583251538Srpaulo	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
2584251538Srpaulo	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
2585251538Srpaulo	    R92C_SYS_FUNC_EN_DIO_RF);
2586251538Srpaulo
2587264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E))
2588264912Skevlo		urtwn_write_2(sc, R92C_AFE_PLL_CTRL, 0xdb83);
2589251538Srpaulo
2590251538Srpaulo	urtwn_write_1(sc, R92C_RF_CTRL,
2591251538Srpaulo	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
2592251538Srpaulo	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
2593251538Srpaulo	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
2594251538Srpaulo	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
2595251538Srpaulo
2596264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
2597264912Skevlo		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
2598264912Skevlo		urtwn_write_1(sc, 0x15, 0xe9);
2599264912Skevlo		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
2600264912Skevlo	}
2601251538Srpaulo
2602251538Srpaulo	/* Select BB programming based on board type. */
2603264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2604264912Skevlo		prog = &rtl8188eu_bb_prog;
2605264912Skevlo	else if (!(sc->chip & URTWN_CHIP_92C)) {
2606251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_MINICARD)
2607251538Srpaulo			prog = &rtl8188ce_bb_prog;
2608251538Srpaulo		else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA)
2609251538Srpaulo			prog = &rtl8188ru_bb_prog;
2610251538Srpaulo		else
2611251538Srpaulo			prog = &rtl8188cu_bb_prog;
2612251538Srpaulo	} else {
2613251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_MINICARD)
2614251538Srpaulo			prog = &rtl8192ce_bb_prog;
2615251538Srpaulo		else
2616251538Srpaulo			prog = &rtl8192cu_bb_prog;
2617251538Srpaulo	}
2618251538Srpaulo	/* Write BB initialization values. */
2619251538Srpaulo	for (i = 0; i < prog->count; i++) {
2620251538Srpaulo		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
2621266472Shselasky		urtwn_ms_delay(sc);
2622251538Srpaulo	}
2623251538Srpaulo
2624251538Srpaulo	if (sc->chip & URTWN_CHIP_92C_1T2R) {
2625251538Srpaulo		/* 8192C 1T only configuration. */
2626251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
2627251538Srpaulo		reg = (reg & ~0x00000003) | 0x2;
2628251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
2629251538Srpaulo
2630251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
2631251538Srpaulo		reg = (reg & ~0x00300033) | 0x00200022;
2632251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
2633251538Srpaulo
2634251538Srpaulo		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
2635251538Srpaulo		reg = (reg & ~0xff000000) | 0x45 << 24;
2636251538Srpaulo		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
2637251538Srpaulo
2638251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
2639251538Srpaulo		reg = (reg & ~0x000000ff) | 0x23;
2640251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
2641251538Srpaulo
2642251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
2643251538Srpaulo		reg = (reg & ~0x00000030) | 1 << 4;
2644251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
2645251538Srpaulo
2646251538Srpaulo		reg = urtwn_bb_read(sc, 0xe74);
2647251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2648251538Srpaulo		urtwn_bb_write(sc, 0xe74, reg);
2649251538Srpaulo		reg = urtwn_bb_read(sc, 0xe78);
2650251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2651251538Srpaulo		urtwn_bb_write(sc, 0xe78, reg);
2652251538Srpaulo		reg = urtwn_bb_read(sc, 0xe7c);
2653251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2654251538Srpaulo		urtwn_bb_write(sc, 0xe7c, reg);
2655251538Srpaulo		reg = urtwn_bb_read(sc, 0xe80);
2656251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2657251538Srpaulo		urtwn_bb_write(sc, 0xe80, reg);
2658251538Srpaulo		reg = urtwn_bb_read(sc, 0xe88);
2659251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2660251538Srpaulo		urtwn_bb_write(sc, 0xe88, reg);
2661251538Srpaulo	}
2662251538Srpaulo
2663251538Srpaulo	/* Write AGC values. */
2664251538Srpaulo	for (i = 0; i < prog->agccount; i++) {
2665251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE,
2666251538Srpaulo		    prog->agcvals[i]);
2667266472Shselasky		urtwn_ms_delay(sc);
2668251538Srpaulo	}
2669251538Srpaulo
2670264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
2671264912Skevlo		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
2672266472Shselasky		urtwn_ms_delay(sc);
2673264912Skevlo		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
2674266472Shselasky		urtwn_ms_delay(sc);
2675264912Skevlo
2676264912Skevlo		crystalcap = sc->r88e_rom[0xb9];
2677264912Skevlo		if (crystalcap == 0xff)
2678264912Skevlo			crystalcap = 0x20;
2679264912Skevlo		crystalcap &= 0x3f;
2680264912Skevlo		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
2681264912Skevlo		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
2682264912Skevlo		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
2683264912Skevlo		    crystalcap | crystalcap << 6));
2684264912Skevlo	} else {
2685264912Skevlo		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
2686264912Skevlo		    R92C_HSSI_PARAM2_CCK_HIPWR)
2687264912Skevlo			sc->sc_flags |= URTWN_FLAG_CCK_HIPWR;
2688264912Skevlo	}
2689251538Srpaulo}
2690251538Srpaulo
2691289066Skevlostatic void
2692251538Srpaulourtwn_rf_init(struct urtwn_softc *sc)
2693251538Srpaulo{
2694251538Srpaulo	const struct urtwn_rf_prog *prog;
2695251538Srpaulo	uint32_t reg, type;
2696251538Srpaulo	int i, j, idx, off;
2697251538Srpaulo
2698251538Srpaulo	/* Select RF programming based on board type. */
2699264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2700264912Skevlo		prog = rtl8188eu_rf_prog;
2701264912Skevlo	else if (!(sc->chip & URTWN_CHIP_92C)) {
2702251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_MINICARD)
2703251538Srpaulo			prog = rtl8188ce_rf_prog;
2704251538Srpaulo		else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA)
2705251538Srpaulo			prog = rtl8188ru_rf_prog;
2706251538Srpaulo		else
2707251538Srpaulo			prog = rtl8188cu_rf_prog;
2708251538Srpaulo	} else
2709251538Srpaulo		prog = rtl8192ce_rf_prog;
2710251538Srpaulo
2711251538Srpaulo	for (i = 0; i < sc->nrxchains; i++) {
2712251538Srpaulo		/* Save RF_ENV control type. */
2713251538Srpaulo		idx = i / 2;
2714251538Srpaulo		off = (i % 2) * 16;
2715251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx));
2716251538Srpaulo		type = (reg >> off) & 0x10;
2717251538Srpaulo
2718251538Srpaulo		/* Set RF_ENV enable. */
2719251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
2720251538Srpaulo		reg |= 0x100000;
2721251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
2722266472Shselasky		urtwn_ms_delay(sc);
2723251538Srpaulo		/* Set RF_ENV output high. */
2724251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
2725251538Srpaulo		reg |= 0x10;
2726251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
2727266472Shselasky		urtwn_ms_delay(sc);
2728251538Srpaulo		/* Set address and data lengths of RF registers. */
2729251538Srpaulo		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
2730251538Srpaulo		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
2731251538Srpaulo		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
2732266472Shselasky		urtwn_ms_delay(sc);
2733251538Srpaulo		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
2734251538Srpaulo		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
2735251538Srpaulo		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
2736266472Shselasky		urtwn_ms_delay(sc);
2737251538Srpaulo
2738251538Srpaulo		/* Write RF initialization values for this chain. */
2739251538Srpaulo		for (j = 0; j < prog[i].count; j++) {
2740251538Srpaulo			if (prog[i].regs[j] >= 0xf9 &&
2741251538Srpaulo			    prog[i].regs[j] <= 0xfe) {
2742251538Srpaulo				/*
2743251538Srpaulo				 * These are fake RF registers offsets that
2744251538Srpaulo				 * indicate a delay is required.
2745251538Srpaulo				 */
2746266472Shselasky				usb_pause_mtx(&sc->sc_mtx, hz / 20);	/* 50ms */
2747251538Srpaulo				continue;
2748251538Srpaulo			}
2749251538Srpaulo			urtwn_rf_write(sc, i, prog[i].regs[j],
2750251538Srpaulo			    prog[i].vals[j]);
2751266472Shselasky			urtwn_ms_delay(sc);
2752251538Srpaulo		}
2753251538Srpaulo
2754251538Srpaulo		/* Restore RF_ENV control type. */
2755251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx));
2756251538Srpaulo		reg &= ~(0x10 << off) | (type << off);
2757251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg);
2758251538Srpaulo
2759251538Srpaulo		/* Cache RF register CHNLBW. */
2760251538Srpaulo		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
2761251538Srpaulo	}
2762251538Srpaulo
2763251538Srpaulo	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
2764251538Srpaulo	    URTWN_CHIP_UMC_A_CUT) {
2765251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
2766251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
2767251538Srpaulo	}
2768251538Srpaulo}
2769251538Srpaulo
2770251538Srpaulostatic void
2771251538Srpaulourtwn_cam_init(struct urtwn_softc *sc)
2772251538Srpaulo{
2773251538Srpaulo	/* Invalidate all CAM entries. */
2774251538Srpaulo	urtwn_write_4(sc, R92C_CAMCMD,
2775251538Srpaulo	    R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
2776251538Srpaulo}
2777251538Srpaulo
2778251538Srpaulostatic void
2779251538Srpaulourtwn_pa_bias_init(struct urtwn_softc *sc)
2780251538Srpaulo{
2781251538Srpaulo	uint8_t reg;
2782251538Srpaulo	int i;
2783251538Srpaulo
2784251538Srpaulo	for (i = 0; i < sc->nrxchains; i++) {
2785251538Srpaulo		if (sc->pa_setting & (1 << i))
2786251538Srpaulo			continue;
2787251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
2788251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
2789251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
2790251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
2791251538Srpaulo	}
2792251538Srpaulo	if (!(sc->pa_setting & 0x10)) {
2793251538Srpaulo		reg = urtwn_read_1(sc, 0x16);
2794251538Srpaulo		reg = (reg & ~0xf0) | 0x90;
2795251538Srpaulo		urtwn_write_1(sc, 0x16, reg);
2796251538Srpaulo	}
2797251538Srpaulo}
2798251538Srpaulo
2799251538Srpaulostatic void
2800251538Srpaulourtwn_rxfilter_init(struct urtwn_softc *sc)
2801251538Srpaulo{
2802251538Srpaulo	/* Initialize Rx filter. */
2803251538Srpaulo	/* TODO: use better filter for monitor mode. */
2804251538Srpaulo	urtwn_write_4(sc, R92C_RCR,
2805251538Srpaulo	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
2806251538Srpaulo	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
2807251538Srpaulo	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
2808251538Srpaulo	/* Accept all multicast frames. */
2809251538Srpaulo	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
2810251538Srpaulo	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
2811251538Srpaulo	/* Accept all management frames. */
2812251538Srpaulo	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
2813251538Srpaulo	/* Reject all control frames. */
2814251538Srpaulo	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
2815251538Srpaulo	/* Accept all data frames. */
2816251538Srpaulo	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
2817251538Srpaulo}
2818251538Srpaulo
2819251538Srpaulostatic void
2820251538Srpaulourtwn_edca_init(struct urtwn_softc *sc)
2821251538Srpaulo{
2822251538Srpaulo	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
2823251538Srpaulo	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
2824251538Srpaulo	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
2825251538Srpaulo	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
2826251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
2827251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
2828251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
2829251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
2830251538Srpaulo}
2831251538Srpaulo
2832289066Skevlostatic void
2833251538Srpaulourtwn_write_txpower(struct urtwn_softc *sc, int chain,
2834251538Srpaulo    uint16_t power[URTWN_RIDX_COUNT])
2835251538Srpaulo{
2836251538Srpaulo	uint32_t reg;
2837251538Srpaulo
2838251538Srpaulo	/* Write per-CCK rate Tx power. */
2839251538Srpaulo	if (chain == 0) {
2840251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
2841251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
2842251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
2843251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
2844251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
2845251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
2846251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
2847251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
2848251538Srpaulo	} else {
2849251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
2850251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
2851251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
2852251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
2853251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
2854251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
2855251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
2856251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
2857251538Srpaulo	}
2858251538Srpaulo	/* Write per-OFDM rate Tx power. */
2859251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
2860251538Srpaulo	    SM(R92C_TXAGC_RATE06, power[ 4]) |
2861251538Srpaulo	    SM(R92C_TXAGC_RATE09, power[ 5]) |
2862251538Srpaulo	    SM(R92C_TXAGC_RATE12, power[ 6]) |
2863251538Srpaulo	    SM(R92C_TXAGC_RATE18, power[ 7]));
2864251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
2865251538Srpaulo	    SM(R92C_TXAGC_RATE24, power[ 8]) |
2866251538Srpaulo	    SM(R92C_TXAGC_RATE36, power[ 9]) |
2867251538Srpaulo	    SM(R92C_TXAGC_RATE48, power[10]) |
2868251538Srpaulo	    SM(R92C_TXAGC_RATE54, power[11]));
2869251538Srpaulo	/* Write per-MCS Tx power. */
2870251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
2871251538Srpaulo	    SM(R92C_TXAGC_MCS00,  power[12]) |
2872251538Srpaulo	    SM(R92C_TXAGC_MCS01,  power[13]) |
2873251538Srpaulo	    SM(R92C_TXAGC_MCS02,  power[14]) |
2874251538Srpaulo	    SM(R92C_TXAGC_MCS03,  power[15]));
2875251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
2876251538Srpaulo	    SM(R92C_TXAGC_MCS04,  power[16]) |
2877251538Srpaulo	    SM(R92C_TXAGC_MCS05,  power[17]) |
2878251538Srpaulo	    SM(R92C_TXAGC_MCS06,  power[18]) |
2879251538Srpaulo	    SM(R92C_TXAGC_MCS07,  power[19]));
2880251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
2881251538Srpaulo	    SM(R92C_TXAGC_MCS08,  power[20]) |
2882261506Skevlo	    SM(R92C_TXAGC_MCS09,  power[21]) |
2883251538Srpaulo	    SM(R92C_TXAGC_MCS10,  power[22]) |
2884251538Srpaulo	    SM(R92C_TXAGC_MCS11,  power[23]));
2885251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
2886251538Srpaulo	    SM(R92C_TXAGC_MCS12,  power[24]) |
2887251538Srpaulo	    SM(R92C_TXAGC_MCS13,  power[25]) |
2888251538Srpaulo	    SM(R92C_TXAGC_MCS14,  power[26]) |
2889251538Srpaulo	    SM(R92C_TXAGC_MCS15,  power[27]));
2890251538Srpaulo}
2891251538Srpaulo
2892289066Skevlostatic void
2893251538Srpaulourtwn_get_txpower(struct urtwn_softc *sc, int chain,
2894251538Srpaulo    struct ieee80211_channel *c, struct ieee80211_channel *extc,
2895251538Srpaulo    uint16_t power[URTWN_RIDX_COUNT])
2896251538Srpaulo{
2897287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
2898251538Srpaulo	struct r92c_rom *rom = &sc->rom;
2899251538Srpaulo	uint16_t cckpow, ofdmpow, htpow, diff, max;
2900251538Srpaulo	const struct urtwn_txpwr *base;
2901251538Srpaulo	int ridx, chan, group;
2902251538Srpaulo
2903251538Srpaulo	/* Determine channel group. */
2904251538Srpaulo	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
2905251538Srpaulo	if (chan <= 3)
2906251538Srpaulo		group = 0;
2907251538Srpaulo	else if (chan <= 9)
2908251538Srpaulo		group = 1;
2909251538Srpaulo	else
2910251538Srpaulo		group = 2;
2911251538Srpaulo
2912251538Srpaulo	/* Get original Tx power based on board type and RF chain. */
2913251538Srpaulo	if (!(sc->chip & URTWN_CHIP_92C)) {
2914251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA)
2915251538Srpaulo			base = &rtl8188ru_txagc[chain];
2916251538Srpaulo		else
2917251538Srpaulo			base = &rtl8192cu_txagc[chain];
2918251538Srpaulo	} else
2919251538Srpaulo		base = &rtl8192cu_txagc[chain];
2920251538Srpaulo
2921251538Srpaulo	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
2922251538Srpaulo	if (sc->regulatory == 0) {
2923289758Savos		for (ridx = URTWN_RIDX_CCK1; ridx <= URTWN_RIDX_CCK11; ridx++)
2924251538Srpaulo			power[ridx] = base->pwr[0][ridx];
2925251538Srpaulo	}
2926289758Savos	for (ridx = URTWN_RIDX_OFDM6; ridx < URTWN_RIDX_COUNT; ridx++) {
2927251538Srpaulo		if (sc->regulatory == 3) {
2928251538Srpaulo			power[ridx] = base->pwr[0][ridx];
2929251538Srpaulo			/* Apply vendor limits. */
2930251538Srpaulo			if (extc != NULL)
2931251538Srpaulo				max = rom->ht40_max_pwr[group];
2932251538Srpaulo			else
2933251538Srpaulo				max = rom->ht20_max_pwr[group];
2934251538Srpaulo			max = (max >> (chain * 4)) & 0xf;
2935251538Srpaulo			if (power[ridx] > max)
2936251538Srpaulo				power[ridx] = max;
2937251538Srpaulo		} else if (sc->regulatory == 1) {
2938251538Srpaulo			if (extc == NULL)
2939251538Srpaulo				power[ridx] = base->pwr[group][ridx];
2940251538Srpaulo		} else if (sc->regulatory != 2)
2941251538Srpaulo			power[ridx] = base->pwr[0][ridx];
2942251538Srpaulo	}
2943251538Srpaulo
2944251538Srpaulo	/* Compute per-CCK rate Tx power. */
2945251538Srpaulo	cckpow = rom->cck_tx_pwr[chain][group];
2946289758Savos	for (ridx = URTWN_RIDX_CCK1; ridx <= URTWN_RIDX_CCK11; ridx++) {
2947251538Srpaulo		power[ridx] += cckpow;
2948251538Srpaulo		if (power[ridx] > R92C_MAX_TX_PWR)
2949251538Srpaulo			power[ridx] = R92C_MAX_TX_PWR;
2950251538Srpaulo	}
2951251538Srpaulo
2952251538Srpaulo	htpow = rom->ht40_1s_tx_pwr[chain][group];
2953251538Srpaulo	if (sc->ntxchains > 1) {
2954251538Srpaulo		/* Apply reduction for 2 spatial streams. */
2955251538Srpaulo		diff = rom->ht40_2s_tx_pwr_diff[group];
2956251538Srpaulo		diff = (diff >> (chain * 4)) & 0xf;
2957251538Srpaulo		htpow = (htpow > diff) ? htpow - diff : 0;
2958251538Srpaulo	}
2959251538Srpaulo
2960251538Srpaulo	/* Compute per-OFDM rate Tx power. */
2961251538Srpaulo	diff = rom->ofdm_tx_pwr_diff[group];
2962251538Srpaulo	diff = (diff >> (chain * 4)) & 0xf;
2963251538Srpaulo	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
2964289758Savos	for (ridx = URTWN_RIDX_OFDM6; ridx <= URTWN_RIDX_OFDM54; ridx++) {
2965251538Srpaulo		power[ridx] += ofdmpow;
2966251538Srpaulo		if (power[ridx] > R92C_MAX_TX_PWR)
2967251538Srpaulo			power[ridx] = R92C_MAX_TX_PWR;
2968251538Srpaulo	}
2969251538Srpaulo
2970251538Srpaulo	/* Compute per-MCS Tx power. */
2971251538Srpaulo	if (extc == NULL) {
2972251538Srpaulo		diff = rom->ht20_tx_pwr_diff[group];
2973251538Srpaulo		diff = (diff >> (chain * 4)) & 0xf;
2974251538Srpaulo		htpow += diff;	/* HT40->HT20 correction. */
2975251538Srpaulo	}
2976251538Srpaulo	for (ridx = 12; ridx <= 27; ridx++) {
2977251538Srpaulo		power[ridx] += htpow;
2978251538Srpaulo		if (power[ridx] > R92C_MAX_TX_PWR)
2979251538Srpaulo			power[ridx] = R92C_MAX_TX_PWR;
2980251538Srpaulo	}
2981251538Srpaulo#ifdef URTWN_DEBUG
2982251538Srpaulo	if (urtwn_debug >= 4) {
2983251538Srpaulo		/* Dump per-rate Tx power values. */
2984251538Srpaulo		printf("Tx power for chain %d:\n", chain);
2985289758Savos		for (ridx = URTWN_RIDX_CCK1; ridx < URTWN_RIDX_COUNT; ridx++)
2986251538Srpaulo			printf("Rate %d = %u\n", ridx, power[ridx]);
2987251538Srpaulo	}
2988251538Srpaulo#endif
2989251538Srpaulo}
2990251538Srpaulo
2991289066Skevlostatic void
2992264912Skevlourtwn_r88e_get_txpower(struct urtwn_softc *sc, int chain,
2993264912Skevlo    struct ieee80211_channel *c, struct ieee80211_channel *extc,
2994264912Skevlo    uint16_t power[URTWN_RIDX_COUNT])
2995264912Skevlo{
2996287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
2997264912Skevlo	uint16_t cckpow, ofdmpow, bw20pow, htpow;
2998264912Skevlo	const struct urtwn_r88e_txpwr *base;
2999264912Skevlo	int ridx, chan, group;
3000264912Skevlo
3001264912Skevlo	/* Determine channel group. */
3002264912Skevlo	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
3003264912Skevlo	if (chan <= 2)
3004264912Skevlo		group = 0;
3005264912Skevlo	else if (chan <= 5)
3006264912Skevlo		group = 1;
3007264912Skevlo	else if (chan <= 8)
3008264912Skevlo		group = 2;
3009264912Skevlo	else if (chan <= 11)
3010264912Skevlo		group = 3;
3011264912Skevlo	else if (chan <= 13)
3012264912Skevlo		group = 4;
3013264912Skevlo	else
3014264912Skevlo		group = 5;
3015264912Skevlo
3016264912Skevlo	/* Get original Tx power based on board type and RF chain. */
3017264912Skevlo	base = &rtl8188eu_txagc[chain];
3018264912Skevlo
3019264912Skevlo	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
3020264912Skevlo	if (sc->regulatory == 0) {
3021289758Savos		for (ridx = URTWN_RIDX_CCK1; ridx <= URTWN_RIDX_CCK11; ridx++)
3022264912Skevlo			power[ridx] = base->pwr[0][ridx];
3023264912Skevlo	}
3024289758Savos	for (ridx = URTWN_RIDX_OFDM6; ridx < URTWN_RIDX_COUNT; ridx++) {
3025264912Skevlo		if (sc->regulatory == 3)
3026264912Skevlo			power[ridx] = base->pwr[0][ridx];
3027264912Skevlo		else if (sc->regulatory == 1) {
3028264912Skevlo			if (extc == NULL)
3029264912Skevlo				power[ridx] = base->pwr[group][ridx];
3030264912Skevlo		} else if (sc->regulatory != 2)
3031264912Skevlo			power[ridx] = base->pwr[0][ridx];
3032264912Skevlo	}
3033264912Skevlo
3034264912Skevlo	/* Compute per-CCK rate Tx power. */
3035264912Skevlo	cckpow = sc->cck_tx_pwr[group];
3036289758Savos	for (ridx = URTWN_RIDX_CCK1; ridx <= URTWN_RIDX_CCK11; ridx++) {
3037264912Skevlo		power[ridx] += cckpow;
3038264912Skevlo		if (power[ridx] > R92C_MAX_TX_PWR)
3039264912Skevlo			power[ridx] = R92C_MAX_TX_PWR;
3040264912Skevlo	}
3041264912Skevlo
3042264912Skevlo	htpow = sc->ht40_tx_pwr[group];
3043264912Skevlo
3044264912Skevlo	/* Compute per-OFDM rate Tx power. */
3045264912Skevlo	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
3046289758Savos	for (ridx = URTWN_RIDX_OFDM6; ridx <= URTWN_RIDX_OFDM54; ridx++) {
3047264912Skevlo		power[ridx] += ofdmpow;
3048264912Skevlo		if (power[ridx] > R92C_MAX_TX_PWR)
3049264912Skevlo			power[ridx] = R92C_MAX_TX_PWR;
3050264912Skevlo	}
3051264912Skevlo
3052264912Skevlo	bw20pow = htpow + sc->bw20_tx_pwr_diff;
3053264912Skevlo	for (ridx = 12; ridx <= 27; ridx++) {
3054264912Skevlo		power[ridx] += bw20pow;
3055264912Skevlo		if (power[ridx] > R92C_MAX_TX_PWR)
3056264912Skevlo			power[ridx] = R92C_MAX_TX_PWR;
3057264912Skevlo	}
3058264912Skevlo}
3059264912Skevlo
3060289066Skevlostatic void
3061251538Srpaulourtwn_set_txpower(struct urtwn_softc *sc, struct ieee80211_channel *c,
3062251538Srpaulo    struct ieee80211_channel *extc)
3063251538Srpaulo{
3064251538Srpaulo	uint16_t power[URTWN_RIDX_COUNT];
3065251538Srpaulo	int i;
3066251538Srpaulo
3067251538Srpaulo	for (i = 0; i < sc->ntxchains; i++) {
3068251538Srpaulo		/* Compute per-rate Tx power values. */
3069264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
3070264912Skevlo			urtwn_r88e_get_txpower(sc, i, c, extc, power);
3071264912Skevlo		else
3072264912Skevlo			urtwn_get_txpower(sc, i, c, extc, power);
3073251538Srpaulo		/* Write per-rate Tx power values to hardware. */
3074251538Srpaulo		urtwn_write_txpower(sc, i, power);
3075251538Srpaulo	}
3076251538Srpaulo}
3077251538Srpaulo
3078251538Srpaulostatic void
3079251538Srpaulourtwn_scan_start(struct ieee80211com *ic)
3080251538Srpaulo{
3081251538Srpaulo	/* XXX do nothing?  */
3082251538Srpaulo}
3083251538Srpaulo
3084251538Srpaulostatic void
3085251538Srpaulourtwn_scan_end(struct ieee80211com *ic)
3086251538Srpaulo{
3087251538Srpaulo	/* XXX do nothing?  */
3088251538Srpaulo}
3089251538Srpaulo
3090251538Srpaulostatic void
3091251538Srpaulourtwn_set_channel(struct ieee80211com *ic)
3092251538Srpaulo{
3093286949Sadrian	struct urtwn_softc *sc = ic->ic_softc;
3094281070Srpaulo	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
3095251538Srpaulo
3096251538Srpaulo	URTWN_LOCK(sc);
3097281070Srpaulo	if (vap->iv_state == IEEE80211_S_SCAN) {
3098281070Srpaulo		/* Make link LED blink during scan. */
3099281070Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
3100281070Srpaulo	}
3101251538Srpaulo	urtwn_set_chan(sc, ic->ic_curchan, NULL);
3102251538Srpaulo	URTWN_UNLOCK(sc);
3103251538Srpaulo}
3104251538Srpaulo
3105251538Srpaulostatic void
3106283540Sglebiusurtwn_update_mcast(struct ieee80211com *ic)
3107251538Srpaulo{
3108251538Srpaulo	/* XXX do nothing?  */
3109251538Srpaulo}
3110251538Srpaulo
3111251538Srpaulostatic void
3112251538Srpaulourtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c,
3113251538Srpaulo    struct ieee80211_channel *extc)
3114251538Srpaulo{
3115287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
3116251538Srpaulo	uint32_t reg;
3117251538Srpaulo	u_int chan;
3118251538Srpaulo	int i;
3119251538Srpaulo
3120251538Srpaulo	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
3121251538Srpaulo	if (chan == 0 || chan == IEEE80211_CHAN_ANY) {
3122251538Srpaulo		device_printf(sc->sc_dev,
3123251538Srpaulo		    "%s: invalid channel %x\n", __func__, chan);
3124251538Srpaulo		return;
3125251538Srpaulo	}
3126251538Srpaulo
3127251538Srpaulo	/* Set Tx power for this new channel. */
3128251538Srpaulo	urtwn_set_txpower(sc, c, extc);
3129251538Srpaulo
3130251538Srpaulo	for (i = 0; i < sc->nrxchains; i++) {
3131251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
3132251538Srpaulo		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
3133251538Srpaulo	}
3134251538Srpaulo#ifndef IEEE80211_NO_HT
3135251538Srpaulo	if (extc != NULL) {
3136251538Srpaulo		/* Is secondary channel below or above primary? */
3137251538Srpaulo		int prichlo = c->ic_freq < extc->ic_freq;
3138251538Srpaulo
3139251538Srpaulo		urtwn_write_1(sc, R92C_BWOPMODE,
3140251538Srpaulo		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
3141251538Srpaulo
3142251538Srpaulo		reg = urtwn_read_1(sc, R92C_RRSR + 2);
3143251538Srpaulo		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
3144251538Srpaulo		urtwn_write_1(sc, R92C_RRSR + 2, reg);
3145251538Srpaulo
3146251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
3147251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
3148251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
3149251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
3150251538Srpaulo
3151251538Srpaulo		/* Set CCK side band. */
3152251538Srpaulo		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
3153251538Srpaulo		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
3154251538Srpaulo		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
3155251538Srpaulo
3156251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
3157251538Srpaulo		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
3158251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
3159251538Srpaulo
3160251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
3161251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
3162251538Srpaulo		    ~R92C_FPGA0_ANAPARAM2_CBW20);
3163251538Srpaulo
3164251538Srpaulo		reg = urtwn_bb_read(sc, 0x818);
3165251538Srpaulo		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
3166251538Srpaulo		urtwn_bb_write(sc, 0x818, reg);
3167251538Srpaulo
3168251538Srpaulo		/* Select 40MHz bandwidth. */
3169251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
3170251538Srpaulo		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
3171251538Srpaulo	} else
3172251538Srpaulo#endif
3173251538Srpaulo	{
3174251538Srpaulo		urtwn_write_1(sc, R92C_BWOPMODE,
3175251538Srpaulo		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
3176251538Srpaulo
3177251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
3178251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
3179251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
3180251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
3181251538Srpaulo
3182264912Skevlo		if (!(sc->chip & URTWN_CHIP_88E)) {
3183264912Skevlo			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
3184264912Skevlo			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
3185264912Skevlo			    R92C_FPGA0_ANAPARAM2_CBW20);
3186264912Skevlo		}
3187281069Srpaulo
3188251538Srpaulo		/* Select 20MHz bandwidth. */
3189251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
3190281069Srpaulo		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
3191264912Skevlo		    ((sc->chip & URTWN_CHIP_88E) ? R88E_RF_CHNLBW_BW20 :
3192264912Skevlo		    R92C_RF_CHNLBW_BW20));
3193251538Srpaulo	}
3194251538Srpaulo}
3195251538Srpaulo
3196251538Srpaulostatic void
3197251538Srpaulourtwn_iq_calib(struct urtwn_softc *sc)
3198251538Srpaulo{
3199251538Srpaulo	/* TODO */
3200251538Srpaulo}
3201251538Srpaulo
3202251538Srpaulostatic void
3203251538Srpaulourtwn_lc_calib(struct urtwn_softc *sc)
3204251538Srpaulo{
3205251538Srpaulo	uint32_t rf_ac[2];
3206251538Srpaulo	uint8_t txmode;
3207251538Srpaulo	int i;
3208251538Srpaulo
3209251538Srpaulo	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
3210251538Srpaulo	if ((txmode & 0x70) != 0) {
3211251538Srpaulo		/* Disable all continuous Tx. */
3212251538Srpaulo		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
3213251538Srpaulo
3214251538Srpaulo		/* Set RF mode to standby mode. */
3215251538Srpaulo		for (i = 0; i < sc->nrxchains; i++) {
3216251538Srpaulo			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
3217251538Srpaulo			urtwn_rf_write(sc, i, R92C_RF_AC,
3218251538Srpaulo			    RW(rf_ac[i], R92C_RF_AC_MODE,
3219251538Srpaulo				R92C_RF_AC_MODE_STANDBY));
3220251538Srpaulo		}
3221251538Srpaulo	} else {
3222251538Srpaulo		/* Block all Tx queues. */
3223251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
3224251538Srpaulo	}
3225251538Srpaulo	/* Start calibration. */
3226251538Srpaulo	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
3227251538Srpaulo	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
3228251538Srpaulo
3229251538Srpaulo	/* Give calibration the time to complete. */
3230266472Shselasky	usb_pause_mtx(&sc->sc_mtx, hz / 10);		/* 100ms */
3231251538Srpaulo
3232251538Srpaulo	/* Restore configuration. */
3233251538Srpaulo	if ((txmode & 0x70) != 0) {
3234251538Srpaulo		/* Restore Tx mode. */
3235251538Srpaulo		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
3236251538Srpaulo		/* Restore RF mode. */
3237251538Srpaulo		for (i = 0; i < sc->nrxchains; i++)
3238251538Srpaulo			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
3239251538Srpaulo	} else {
3240251538Srpaulo		/* Unblock all Tx queues. */
3241251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
3242251538Srpaulo	}
3243251538Srpaulo}
3244251538Srpaulo
3245251538Srpaulostatic void
3246287197Sglebiusurtwn_init(struct urtwn_softc *sc)
3247251538Srpaulo{
3248287197Sglebius	struct ieee80211com *ic = &sc->sc_ic;
3249287197Sglebius	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
3250287197Sglebius	uint8_t macaddr[IEEE80211_ADDR_LEN];
3251251538Srpaulo	uint32_t reg;
3252251538Srpaulo	int error;
3253251538Srpaulo
3254264864Skevlo	URTWN_ASSERT_LOCKED(sc);
3255264864Skevlo
3256287197Sglebius	if (sc->sc_flags & URTWN_RUNNING)
3257287197Sglebius		urtwn_stop(sc);
3258251538Srpaulo
3259251538Srpaulo	/* Init firmware commands ring. */
3260251538Srpaulo	sc->fwcur = 0;
3261251538Srpaulo
3262251538Srpaulo	/* Allocate Tx/Rx buffers. */
3263251538Srpaulo	error = urtwn_alloc_rx_list(sc);
3264251538Srpaulo	if (error != 0)
3265251538Srpaulo		goto fail;
3266281069Srpaulo
3267251538Srpaulo	error = urtwn_alloc_tx_list(sc);
3268251538Srpaulo	if (error != 0)
3269251538Srpaulo		goto fail;
3270251538Srpaulo
3271251538Srpaulo	/* Power on adapter. */
3272251538Srpaulo	error = urtwn_power_on(sc);
3273251538Srpaulo	if (error != 0)
3274251538Srpaulo		goto fail;
3275251538Srpaulo
3276251538Srpaulo	/* Initialize DMA. */
3277251538Srpaulo	error = urtwn_dma_init(sc);
3278251538Srpaulo	if (error != 0)
3279251538Srpaulo		goto fail;
3280251538Srpaulo
3281251538Srpaulo	/* Set info size in Rx descriptors (in 64-bit words). */
3282251538Srpaulo	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
3283251538Srpaulo
3284251538Srpaulo	/* Init interrupts. */
3285264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
3286264912Skevlo		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
3287264912Skevlo		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
3288264912Skevlo		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
3289264912Skevlo		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
3290264912Skevlo		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
3291264912Skevlo		urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
3292264912Skevlo		    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
3293264912Skevlo		    R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
3294264912Skevlo	} else {
3295264912Skevlo		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
3296264912Skevlo		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
3297264912Skevlo	}
3298251538Srpaulo
3299251538Srpaulo	/* Set MAC address. */
3300287197Sglebius	IEEE80211_ADDR_COPY(macaddr, vap ? vap->iv_myaddr : ic->ic_macaddr);
3301287197Sglebius	urtwn_write_region_1(sc, R92C_MACID, macaddr, IEEE80211_ADDR_LEN);
3302251538Srpaulo
3303251538Srpaulo	/* Set initial network type. */
3304289811Savos	urtwn_set_mode(sc, R92C_MSR_INFRA);
3305251538Srpaulo
3306251538Srpaulo	urtwn_rxfilter_init(sc);
3307251538Srpaulo
3308282623Skevlo	/* Set response rate. */
3309251538Srpaulo	reg = urtwn_read_4(sc, R92C_RRSR);
3310251538Srpaulo	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
3311251538Srpaulo	urtwn_write_4(sc, R92C_RRSR, reg);
3312251538Srpaulo
3313251538Srpaulo	/* Set short/long retry limits. */
3314251538Srpaulo	urtwn_write_2(sc, R92C_RL,
3315251538Srpaulo	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
3316251538Srpaulo
3317251538Srpaulo	/* Initialize EDCA parameters. */
3318251538Srpaulo	urtwn_edca_init(sc);
3319251538Srpaulo
3320251538Srpaulo	/* Setup rate fallback. */
3321264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
3322264912Skevlo		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
3323264912Skevlo		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
3324264912Skevlo		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
3325264912Skevlo		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
3326264912Skevlo	}
3327251538Srpaulo
3328251538Srpaulo	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
3329251538Srpaulo	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
3330251538Srpaulo	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
3331251538Srpaulo	/* Set ACK timeout. */
3332251538Srpaulo	urtwn_write_1(sc, R92C_ACKTO, 0x40);
3333251538Srpaulo
3334251538Srpaulo	/* Setup USB aggregation. */
3335251538Srpaulo	reg = urtwn_read_4(sc, R92C_TDECTRL);
3336251538Srpaulo	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
3337251538Srpaulo	urtwn_write_4(sc, R92C_TDECTRL, reg);
3338251538Srpaulo	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
3339251538Srpaulo	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
3340251538Srpaulo	    R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
3341251538Srpaulo	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
3342264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
3343264912Skevlo		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
3344282266Skevlo	else {
3345264912Skevlo		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
3346282266Skevlo		urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
3347282266Skevlo		    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
3348282266Skevlo		    R92C_USB_SPECIAL_OPTION_AGG_EN);
3349282266Skevlo		urtwn_write_1(sc, R92C_USB_AGG_TH, 8);
3350282266Skevlo		urtwn_write_1(sc, R92C_USB_AGG_TO, 6);
3351282266Skevlo	}
3352251538Srpaulo
3353251538Srpaulo	/* Initialize beacon parameters. */
3354264912Skevlo	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
3355251538Srpaulo	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
3356251538Srpaulo	urtwn_write_1(sc, R92C_DRVERLYINT, 0x05);
3357251538Srpaulo	urtwn_write_1(sc, R92C_BCNDMATIM, 0x02);
3358251538Srpaulo	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
3359251538Srpaulo
3360264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
3361264912Skevlo		/* Setup AMPDU aggregation. */
3362264912Skevlo		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
3363264912Skevlo		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
3364264912Skevlo		urtwn_write_2(sc, R92C_MAX_AGGR_NUM, 0x0708);
3365251538Srpaulo
3366264912Skevlo		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
3367264912Skevlo	}
3368251538Srpaulo
3369251538Srpaulo	/* Load 8051 microcode. */
3370251538Srpaulo	error = urtwn_load_firmware(sc);
3371251538Srpaulo	if (error != 0)
3372251538Srpaulo		goto fail;
3373251538Srpaulo
3374251538Srpaulo	/* Initialize MAC/BB/RF blocks. */
3375251538Srpaulo	urtwn_mac_init(sc);
3376251538Srpaulo	urtwn_bb_init(sc);
3377251538Srpaulo	urtwn_rf_init(sc);
3378251538Srpaulo
3379264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
3380264912Skevlo		urtwn_write_2(sc, R92C_CR,
3381264912Skevlo		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
3382264912Skevlo		    R92C_CR_MACRXEN);
3383264912Skevlo	}
3384264912Skevlo
3385251538Srpaulo	/* Turn CCK and OFDM blocks on. */
3386251538Srpaulo	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
3387251538Srpaulo	reg |= R92C_RFMOD_CCK_EN;
3388251538Srpaulo	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
3389251538Srpaulo	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
3390251538Srpaulo	reg |= R92C_RFMOD_OFDM_EN;
3391251538Srpaulo	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
3392251538Srpaulo
3393251538Srpaulo	/* Clear per-station keys table. */
3394251538Srpaulo	urtwn_cam_init(sc);
3395251538Srpaulo
3396251538Srpaulo	/* Enable hardware sequence numbering. */
3397251538Srpaulo	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
3398251538Srpaulo
3399251538Srpaulo	/* Perform LO and IQ calibrations. */
3400251538Srpaulo	urtwn_iq_calib(sc);
3401251538Srpaulo	/* Perform LC calibration. */
3402251538Srpaulo	urtwn_lc_calib(sc);
3403251538Srpaulo
3404251538Srpaulo	/* Fix USB interference issue. */
3405264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
3406264912Skevlo		urtwn_write_1(sc, 0xfe40, 0xe0);
3407264912Skevlo		urtwn_write_1(sc, 0xfe41, 0x8d);
3408264912Skevlo		urtwn_write_1(sc, 0xfe42, 0x80);
3409251538Srpaulo
3410264912Skevlo		urtwn_pa_bias_init(sc);
3411264912Skevlo	}
3412251538Srpaulo
3413251538Srpaulo	/* Initialize GPIO setting. */
3414251538Srpaulo	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
3415251538Srpaulo	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
3416251538Srpaulo
3417251538Srpaulo	/* Fix for lower temperature. */
3418264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E))
3419264912Skevlo		urtwn_write_1(sc, 0x15, 0xe9);
3420251538Srpaulo
3421251538Srpaulo	usbd_transfer_start(sc->sc_xfer[URTWN_BULK_RX]);
3422251538Srpaulo
3423287197Sglebius	sc->sc_flags |= URTWN_RUNNING;
3424251538Srpaulo
3425251538Srpaulo	callout_reset(&sc->sc_watchdog_ch, hz, urtwn_watchdog, sc);
3426251538Srpaulofail:
3427251538Srpaulo	return;
3428251538Srpaulo}
3429251538Srpaulo
3430251538Srpaulostatic void
3431287197Sglebiusurtwn_stop(struct urtwn_softc *sc)
3432251538Srpaulo{
3433251538Srpaulo
3434264864Skevlo	URTWN_ASSERT_LOCKED(sc);
3435287197Sglebius	sc->sc_flags &= ~URTWN_RUNNING;
3436251538Srpaulo	callout_stop(&sc->sc_watchdog_ch);
3437251538Srpaulo	urtwn_abort_xfers(sc);
3438288353Sadrian
3439288353Sadrian	urtwn_drain_mbufq(sc);
3440251538Srpaulo}
3441251538Srpaulo
3442251538Srpaulostatic void
3443251538Srpaulourtwn_abort_xfers(struct urtwn_softc *sc)
3444251538Srpaulo{
3445251538Srpaulo	int i;
3446251538Srpaulo
3447251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
3448251538Srpaulo
3449251538Srpaulo	/* abort any pending transfers */
3450251538Srpaulo	for (i = 0; i < URTWN_N_TRANSFER; i++)
3451251538Srpaulo		usbd_transfer_stop(sc->sc_xfer[i]);
3452251538Srpaulo}
3453251538Srpaulo
3454251538Srpaulostatic int
3455251538Srpaulourtwn_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
3456251538Srpaulo    const struct ieee80211_bpf_params *params)
3457251538Srpaulo{
3458251538Srpaulo	struct ieee80211com *ic = ni->ni_ic;
3459286949Sadrian	struct urtwn_softc *sc = ic->ic_softc;
3460251538Srpaulo	struct urtwn_data *bf;
3461251538Srpaulo
3462251538Srpaulo	/* prevent management frames from being sent if we're not ready */
3463287197Sglebius	if (!(sc->sc_flags & URTWN_RUNNING)) {
3464251538Srpaulo		m_freem(m);
3465251538Srpaulo		return (ENETDOWN);
3466251538Srpaulo	}
3467251538Srpaulo	URTWN_LOCK(sc);
3468251538Srpaulo	bf = urtwn_getbuf(sc);
3469251538Srpaulo	if (bf == NULL) {
3470251538Srpaulo		m_freem(m);
3471251538Srpaulo		URTWN_UNLOCK(sc);
3472251538Srpaulo		return (ENOBUFS);
3473251538Srpaulo	}
3474251538Srpaulo
3475251538Srpaulo	if (urtwn_tx_start(sc, ni, m, bf) != 0) {
3476288353Sadrian		m_freem(m);
3477251538Srpaulo		STAILQ_INSERT_HEAD(&sc->sc_tx_inactive, bf, next);
3478251538Srpaulo		URTWN_UNLOCK(sc);
3479251538Srpaulo		return (EIO);
3480251538Srpaulo	}
3481288353Sadrian	sc->sc_txtimer = 5;
3482251538Srpaulo	URTWN_UNLOCK(sc);
3483251538Srpaulo
3484251538Srpaulo	return (0);
3485251538Srpaulo}
3486251538Srpaulo
3487266472Shselaskystatic void
3488266472Shselaskyurtwn_ms_delay(struct urtwn_softc *sc)
3489266472Shselasky{
3490266472Shselasky	usb_pause_mtx(&sc->sc_mtx, hz / 1000);
3491266472Shselasky}
3492266472Shselasky
3493251538Srpaulostatic device_method_t urtwn_methods[] = {
3494251538Srpaulo	/* Device interface */
3495251538Srpaulo	DEVMETHOD(device_probe,		urtwn_match),
3496251538Srpaulo	DEVMETHOD(device_attach,	urtwn_attach),
3497251538Srpaulo	DEVMETHOD(device_detach,	urtwn_detach),
3498251538Srpaulo
3499264912Skevlo	DEVMETHOD_END
3500251538Srpaulo};
3501251538Srpaulo
3502251538Srpaulostatic driver_t urtwn_driver = {
3503251538Srpaulo	"urtwn",
3504251538Srpaulo	urtwn_methods,
3505251538Srpaulo	sizeof(struct urtwn_softc)
3506251538Srpaulo};
3507251538Srpaulo
3508251538Srpaulostatic devclass_t urtwn_devclass;
3509251538Srpaulo
3510251538SrpauloDRIVER_MODULE(urtwn, uhub, urtwn_driver, urtwn_devclass, NULL, NULL);
3511251538SrpauloMODULE_DEPEND(urtwn, usb, 1, 1, 1);
3512251538SrpauloMODULE_DEPEND(urtwn, wlan, 1, 1, 1);
3513251538SrpauloMODULE_DEPEND(urtwn, firmware, 1, 1, 1);
3514251538SrpauloMODULE_VERSION(urtwn, 1);
3515