if_sge.c revision 207851
1206625Syongari/*-
2206625Syongari * Copyright (c) 2008-2010 Nikolay Denev <ndenev@gmail.com>
3206625Syongari * Copyright (c) 2007-2008 Alexander Pohoyda <alexander.pohoyda@gmx.net>
4206625Syongari * Copyright (c) 1997, 1998, 1999
5206625Syongari *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
6206625Syongari *
7206625Syongari * Redistribution and use in source and binary forms, with or without
8206625Syongari * modification, are permitted provided that the following conditions
9206625Syongari * are met:
10206625Syongari * 1. Redistributions of source code must retain the above copyright
11206625Syongari *    notice, this list of conditions and the following disclaimer.
12206625Syongari * 2. Redistributions in binary form must reproduce the above copyright
13206625Syongari *    notice, this list of conditions and the following disclaimer in the
14206625Syongari *    documentation and/or other materials provided with the distribution.
15206625Syongari * 3. All advertising materials mentioning features or use of this software
16206625Syongari *    must display the following acknowledgement:
17206625Syongari *	This product includes software developed by Bill Paul.
18206625Syongari * 4. Neither the name of the author nor the names of any co-contributors
19206625Syongari *    may be used to endorse or promote products derived from this software
20206625Syongari *    without specific prior written permission.
21206625Syongari *
22206625Syongari * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS''
23206625Syongari * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
24206625Syongari * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
25206625Syongari * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL AUTHORS OR
26206625Syongari * THE VOICES IN THEIR HEADS BE LIABLE FOR ANY DIRECT, INDIRECT,
27206625Syongari * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28206625Syongari * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29206625Syongari * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30206625Syongari * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
31206625Syongari * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32206625Syongari * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
33206625Syongari * OF THE POSSIBILITY OF SUCH DAMAGE.
34206625Syongari */
35206625Syongari
36206625Syongari#include <sys/cdefs.h>
37206625Syongari__FBSDID("$FreeBSD: head/sys/dev/sge/if_sge.c 207851 2010-05-10 17:14:14Z yongari $");
38206625Syongari
39206625Syongari/*
40206625Syongari * SiS 190/191 PCI Ethernet NIC driver.
41206625Syongari *
42206625Syongari * Adapted to SiS 190 NIC by Alexander Pohoyda based on the original
43206625Syongari * SiS 900 driver by Bill Paul, using SiS 190/191 Solaris driver by
44206625Syongari * Masayuki Murayama and SiS 190/191 GNU/Linux driver by K.M. Liu
45206625Syongari * <kmliu@sis.com>.  Thanks to Pyun YongHyeon <pyunyh@gmail.com> for
46206625Syongari * review and very useful comments.
47206625Syongari *
48206625Syongari * Adapted to SiS 191 NIC by Nikolay Denev with further ideas from the
49206625Syongari * Linux and Solaris drivers.
50206625Syongari */
51206625Syongari
52206625Syongari#include <sys/param.h>
53206625Syongari#include <sys/systm.h>
54206625Syongari#include <sys/bus.h>
55206625Syongari#include <sys/endian.h>
56206625Syongari#include <sys/kernel.h>
57206625Syongari#include <sys/lock.h>
58206625Syongari#include <sys/malloc.h>
59206625Syongari#include <sys/mbuf.h>
60206625Syongari#include <sys/module.h>
61206625Syongari#include <sys/mutex.h>
62206625Syongari#include <sys/rman.h>
63206625Syongari#include <sys/socket.h>
64206625Syongari#include <sys/sockio.h>
65206625Syongari
66206625Syongari#include <net/bpf.h>
67206625Syongari#include <net/if.h>
68206625Syongari#include <net/if_arp.h>
69206625Syongari#include <net/ethernet.h>
70206625Syongari#include <net/if_dl.h>
71206625Syongari#include <net/if_media.h>
72206625Syongari#include <net/if_types.h>
73206625Syongari#include <net/if_vlan_var.h>
74206625Syongari
75207851Syongari#include <netinet/in.h>
76207851Syongari#include <netinet/in_systm.h>
77207851Syongari#include <netinet/ip.h>
78207851Syongari#include <netinet/tcp.h>
79207851Syongari
80206625Syongari#include <machine/bus.h>
81207851Syongari#include <machine/in_cksum.h>
82206625Syongari
83206625Syongari#include <dev/mii/mii.h>
84206625Syongari#include <dev/mii/miivar.h>
85206625Syongari
86206625Syongari#include <dev/pci/pcireg.h>
87206625Syongari#include <dev/pci/pcivar.h>
88206625Syongari
89206672Syongari#include <dev/sge/if_sgereg.h>
90206625Syongari
91206625SyongariMODULE_DEPEND(sge, pci, 1, 1, 1);
92206625SyongariMODULE_DEPEND(sge, ether, 1, 1, 1);
93206625SyongariMODULE_DEPEND(sge, miibus, 1, 1, 1);
94206625Syongari
95206625Syongari/* "device miibus0" required.  See GENERIC if you get errors here. */
96206625Syongari#include "miibus_if.h"
97206625Syongari
98206625Syongari/*
99206625Syongari * Various supported device vendors/types and their names.
100206625Syongari */
101206625Syongaristatic struct sge_type sge_devs[] = {
102206625Syongari	{ SIS_VENDORID, SIS_DEVICEID_190, "SiS190 Fast Ethernet" },
103206625Syongari	{ SIS_VENDORID, SIS_DEVICEID_191, "SiS191 Fast/Gigabit Ethernet" },
104206625Syongari	{ 0, 0, NULL }
105206625Syongari};
106206625Syongari
107206625Syongaristatic int	sge_probe(device_t);
108206625Syongaristatic int	sge_attach(device_t);
109206625Syongaristatic int	sge_detach(device_t);
110206625Syongaristatic int	sge_shutdown(device_t);
111206625Syongaristatic int	sge_suspend(device_t);
112206625Syongaristatic int	sge_resume(device_t);
113206625Syongari
114206625Syongaristatic int	sge_miibus_readreg(device_t, int, int);
115206625Syongaristatic int	sge_miibus_writereg(device_t, int, int, int);
116206625Syongaristatic void	sge_miibus_statchg(device_t);
117206625Syongari
118206625Syongaristatic int	sge_newbuf(struct sge_softc *, int);
119206625Syongaristatic int	sge_encap(struct sge_softc *, struct mbuf **);
120206625Syongari#ifndef __NO_STRICT_ALIGNMENT
121206625Syongaristatic __inline void
122206625Syongari		sge_fixup_rx(struct mbuf *);
123206625Syongari#endif
124206625Syongaristatic __inline void
125206625Syongari		sge_discard_rxbuf(struct sge_softc *, int);
126206625Syongaristatic void	sge_rxeof(struct sge_softc *);
127206625Syongaristatic void	sge_txeof(struct sge_softc *);
128206625Syongaristatic void	sge_intr(void *);
129206625Syongaristatic void	sge_tick(void *);
130206625Syongaristatic void	sge_start(struct ifnet *);
131206625Syongaristatic void	sge_start_locked(struct ifnet *);
132206625Syongaristatic int	sge_ioctl(struct ifnet *, u_long, caddr_t);
133206625Syongaristatic void	sge_init(void *);
134206625Syongaristatic void	sge_init_locked(struct sge_softc *);
135206625Syongaristatic void	sge_stop(struct sge_softc *);
136206625Syongaristatic void	sge_watchdog(struct sge_softc *);
137206625Syongaristatic int	sge_ifmedia_upd(struct ifnet *);
138206625Syongaristatic void	sge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
139206625Syongari
140206625Syongaristatic int	sge_get_mac_addr_apc(struct sge_softc *, uint8_t *);
141206625Syongaristatic int	sge_get_mac_addr_eeprom(struct sge_softc *, uint8_t *);
142206625Syongaristatic uint16_t	sge_read_eeprom(struct sge_softc *, int);
143206625Syongari
144206625Syongaristatic void	sge_rxfilter(struct sge_softc *);
145207380Syongaristatic void	sge_setvlan(struct sge_softc *);
146206625Syongaristatic void	sge_reset(struct sge_softc *);
147206625Syongaristatic int	sge_list_rx_init(struct sge_softc *);
148206625Syongaristatic int	sge_list_rx_free(struct sge_softc *);
149206625Syongaristatic int	sge_list_tx_init(struct sge_softc *);
150206625Syongaristatic int	sge_list_tx_free(struct sge_softc *);
151206625Syongari
152206625Syongaristatic int	sge_dma_alloc(struct sge_softc *);
153206625Syongaristatic void	sge_dma_free(struct sge_softc *);
154206625Syongaristatic void	sge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
155206625Syongari
156206625Syongaristatic device_method_t sge_methods[] = {
157206625Syongari	/* Device interface */
158206625Syongari	DEVMETHOD(device_probe,		sge_probe),
159206625Syongari	DEVMETHOD(device_attach,	sge_attach),
160206625Syongari	DEVMETHOD(device_detach,	sge_detach),
161206625Syongari	DEVMETHOD(device_suspend,	sge_suspend),
162206625Syongari	DEVMETHOD(device_resume,	sge_resume),
163206625Syongari	DEVMETHOD(device_shutdown,	sge_shutdown),
164206625Syongari
165206625Syongari	/* Bus interface */
166206625Syongari	DEVMETHOD(bus_print_child,	bus_generic_print_child),
167206625Syongari	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
168206625Syongari
169206625Syongari	/* MII interface */
170206625Syongari	DEVMETHOD(miibus_readreg,	sge_miibus_readreg),
171206625Syongari	DEVMETHOD(miibus_writereg,	sge_miibus_writereg),
172206625Syongari	DEVMETHOD(miibus_statchg,	sge_miibus_statchg),
173206625Syongari
174206625Syongari	KOBJMETHOD_END
175206625Syongari};
176206625Syongari
177206625Syongaristatic driver_t sge_driver = {
178206625Syongari	"sge", sge_methods, sizeof(struct sge_softc)
179206625Syongari};
180206625Syongari
181206625Syongaristatic devclass_t sge_devclass;
182206625Syongari
183206625SyongariDRIVER_MODULE(sge, pci, sge_driver, sge_devclass, 0, 0);
184206625SyongariDRIVER_MODULE(miibus, sge, miibus_driver, miibus_devclass, 0, 0);
185206625Syongari
186206625Syongari/*
187206625Syongari * Register space access macros.
188206625Syongari */
189206625Syongari#define	CSR_WRITE_4(sc, reg, val)	bus_write_4(sc->sge_res, reg, val)
190206625Syongari#define	CSR_WRITE_2(sc, reg, val)	bus_write_2(sc->sge_res, reg, val)
191206625Syongari#define	CSR_WRITE_1(cs, reg, val)	bus_write_1(sc->sge_res, reg, val)
192206625Syongari
193206625Syongari#define	CSR_READ_4(sc, reg)		bus_read_4(sc->sge_res, reg)
194206625Syongari#define	CSR_READ_2(sc, reg)		bus_read_2(sc->sge_res, reg)
195206625Syongari#define	CSR_READ_1(sc, reg)		bus_read_1(sc->sge_res, reg)
196206625Syongari
197206625Syongari/* Define to show Tx/Rx error status. */
198206625Syongari#undef SGE_SHOW_ERRORS
199206625Syongari
200206625Syongari#define	SGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
201206625Syongari
202206625Syongaristatic void
203206625Syongarisge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
204206625Syongari{
205206625Syongari	bus_addr_t *p;
206206625Syongari
207206625Syongari	if (error != 0)
208206625Syongari		return;
209206625Syongari	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
210206625Syongari	p  = arg;
211206625Syongari	*p = segs->ds_addr;
212206625Syongari}
213206625Syongari
214206625Syongari/*
215206625Syongari * Read a sequence of words from the EEPROM.
216206625Syongari */
217206625Syongaristatic uint16_t
218206625Syongarisge_read_eeprom(struct sge_softc *sc, int offset)
219206625Syongari{
220206625Syongari	uint32_t val;
221206625Syongari	int i;
222206625Syongari
223206625Syongari	KASSERT(offset <= EI_OFFSET, ("EEPROM offset too big"));
224206625Syongari	CSR_WRITE_4(sc, ROMInterface,
225206625Syongari	    EI_REQ | EI_OP_RD | (offset << EI_OFFSET_SHIFT));
226206625Syongari	DELAY(500);
227206625Syongari	for (i = 0; i < SGE_TIMEOUT; i++) {
228206625Syongari		val = CSR_READ_4(sc, ROMInterface);
229206625Syongari		if ((val & EI_REQ) == 0)
230206625Syongari			break;
231206625Syongari		DELAY(100);
232206625Syongari	}
233206625Syongari	if (i == SGE_TIMEOUT) {
234206625Syongari		device_printf(sc->sge_dev,
235206625Syongari		    "EEPROM read timeout : 0x%08x\n", val);
236206625Syongari		return (0xffff);
237206625Syongari	}
238206625Syongari
239206625Syongari	return ((val & EI_DATA) >> EI_DATA_SHIFT);
240206625Syongari}
241206625Syongari
242206625Syongaristatic int
243206625Syongarisge_get_mac_addr_eeprom(struct sge_softc *sc, uint8_t *dest)
244206625Syongari{
245206625Syongari	uint16_t val;
246206625Syongari	int i;
247206625Syongari
248206625Syongari	val = sge_read_eeprom(sc, EEPROMSignature);
249206625Syongari	if (val == 0xffff || val == 0) {
250206625Syongari		device_printf(sc->sge_dev,
251206625Syongari		    "invalid EEPROM signature : 0x%04x\n", val);
252206625Syongari		return (EINVAL);
253206625Syongari	}
254206625Syongari
255206625Syongari	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
256206625Syongari		val = sge_read_eeprom(sc, EEPROMMACAddr + i / 2);
257206625Syongari		dest[i + 0] = (uint8_t)val;
258206625Syongari		dest[i + 1] = (uint8_t)(val >> 8);
259206625Syongari	}
260206625Syongari
261206625Syongari	if ((sge_read_eeprom(sc, EEPROMInfo) & 0x80) != 0)
262206625Syongari		sc->sge_flags |= SGE_FLAG_RGMII;
263206625Syongari	return (0);
264206625Syongari}
265206625Syongari
266206625Syongari/*
267206625Syongari * For SiS96x, APC CMOS RAM is used to store ethernet address.
268206625Syongari * APC CMOS RAM is accessed through ISA bridge.
269206625Syongari */
270206625Syongaristatic int
271206625Syongarisge_get_mac_addr_apc(struct sge_softc *sc, uint8_t *dest)
272206625Syongari{
273206625Syongari#if defined(__amd64__) || defined(__i386__)
274206625Syongari	devclass_t pci;
275206625Syongari	device_t bus, dev = NULL;
276206625Syongari	device_t *kids;
277206625Syongari	struct apc_tbl {
278206625Syongari		uint16_t vid;
279206625Syongari		uint16_t did;
280206625Syongari	} *tp, apc_tbls[] = {
281206625Syongari		{ SIS_VENDORID, 0x0965 },
282206625Syongari		{ SIS_VENDORID, 0x0966 },
283206625Syongari		{ SIS_VENDORID, 0x0968 }
284206625Syongari	};
285206625Syongari	uint8_t reg;
286206625Syongari	int busnum, cnt, i, j, numkids;
287206625Syongari
288206625Syongari	cnt = sizeof(apc_tbls) / sizeof(apc_tbls[0]);
289206625Syongari	pci = devclass_find("pci");
290206625Syongari	for (busnum = 0; busnum < devclass_get_maxunit(pci); busnum++) {
291206625Syongari		bus = devclass_get_device(pci, busnum);
292206625Syongari		if (!bus)
293206625Syongari			continue;
294206625Syongari		if (device_get_children(bus, &kids, &numkids) != 0)
295206625Syongari			continue;
296206625Syongari		for (i = 0; i < numkids; i++) {
297206625Syongari			dev = kids[i];
298206625Syongari			if (pci_get_class(dev) == PCIC_BRIDGE &&
299206625Syongari			    pci_get_subclass(dev) == PCIS_BRIDGE_ISA) {
300206625Syongari				tp = apc_tbls;
301206625Syongari				for (j = 0; j < cnt; j++) {
302206625Syongari					if (pci_get_vendor(dev) == tp->vid &&
303206625Syongari					    pci_get_device(dev) == tp->did) {
304206625Syongari						free(kids, M_TEMP);
305206625Syongari						goto apc_found;
306206625Syongari					}
307206625Syongari					tp++;
308206625Syongari				}
309206625Syongari			}
310206625Syongari                }
311206625Syongari		free(kids, M_TEMP);
312206625Syongari	}
313206625Syongari	device_printf(sc->sge_dev, "couldn't find PCI-ISA bridge\n");
314206625Syongari	return (EINVAL);
315206625Syongariapc_found:
316206625Syongari	/* Enable port 0x78 and 0x79 to access APC registers. */
317206625Syongari	reg = pci_read_config(dev, 0x48, 1);
318206625Syongari	pci_write_config(dev, 0x48, reg & ~0x02, 1);
319206625Syongari	DELAY(50);
320206625Syongari	pci_read_config(dev, 0x48, 1);
321206625Syongari	/* Read stored ethernet address. */
322206625Syongari	for (i = 0; i < ETHER_ADDR_LEN; i++) {
323206625Syongari		outb(0x78, 0x09 + i);
324206625Syongari		dest[i] = inb(0x79);
325206625Syongari	}
326206625Syongari	outb(0x78, 0x12);
327206625Syongari	if ((inb(0x79) & 0x80) != 0)
328206625Syongari		sc->sge_flags |= SGE_FLAG_RGMII;
329206625Syongari	/* Restore access to APC registers. */
330206625Syongari	pci_write_config(dev, 0x48, reg, 1);
331206625Syongari
332206625Syongari	return (0);
333206625Syongari#else
334206625Syongari	return (EINVAL);
335206625Syongari#endif
336206625Syongari}
337206625Syongari
338206625Syongaristatic int
339206625Syongarisge_miibus_readreg(device_t dev, int phy, int reg)
340206625Syongari{
341206625Syongari	struct sge_softc *sc;
342206625Syongari	uint32_t val;
343206625Syongari	int i;
344206625Syongari
345206625Syongari	sc = device_get_softc(dev);
346206625Syongari	CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) |
347206625Syongari	    (reg << GMI_REG_SHIFT) | GMI_OP_RD | GMI_REQ);
348206625Syongari	DELAY(10);
349206625Syongari	for (i = 0; i < SGE_TIMEOUT; i++) {
350206625Syongari		val = CSR_READ_4(sc, GMIIControl);
351206625Syongari		if ((val & GMI_REQ) == 0)
352206625Syongari			break;
353206625Syongari		DELAY(10);
354206625Syongari	}
355206625Syongari	if (i == SGE_TIMEOUT) {
356206625Syongari		device_printf(sc->sge_dev, "PHY read timeout : %d\n", reg);
357206625Syongari		return (0);
358206625Syongari	}
359206625Syongari	return ((val & GMI_DATA) >> GMI_DATA_SHIFT);
360206625Syongari}
361206625Syongari
362206625Syongaristatic int
363206625Syongarisge_miibus_writereg(device_t dev, int phy, int reg, int data)
364206625Syongari{
365206625Syongari	struct sge_softc *sc;
366206625Syongari	uint32_t val;
367206625Syongari	int i;
368206625Syongari
369206625Syongari	sc = device_get_softc(dev);
370206625Syongari	CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) |
371206625Syongari	    (reg << GMI_REG_SHIFT) | (data << GMI_DATA_SHIFT) |
372206625Syongari	    GMI_OP_WR | GMI_REQ);
373206625Syongari	DELAY(10);
374206625Syongari	for (i = 0; i < SGE_TIMEOUT; i++) {
375206625Syongari		val = CSR_READ_4(sc, GMIIControl);
376206625Syongari		if ((val & GMI_REQ) == 0)
377206625Syongari			break;
378206625Syongari		DELAY(10);
379206625Syongari	}
380206625Syongari	if (i == SGE_TIMEOUT)
381206625Syongari		device_printf(sc->sge_dev, "PHY write timeout : %d\n", reg);
382206625Syongari	return (0);
383206625Syongari}
384206625Syongari
385206625Syongaristatic void
386206625Syongarisge_miibus_statchg(device_t dev)
387206625Syongari{
388206625Syongari	struct sge_softc *sc;
389206625Syongari	struct mii_data *mii;
390206625Syongari	struct ifnet *ifp;
391206625Syongari	uint32_t ctl, speed;
392206625Syongari
393206625Syongari	sc = device_get_softc(dev);
394206625Syongari	mii = device_get_softc(sc->sge_miibus);
395206625Syongari	ifp = sc->sge_ifp;
396206625Syongari	if (mii == NULL || ifp == NULL ||
397206625Syongari	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
398206625Syongari		return;
399206625Syongari	speed = 0;
400206625Syongari	sc->sge_flags &= ~SGE_FLAG_LINK;
401206625Syongari	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
402206625Syongari	    (IFM_ACTIVE | IFM_AVALID)) {
403206625Syongari		switch (IFM_SUBTYPE(mii->mii_media_active)) {
404206625Syongari		case IFM_10_T:
405206625Syongari			sc->sge_flags |= SGE_FLAG_LINK;
406206625Syongari			speed = SC_SPEED_10;
407206625Syongari			break;
408206625Syongari		case IFM_100_TX:
409206625Syongari			sc->sge_flags |= SGE_FLAG_LINK;
410206625Syongari			speed = SC_SPEED_100;
411206625Syongari			break;
412206625Syongari		case IFM_1000_T:
413206625Syongari			if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) {
414206625Syongari				sc->sge_flags |= SGE_FLAG_LINK;
415206625Syongari				speed = SC_SPEED_1000;
416206625Syongari			}
417206625Syongari			break;
418206625Syongari		default:
419206625Syongari			break;
420206625Syongari                }
421206625Syongari        }
422206625Syongari	if ((sc->sge_flags & SGE_FLAG_LINK) == 0)
423206625Syongari		return;
424206625Syongari	/* Reprogram MAC to resolved speed/duplex/flow-control parameters. */
425206625Syongari	ctl = CSR_READ_4(sc, StationControl);
426206625Syongari	ctl &= ~(0x0f000000 | SC_FDX | SC_SPEED_MASK);
427206625Syongari	if (speed == SC_SPEED_1000) {
428206625Syongari		ctl |= 0x07000000;
429206625Syongari		sc->sge_flags |= SGE_FLAG_SPEED_1000;
430206625Syongari	} else {
431206625Syongari		ctl |= 0x04000000;
432206625Syongari		sc->sge_flags &= ~SGE_FLAG_SPEED_1000;
433206625Syongari	}
434206625Syongari#ifdef notyet
435206625Syongari	if ((sc->sge_flags & SGE_FLAG_GMII) != 0)
436206625Syongari		ctl |= 0x03000000;
437206625Syongari#endif
438206625Syongari	ctl |= speed;
439206625Syongari	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
440206625Syongari		ctl |= SC_FDX;
441206625Syongari		sc->sge_flags |= SGE_FLAG_FDX;
442206625Syongari	} else
443206625Syongari		sc->sge_flags &= ~SGE_FLAG_FDX;
444206625Syongari	CSR_WRITE_4(sc, StationControl, ctl);
445206625Syongari	if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) {
446206625Syongari		CSR_WRITE_4(sc, RGMIIDelay, 0x0441);
447206625Syongari		CSR_WRITE_4(sc, RGMIIDelay, 0x0440);
448206625Syongari	}
449206625Syongari}
450206625Syongari
451206625Syongaristatic void
452206625Syongarisge_rxfilter(struct sge_softc *sc)
453206625Syongari{
454206625Syongari	struct ifnet *ifp;
455206625Syongari	struct ifmultiaddr *ifma;
456206625Syongari	uint32_t crc, hashes[2];
457206625Syongari	uint16_t rxfilt;
458206625Syongari
459206625Syongari	SGE_LOCK_ASSERT(sc);
460206625Syongari
461206625Syongari	ifp = sc->sge_ifp;
462207375Syongari	rxfilt = CSR_READ_2(sc, RxMacControl);
463207375Syongari	rxfilt &= ~(AcceptBroadcast | AcceptAllPhys | AcceptMulticast);
464207375Syongari	rxfilt |= AcceptMyPhys;
465206625Syongari	if ((ifp->if_flags & IFF_BROADCAST) != 0)
466206625Syongari		rxfilt |= AcceptBroadcast;
467206625Syongari	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
468206625Syongari		if ((ifp->if_flags & IFF_PROMISC) != 0)
469206625Syongari			rxfilt |= AcceptAllPhys;
470206625Syongari		rxfilt |= AcceptMulticast;
471206625Syongari		hashes[0] = 0xFFFFFFFF;
472206625Syongari		hashes[1] = 0xFFFFFFFF;
473207375Syongari	} else {
474207375Syongari		rxfilt |= AcceptMulticast;
475207375Syongari		hashes[0] = hashes[1] = 0;
476207375Syongari		/* Now program new ones. */
477207375Syongari		if_maddr_rlock(ifp);
478207375Syongari		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
479207375Syongari			if (ifma->ifma_addr->sa_family != AF_LINK)
480207375Syongari				continue;
481207375Syongari			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
482207375Syongari			    ifma->ifma_addr), ETHER_ADDR_LEN);
483207375Syongari			hashes[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
484207375Syongari		}
485207375Syongari		if_maddr_runlock(ifp);
486206625Syongari	}
487206625Syongari	CSR_WRITE_2(sc, RxMacControl, rxfilt | 0x02);
488206625Syongari	CSR_WRITE_4(sc, RxHashTable, hashes[0]);
489206625Syongari	CSR_WRITE_4(sc, RxHashTable2, hashes[1]);
490206625Syongari}
491206625Syongari
492206625Syongaristatic void
493207380Syongarisge_setvlan(struct sge_softc *sc)
494207380Syongari{
495207380Syongari	struct ifnet *ifp;
496207380Syongari	uint16_t rxfilt;
497207380Syongari
498207380Syongari	SGE_LOCK_ASSERT(sc);
499207380Syongari
500207380Syongari	ifp = sc->sge_ifp;
501207380Syongari	if ((ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) == 0)
502207380Syongari		return;
503207380Syongari	rxfilt = CSR_READ_2(sc, RxMacControl);
504207380Syongari	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
505207380Syongari		rxfilt |= RXMAC_STRIP_VLAN;
506207380Syongari	else
507207380Syongari		rxfilt &= ~RXMAC_STRIP_VLAN;
508207380Syongari	CSR_WRITE_2(sc, RxMacControl, rxfilt);
509207380Syongari}
510207380Syongari
511207380Syongaristatic void
512206625Syongarisge_reset(struct sge_softc *sc)
513206625Syongari{
514206625Syongari
515206625Syongari	CSR_WRITE_4(sc, IntrMask, 0);
516206625Syongari	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
517206625Syongari
518206625Syongari	/* Soft reset. */
519206625Syongari	CSR_WRITE_4(sc, IntrControl, 0x8000);
520206625Syongari	CSR_READ_4(sc, IntrControl);
521206625Syongari	DELAY(100);
522206625Syongari	CSR_WRITE_4(sc, IntrControl, 0);
523206625Syongari	/* Stop MAC. */
524206625Syongari	CSR_WRITE_4(sc, TX_CTL, 0x1a00);
525206625Syongari	CSR_WRITE_4(sc, RX_CTL, 0x1a00);
526206625Syongari
527206625Syongari	CSR_WRITE_4(sc, IntrMask, 0);
528206625Syongari	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
529206625Syongari
530206625Syongari	CSR_WRITE_4(sc, GMIIControl, 0);
531206625Syongari}
532206625Syongari
533206625Syongari/*
534206625Syongari * Probe for an SiS chip. Check the PCI vendor and device
535206625Syongari * IDs against our list and return a device name if we find a match.
536206625Syongari */
537206625Syongaristatic int
538206625Syongarisge_probe(device_t dev)
539206625Syongari{
540206625Syongari	struct sge_type *t;
541206625Syongari
542206625Syongari	t = sge_devs;
543206625Syongari	while (t->sge_name != NULL) {
544206625Syongari		if ((pci_get_vendor(dev) == t->sge_vid) &&
545206625Syongari		    (pci_get_device(dev) == t->sge_did)) {
546206625Syongari			device_set_desc(dev, t->sge_name);
547206625Syongari			return (BUS_PROBE_DEFAULT);
548206625Syongari		}
549206625Syongari		t++;
550206625Syongari	}
551206625Syongari
552206625Syongari	return (ENXIO);
553206625Syongari}
554206625Syongari
555206625Syongari/*
556206625Syongari * Attach the interface.  Allocate softc structures, do ifmedia
557206625Syongari * setup and ethernet/BPF attach.
558206625Syongari */
559206625Syongaristatic int
560206625Syongarisge_attach(device_t dev)
561206625Syongari{
562206625Syongari	struct sge_softc *sc;
563206625Syongari	struct ifnet *ifp;
564206625Syongari	uint8_t eaddr[ETHER_ADDR_LEN];
565206625Syongari	int error = 0, rid;
566206625Syongari
567206625Syongari	sc = device_get_softc(dev);
568206625Syongari	sc->sge_dev = dev;
569206625Syongari
570206625Syongari	mtx_init(&sc->sge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
571206625Syongari	    MTX_DEF);
572206625Syongari        callout_init_mtx(&sc->sge_stat_ch, &sc->sge_mtx, 0);
573206625Syongari
574206625Syongari	/*
575206625Syongari	 * Map control/status registers.
576206625Syongari	 */
577206625Syongari	pci_enable_busmaster(dev);
578206625Syongari
579206625Syongari	/* Allocate resources. */
580206625Syongari	sc->sge_res_id = PCIR_BAR(0);
581206625Syongari	sc->sge_res_type = SYS_RES_MEMORY;
582206625Syongari	sc->sge_res = bus_alloc_resource_any(dev, sc->sge_res_type,
583206625Syongari	    &sc->sge_res_id, RF_ACTIVE);
584206625Syongari	if (sc->sge_res == NULL) {
585206625Syongari		device_printf(dev, "couldn't allocate resource\n");
586206625Syongari		error = ENXIO;
587206625Syongari		goto fail;
588206625Syongari	}
589206625Syongari
590206625Syongari	rid = 0;
591206625Syongari	sc->sge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
592206625Syongari	    RF_SHAREABLE | RF_ACTIVE);
593206625Syongari	if (sc->sge_irq == NULL) {
594206625Syongari		device_printf(dev, "couldn't allocate IRQ resources\n");
595206625Syongari		error = ENXIO;
596206625Syongari		goto fail;
597206625Syongari	}
598206625Syongari	sc->sge_rev = pci_get_revid(dev);
599206625Syongari	if (pci_get_device(dev) == SIS_DEVICEID_190)
600207377Syongari		sc->sge_flags |= SGE_FLAG_FASTETHER | SGE_FLAG_SIS190;
601206625Syongari	/* Reset the adapter. */
602206625Syongari	sge_reset(sc);
603206625Syongari
604206625Syongari	/* Get MAC address from the EEPROM. */
605206625Syongari	if ((pci_read_config(dev, 0x73, 1) & 0x01) != 0)
606206625Syongari		sge_get_mac_addr_apc(sc, eaddr);
607206625Syongari	else
608206625Syongari		sge_get_mac_addr_eeprom(sc, eaddr);
609206625Syongari
610206625Syongari	if ((error = sge_dma_alloc(sc)) != 0)
611206625Syongari		goto fail;
612206625Syongari
613206625Syongari	ifp = sc->sge_ifp = if_alloc(IFT_ETHER);
614206625Syongari	if (ifp == NULL) {
615206625Syongari		device_printf(dev, "cannot allocate ifnet structure.\n");
616206625Syongari		error = ENOSPC;
617206625Syongari		goto fail;
618206625Syongari	}
619206625Syongari	ifp->if_softc = sc;
620206625Syongari	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
621206625Syongari	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
622206625Syongari	ifp->if_ioctl = sge_ioctl;
623206625Syongari	ifp->if_start = sge_start;
624206625Syongari	ifp->if_init = sge_init;
625206625Syongari	ifp->if_snd.ifq_drv_maxlen = SGE_TX_RING_CNT - 1;
626206625Syongari	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
627206625Syongari	IFQ_SET_READY(&ifp->if_snd);
628207851Syongari	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_RXCSUM | IFCAP_TSO4;
629207851Syongari	ifp->if_hwassist = SGE_CSUM_FEATURES | CSUM_TSO;
630206625Syongari	ifp->if_capenable = ifp->if_capabilities;
631206625Syongari	/*
632206625Syongari	 * Do MII setup.
633206625Syongari	 */
634206625Syongari	if (mii_phy_probe(dev, &sc->sge_miibus, sge_ifmedia_upd,
635206625Syongari	    sge_ifmedia_sts)) {
636206625Syongari		device_printf(dev, "no PHY found!\n");
637206625Syongari		error = ENXIO;
638206625Syongari		goto fail;
639206625Syongari	}
640206625Syongari
641206625Syongari	/*
642206625Syongari	 * Call MI attach routine.
643206625Syongari	 */
644206625Syongari	ether_ifattach(ifp, eaddr);
645206625Syongari
646206625Syongari	/* VLAN setup. */
647207380Syongari	if ((sc->sge_flags & SGE_FLAG_SIS190) == 0)
648207380Syongari		ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING |
649207851Syongari		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
650206625Syongari	ifp->if_capabilities |= IFCAP_VLAN_MTU;
651206625Syongari	ifp->if_capenable = ifp->if_capabilities;
652206625Syongari	/* Tell the upper layer(s) we support long frames. */
653206625Syongari	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
654206625Syongari
655206625Syongari	/* Hook interrupt last to avoid having to lock softc */
656206625Syongari	error = bus_setup_intr(dev, sc->sge_irq, INTR_TYPE_NET | INTR_MPSAFE,
657206625Syongari	    NULL, sge_intr, sc, &sc->sge_intrhand);
658206625Syongari	if (error) {
659206625Syongari		device_printf(dev, "couldn't set up irq\n");
660206625Syongari		ether_ifdetach(ifp);
661206625Syongari		goto fail;
662206625Syongari	}
663206625Syongari
664206625Syongarifail:
665206625Syongari	if (error)
666206625Syongari		sge_detach(dev);
667206625Syongari
668206625Syongari	return (error);
669206625Syongari}
670206625Syongari
671206625Syongari/*
672206625Syongari * Shutdown hardware and free up resources.  This can be called any
673206625Syongari * time after the mutex has been initialized.  It is called in both
674206625Syongari * the error case in attach and the normal detach case so it needs
675206625Syongari * to be careful about only freeing resources that have actually been
676206625Syongari * allocated.
677206625Syongari */
678206625Syongaristatic int
679206625Syongarisge_detach(device_t dev)
680206625Syongari{
681206625Syongari	struct sge_softc *sc;
682206625Syongari	struct ifnet *ifp;
683206625Syongari
684206625Syongari	sc = device_get_softc(dev);
685206625Syongari	ifp = sc->sge_ifp;
686206625Syongari	/* These should only be active if attach succeeded. */
687206625Syongari	if (device_is_attached(dev)) {
688206625Syongari		ether_ifdetach(ifp);
689206625Syongari		SGE_LOCK(sc);
690206625Syongari		sge_stop(sc);
691206625Syongari		SGE_UNLOCK(sc);
692206625Syongari		callout_drain(&sc->sge_stat_ch);
693206625Syongari	}
694206625Syongari	if (sc->sge_miibus)
695206625Syongari		device_delete_child(dev, sc->sge_miibus);
696206625Syongari	bus_generic_detach(dev);
697206625Syongari
698206625Syongari	if (sc->sge_intrhand)
699206625Syongari		bus_teardown_intr(dev, sc->sge_irq, sc->sge_intrhand);
700206625Syongari	if (sc->sge_irq)
701206625Syongari		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sge_irq);
702206625Syongari	if (sc->sge_res)
703206625Syongari		bus_release_resource(dev, sc->sge_res_type, sc->sge_res_id,
704206625Syongari		    sc->sge_res);
705206625Syongari	if (ifp)
706206625Syongari		if_free(ifp);
707206625Syongari	sge_dma_free(sc);
708206625Syongari	mtx_destroy(&sc->sge_mtx);
709206625Syongari
710206625Syongari	return (0);
711206625Syongari}
712206625Syongari
713206625Syongari/*
714206625Syongari * Stop all chip I/O so that the kernel's probe routines don't
715206625Syongari * get confused by errant DMAs when rebooting.
716206625Syongari */
717206625Syongaristatic int
718206625Syongarisge_shutdown(device_t dev)
719206625Syongari{
720206625Syongari	struct sge_softc *sc;
721206625Syongari
722206625Syongari	sc = device_get_softc(dev);
723206625Syongari	SGE_LOCK(sc);
724206625Syongari	sge_stop(sc);
725206625Syongari	SGE_UNLOCK(sc);
726206625Syongari	return (0);
727206625Syongari}
728206625Syongari
729206625Syongaristatic int
730206625Syongarisge_suspend(device_t dev)
731206625Syongari{
732206625Syongari	struct sge_softc *sc;
733206625Syongari	struct ifnet *ifp;
734206625Syongari
735206625Syongari	sc = device_get_softc(dev);
736206625Syongari	SGE_LOCK(sc);
737206625Syongari	ifp = sc->sge_ifp;
738206625Syongari	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
739206625Syongari		sge_stop(sc);
740206625Syongari	SGE_UNLOCK(sc);
741206625Syongari	return (0);
742206625Syongari}
743206625Syongari
744206625Syongaristatic int
745206625Syongarisge_resume(device_t dev)
746206625Syongari{
747206625Syongari	struct sge_softc *sc;
748206625Syongari	struct ifnet *ifp;
749206625Syongari
750206625Syongari	sc = device_get_softc(dev);
751206625Syongari	SGE_LOCK(sc);
752206625Syongari	ifp = sc->sge_ifp;
753206625Syongari	if ((ifp->if_flags & IFF_UP) != 0)
754206625Syongari		sge_init_locked(sc);
755206625Syongari	SGE_UNLOCK(sc);
756206625Syongari	return (0);
757206625Syongari}
758206625Syongari
759206625Syongaristatic int
760206625Syongarisge_dma_alloc(struct sge_softc *sc)
761206625Syongari{
762206625Syongari	struct sge_chain_data *cd;
763206625Syongari	struct sge_list_data *ld;
764207628Syongari	struct sge_rxdesc *rxd;
765207628Syongari	struct sge_txdesc *txd;
766206625Syongari	int error, i;
767206625Syongari
768206625Syongari	cd = &sc->sge_cdata;
769206625Syongari	ld = &sc->sge_ldata;
770206625Syongari	error = bus_dma_tag_create(bus_get_dma_tag(sc->sge_dev),
771206625Syongari	    1, 0,			/* alignment, boundary */
772206625Syongari	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
773206625Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
774206625Syongari	    NULL, NULL,			/* filter, filterarg */
775206625Syongari	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
776206625Syongari	    1,				/* nsegments */
777206625Syongari	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
778206625Syongari	    0,				/* flags */
779206625Syongari	    NULL,			/* lockfunc */
780206625Syongari	    NULL,			/* lockarg */
781206625Syongari	    &cd->sge_tag);
782206625Syongari	if (error != 0) {
783206625Syongari		device_printf(sc->sge_dev,
784206625Syongari		    "could not create parent DMA tag.\n");
785206625Syongari		goto fail;
786206625Syongari	}
787206625Syongari
788206625Syongari	/* RX descriptor ring */
789206625Syongari	error = bus_dma_tag_create(cd->sge_tag,
790206625Syongari	    SGE_DESC_ALIGN, 0,		/* alignment, boundary */
791206625Syongari	    BUS_SPACE_MAXADDR,		/* lowaddr */
792206625Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
793206625Syongari	    NULL, NULL,			/* filter, filterarg */
794206625Syongari	    SGE_RX_RING_SZ, 1,		/* maxsize,nsegments */
795206625Syongari	    SGE_RX_RING_SZ,		/* maxsegsize */
796206625Syongari	    0,				/* flags */
797206625Syongari	    NULL,			/* lockfunc */
798206625Syongari	    NULL,			/* lockarg */
799206625Syongari	    &cd->sge_rx_tag);
800206625Syongari	if (error != 0) {
801206625Syongari		device_printf(sc->sge_dev,
802206625Syongari		    "could not create Rx ring DMA tag.\n");
803206625Syongari		goto fail;
804206625Syongari	}
805206625Syongari	/* Allocate DMA'able memory and load DMA map for RX ring. */
806206625Syongari	error = bus_dmamem_alloc(cd->sge_rx_tag, (void **)&ld->sge_rx_ring,
807206625Syongari	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT,
808206625Syongari	    &cd->sge_rx_dmamap);
809206625Syongari	if (error != 0) {
810206625Syongari		device_printf(sc->sge_dev,
811206625Syongari		    "could not allocate DMA'able memory for Rx ring.\n");
812206625Syongari		goto fail;
813206625Syongari	}
814206625Syongari	error = bus_dmamap_load(cd->sge_rx_tag, cd->sge_rx_dmamap,
815206625Syongari	    ld->sge_rx_ring, SGE_RX_RING_SZ, sge_dma_map_addr,
816206625Syongari	    &ld->sge_rx_paddr, BUS_DMA_NOWAIT);
817206625Syongari	if (error != 0) {
818206625Syongari		device_printf(sc->sge_dev,
819206625Syongari		    "could not load DMA'able memory for Rx ring.\n");
820206625Syongari	}
821206625Syongari
822206625Syongari	/* TX descriptor ring */
823206625Syongari	error = bus_dma_tag_create(cd->sge_tag,
824206625Syongari	    SGE_DESC_ALIGN, 0,		/* alignment, boundary */
825206625Syongari	    BUS_SPACE_MAXADDR,		/* lowaddr */
826206625Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
827206625Syongari	    NULL, NULL,			/* filter, filterarg */
828206625Syongari	    SGE_TX_RING_SZ, 1,		/* maxsize,nsegments */
829206625Syongari	    SGE_TX_RING_SZ,		/* maxsegsize */
830206625Syongari	    0,				/* flags */
831206625Syongari	    NULL,			/* lockfunc */
832206625Syongari	    NULL,			/* lockarg */
833206625Syongari	    &cd->sge_tx_tag);
834206625Syongari	if (error != 0) {
835206625Syongari		device_printf(sc->sge_dev,
836206625Syongari		    "could not create Rx ring DMA tag.\n");
837206625Syongari		goto fail;
838206625Syongari	}
839206625Syongari	/* Allocate DMA'able memory and load DMA map for TX ring. */
840206625Syongari	error = bus_dmamem_alloc(cd->sge_tx_tag, (void **)&ld->sge_tx_ring,
841206625Syongari	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT,
842206625Syongari	    &cd->sge_tx_dmamap);
843206625Syongari	if (error != 0) {
844206625Syongari		device_printf(sc->sge_dev,
845206625Syongari		    "could not allocate DMA'able memory for Tx ring.\n");
846206625Syongari		goto fail;
847206625Syongari	}
848206625Syongari	error = bus_dmamap_load(cd->sge_tx_tag, cd->sge_tx_dmamap,
849206625Syongari	    ld->sge_tx_ring, SGE_TX_RING_SZ, sge_dma_map_addr,
850206625Syongari	    &ld->sge_tx_paddr, BUS_DMA_NOWAIT);
851206625Syongari	if (error != 0) {
852206625Syongari		device_printf(sc->sge_dev,
853206625Syongari		    "could not load DMA'able memory for Rx ring.\n");
854206625Syongari		goto fail;
855206625Syongari	}
856206625Syongari
857206625Syongari	/* Create DMA tag for Tx buffers. */
858206625Syongari	error = bus_dma_tag_create(cd->sge_tag, 1, 0, BUS_SPACE_MAXADDR,
859207851Syongari	    BUS_SPACE_MAXADDR, NULL, NULL, SGE_TSO_MAXSIZE, SGE_MAXTXSEGS,
860207851Syongari	    SGE_TSO_MAXSEGSIZE, 0, NULL, NULL, &cd->sge_txmbuf_tag);
861206625Syongari	if (error != 0) {
862206625Syongari		device_printf(sc->sge_dev,
863206625Syongari		    "could not create Tx mbuf DMA tag.\n");
864206625Syongari		goto fail;
865206625Syongari	}
866206625Syongari
867206625Syongari	/* Create DMA tag for Rx buffers. */
868206625Syongari	error = bus_dma_tag_create(cd->sge_tag, SGE_RX_BUF_ALIGN, 0,
869206625Syongari	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
870206625Syongari	    MCLBYTES, 0, NULL, NULL, &cd->sge_rxmbuf_tag);
871206625Syongari	if (error != 0) {
872206625Syongari		device_printf(sc->sge_dev,
873206625Syongari		    "could not create Rx mbuf DMA tag.\n");
874206625Syongari		goto fail;
875206625Syongari	}
876206625Syongari
877206625Syongari	/* Create DMA maps for Tx buffers. */
878206625Syongari	for (i = 0; i < SGE_TX_RING_CNT; i++) {
879207628Syongari		txd = &cd->sge_txdesc[i];
880207628Syongari		txd->tx_m = NULL;
881207628Syongari		txd->tx_dmamap = NULL;
882207628Syongari		txd->tx_ndesc = 0;
883206625Syongari		error = bus_dmamap_create(cd->sge_txmbuf_tag, 0,
884207628Syongari		    &txd->tx_dmamap);
885206625Syongari		if (error != 0) {
886206625Syongari			device_printf(sc->sge_dev,
887206625Syongari			    "could not create Tx DMA map.\n");
888206625Syongari			goto fail;
889206625Syongari		}
890206625Syongari	}
891206625Syongari	/* Create spare DMA map for Rx buffer. */
892206625Syongari	error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, &cd->sge_rx_spare_map);
893206625Syongari	if (error != 0) {
894206625Syongari		device_printf(sc->sge_dev,
895206625Syongari		    "could not create spare Rx DMA map.\n");
896206625Syongari		goto fail;
897206625Syongari	}
898206625Syongari	/* Create DMA maps for Rx buffers. */
899206625Syongari	for (i = 0; i < SGE_RX_RING_CNT; i++) {
900207628Syongari		rxd = &cd->sge_rxdesc[i];
901207628Syongari		rxd->rx_m = NULL;
902207628Syongari		rxd->rx_dmamap = NULL;
903206625Syongari		error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0,
904207628Syongari		    &rxd->rx_dmamap);
905206625Syongari		if (error) {
906206625Syongari			device_printf(sc->sge_dev,
907206625Syongari			    "could not create Rx DMA map.\n");
908206625Syongari			goto fail;
909206625Syongari		}
910206625Syongari	}
911206625Syongarifail:
912206625Syongari	return (error);
913206625Syongari}
914206625Syongari
915206625Syongaristatic void
916206625Syongarisge_dma_free(struct sge_softc *sc)
917206625Syongari{
918206625Syongari	struct sge_chain_data *cd;
919206625Syongari	struct sge_list_data *ld;
920207628Syongari	struct sge_rxdesc *rxd;
921207628Syongari	struct sge_txdesc *txd;
922206625Syongari	int i;
923206625Syongari
924206625Syongari	cd = &sc->sge_cdata;
925206625Syongari	ld = &sc->sge_ldata;
926206625Syongari	/* Rx ring. */
927206625Syongari	if (cd->sge_rx_tag != NULL) {
928206625Syongari		if (cd->sge_rx_dmamap != NULL)
929206625Syongari			bus_dmamap_unload(cd->sge_rx_tag, cd->sge_rx_dmamap);
930206625Syongari		if (cd->sge_rx_dmamap != NULL && ld->sge_rx_ring != NULL)
931206625Syongari			bus_dmamem_free(cd->sge_rx_tag, ld->sge_rx_ring,
932206625Syongari			    cd->sge_rx_dmamap);
933206625Syongari		ld->sge_rx_ring = NULL;
934206625Syongari		cd->sge_rx_dmamap = NULL;
935206625Syongari		bus_dma_tag_destroy(cd->sge_rx_tag);
936206625Syongari		cd->sge_rx_tag = NULL;
937206625Syongari	}
938206625Syongari	/* Tx ring. */
939206625Syongari	if (cd->sge_tx_tag != NULL) {
940206625Syongari		if (cd->sge_tx_dmamap != NULL)
941206625Syongari			bus_dmamap_unload(cd->sge_tx_tag, cd->sge_tx_dmamap);
942206625Syongari		if (cd->sge_tx_dmamap != NULL && ld->sge_tx_ring != NULL)
943206625Syongari			bus_dmamem_free(cd->sge_tx_tag, ld->sge_tx_ring,
944206625Syongari			    cd->sge_tx_dmamap);
945206625Syongari		ld->sge_tx_ring = NULL;
946206625Syongari		cd->sge_tx_dmamap = NULL;
947206625Syongari		bus_dma_tag_destroy(cd->sge_tx_tag);
948206625Syongari		cd->sge_tx_tag = NULL;
949206625Syongari	}
950206625Syongari	/* Rx buffers. */
951206625Syongari	if (cd->sge_rxmbuf_tag != NULL) {
952206625Syongari		for (i = 0; i < SGE_RX_RING_CNT; i++) {
953207628Syongari			rxd = &cd->sge_rxdesc[i];
954207628Syongari			if (rxd->rx_dmamap != NULL) {
955206625Syongari				bus_dmamap_destroy(cd->sge_rxmbuf_tag,
956207628Syongari				    rxd->rx_dmamap);
957207628Syongari				rxd->rx_dmamap = NULL;
958206625Syongari			}
959206625Syongari		}
960206625Syongari		if (cd->sge_rx_spare_map != NULL) {
961206625Syongari			bus_dmamap_destroy(cd->sge_rxmbuf_tag,
962206625Syongari			    cd->sge_rx_spare_map);
963206625Syongari			cd->sge_rx_spare_map = NULL;
964206625Syongari		}
965206625Syongari		bus_dma_tag_destroy(cd->sge_rxmbuf_tag);
966206625Syongari		cd->sge_rxmbuf_tag = NULL;
967206625Syongari	}
968206625Syongari	/* Tx buffers. */
969206625Syongari	if (cd->sge_txmbuf_tag != NULL) {
970206625Syongari		for (i = 0; i < SGE_TX_RING_CNT; i++) {
971207628Syongari			txd = &cd->sge_txdesc[i];
972207628Syongari			if (txd->tx_dmamap != NULL) {
973206625Syongari				bus_dmamap_destroy(cd->sge_txmbuf_tag,
974207628Syongari				    txd->tx_dmamap);
975207628Syongari				txd->tx_dmamap = NULL;
976206625Syongari			}
977206625Syongari		}
978206625Syongari		bus_dma_tag_destroy(cd->sge_txmbuf_tag);
979206625Syongari		cd->sge_txmbuf_tag = NULL;
980206625Syongari	}
981206625Syongari	if (cd->sge_tag != NULL)
982206625Syongari		bus_dma_tag_destroy(cd->sge_tag);
983206625Syongari	cd->sge_tag = NULL;
984206625Syongari}
985206625Syongari
986206625Syongari/*
987206625Syongari * Initialize the TX descriptors.
988206625Syongari */
989206625Syongaristatic int
990206625Syongarisge_list_tx_init(struct sge_softc *sc)
991206625Syongari{
992206625Syongari	struct sge_list_data *ld;
993206625Syongari	struct sge_chain_data *cd;
994206625Syongari
995206625Syongari	SGE_LOCK_ASSERT(sc);
996206625Syongari	ld = &sc->sge_ldata;
997206625Syongari	cd = &sc->sge_cdata;
998206625Syongari	bzero(ld->sge_tx_ring, SGE_TX_RING_SZ);
999206625Syongari	ld->sge_tx_ring[SGE_TX_RING_CNT - 1].sge_flags = htole32(RING_END);
1000206625Syongari	bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap,
1001206625Syongari	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1002206625Syongari	cd->sge_tx_prod = 0;
1003206625Syongari	cd->sge_tx_cons = 0;
1004206625Syongari	cd->sge_tx_cnt = 0;
1005206625Syongari	return (0);
1006206625Syongari}
1007206625Syongari
1008206625Syongaristatic int
1009206625Syongarisge_list_tx_free(struct sge_softc *sc)
1010206625Syongari{
1011206625Syongari	struct sge_chain_data *cd;
1012207628Syongari	struct sge_txdesc *txd;
1013206625Syongari	int i;
1014206625Syongari
1015206625Syongari	SGE_LOCK_ASSERT(sc);
1016206625Syongari	cd = &sc->sge_cdata;
1017206625Syongari	for (i = 0; i < SGE_TX_RING_CNT; i++) {
1018207628Syongari		txd = &cd->sge_txdesc[i];
1019207628Syongari		if (txd->tx_m != NULL) {
1020207628Syongari			bus_dmamap_sync(cd->sge_txmbuf_tag, txd->tx_dmamap,
1021207628Syongari			    BUS_DMASYNC_POSTWRITE);
1022207628Syongari			bus_dmamap_unload(cd->sge_txmbuf_tag, txd->tx_dmamap);
1023207635Syongari			m_freem(txd->tx_m);
1024207628Syongari			txd->tx_m = NULL;
1025207628Syongari			txd->tx_ndesc = 0;
1026206625Syongari		}
1027206625Syongari	}
1028206625Syongari
1029206625Syongari	return (0);
1030206625Syongari}
1031206625Syongari
1032206625Syongari/*
1033206625Syongari * Initialize the RX descriptors and allocate mbufs for them.  Note that
1034206625Syongari * we arrange the descriptors in a closed ring, so that the last descriptor
1035206625Syongari * has RING_END flag set.
1036206625Syongari */
1037206625Syongaristatic int
1038206625Syongarisge_list_rx_init(struct sge_softc *sc)
1039206625Syongari{
1040206625Syongari	struct sge_chain_data *cd;
1041206625Syongari	int i;
1042206625Syongari
1043206625Syongari	SGE_LOCK_ASSERT(sc);
1044206625Syongari	cd = &sc->sge_cdata;
1045206625Syongari	cd->sge_rx_cons = 0;
1046206625Syongari	bzero(sc->sge_ldata.sge_rx_ring, SGE_RX_RING_SZ);
1047206625Syongari	for (i = 0; i < SGE_RX_RING_CNT; i++) {
1048206625Syongari		if (sge_newbuf(sc, i) != 0)
1049206625Syongari			return (ENOBUFS);
1050206625Syongari	}
1051206625Syongari	bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1052206625Syongari	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1053206625Syongari	return (0);
1054206625Syongari}
1055206625Syongari
1056206625Syongaristatic int
1057206625Syongarisge_list_rx_free(struct sge_softc *sc)
1058206625Syongari{
1059206625Syongari	struct sge_chain_data *cd;
1060207628Syongari	struct sge_rxdesc *rxd;
1061206625Syongari	int i;
1062206625Syongari
1063206625Syongari	SGE_LOCK_ASSERT(sc);
1064206625Syongari	cd = &sc->sge_cdata;
1065206625Syongari	for (i = 0; i < SGE_RX_RING_CNT; i++) {
1066207628Syongari		rxd = &cd->sge_rxdesc[i];
1067207628Syongari		if (rxd->rx_m != NULL) {
1068207628Syongari			bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1069206625Syongari			    BUS_DMASYNC_POSTREAD);
1070206625Syongari			bus_dmamap_unload(cd->sge_rxmbuf_tag,
1071207628Syongari			    rxd->rx_dmamap);
1072207635Syongari			m_freem(rxd->rx_m);
1073207628Syongari			rxd->rx_m = NULL;
1074206625Syongari		}
1075206625Syongari	}
1076206625Syongari	return (0);
1077206625Syongari}
1078206625Syongari
1079206625Syongari/*
1080206625Syongari * Initialize an RX descriptor and attach an MBUF cluster.
1081206625Syongari */
1082206625Syongaristatic int
1083206625Syongarisge_newbuf(struct sge_softc *sc, int prod)
1084206625Syongari{
1085206625Syongari	struct mbuf *m;
1086206625Syongari	struct sge_desc *desc;
1087206625Syongari	struct sge_chain_data *cd;
1088207628Syongari	struct sge_rxdesc *rxd;
1089206625Syongari	bus_dma_segment_t segs[1];
1090206625Syongari	bus_dmamap_t map;
1091206625Syongari	int error, nsegs;
1092206625Syongari
1093206625Syongari	SGE_LOCK_ASSERT(sc);
1094206625Syongari
1095206625Syongari	cd = &sc->sge_cdata;
1096206625Syongari	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1097206625Syongari	if (m == NULL)
1098206625Syongari		return (ENOBUFS);
1099206625Syongari	m->m_len = m->m_pkthdr.len = MCLBYTES;
1100206625Syongari	m_adj(m, SGE_RX_BUF_ALIGN);
1101206625Syongari	error = bus_dmamap_load_mbuf_sg(cd->sge_rxmbuf_tag,
1102206625Syongari	    cd->sge_rx_spare_map, m, segs, &nsegs, 0);
1103206625Syongari	if (error != 0) {
1104206625Syongari		m_freem(m);
1105206625Syongari		return (error);
1106206625Syongari	}
1107206625Syongari	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1108207628Syongari	rxd = &cd->sge_rxdesc[prod];
1109207628Syongari	if (rxd->rx_m != NULL) {
1110207628Syongari		bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1111206625Syongari		    BUS_DMASYNC_POSTREAD);
1112207628Syongari		bus_dmamap_unload(cd->sge_rxmbuf_tag, rxd->rx_dmamap);
1113206625Syongari	}
1114207628Syongari	map = rxd->rx_dmamap;
1115207628Syongari	rxd->rx_dmamap = cd->sge_rx_spare_map;
1116206625Syongari	cd->sge_rx_spare_map = map;
1117207628Syongari	bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1118206625Syongari	    BUS_DMASYNC_PREREAD);
1119207628Syongari	rxd->rx_m = m;
1120206625Syongari
1121206625Syongari	desc = &sc->sge_ldata.sge_rx_ring[prod];
1122206625Syongari	desc->sge_sts_size = 0;
1123206625Syongari	desc->sge_ptr = htole32(SGE_ADDR_LO(segs[0].ds_addr));
1124206625Syongari	desc->sge_flags = htole32(segs[0].ds_len);
1125206625Syongari	if (prod == SGE_RX_RING_CNT - 1)
1126206625Syongari		desc->sge_flags |= htole32(RING_END);
1127206625Syongari	desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR | RDC_IP_CSUM |
1128206625Syongari	    RDC_TCP_CSUM | RDC_UDP_CSUM);
1129206625Syongari	return (0);
1130206625Syongari}
1131206625Syongari
1132206625Syongari#ifndef __NO_STRICT_ALIGNMENT
1133206625Syongaristatic __inline void
1134206625Syongarisge_fixup_rx(struct mbuf *m)
1135206625Syongari{
1136206625Syongari        int i;
1137206625Syongari        uint16_t *src, *dst;
1138206625Syongari
1139206625Syongari	src = mtod(m, uint16_t *);
1140206625Syongari	dst = src - 3;
1141206625Syongari
1142206625Syongari	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1143206625Syongari		*dst++ = *src++;
1144206625Syongari
1145206625Syongari	m->m_data -= (SGE_RX_BUF_ALIGN - ETHER_ALIGN);
1146206625Syongari}
1147206625Syongari#endif
1148206625Syongari
1149206625Syongaristatic __inline void
1150206625Syongarisge_discard_rxbuf(struct sge_softc *sc, int index)
1151206625Syongari{
1152206625Syongari	struct sge_desc *desc;
1153206625Syongari
1154206625Syongari	desc = &sc->sge_ldata.sge_rx_ring[index];
1155206625Syongari	desc->sge_sts_size = 0;
1156206625Syongari	desc->sge_flags = htole32(MCLBYTES - SGE_RX_BUF_ALIGN);
1157206625Syongari	if (index == SGE_RX_RING_CNT - 1)
1158206625Syongari		desc->sge_flags |= htole32(RING_END);
1159206625Syongari	desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR | RDC_IP_CSUM |
1160206625Syongari	    RDC_TCP_CSUM | RDC_UDP_CSUM);
1161206625Syongari}
1162206625Syongari
1163206625Syongari/*
1164206625Syongari * A frame has been uploaded: pass the resulting mbuf chain up to
1165206625Syongari * the higher level protocols.
1166206625Syongari */
1167206625Syongaristatic void
1168206625Syongarisge_rxeof(struct sge_softc *sc)
1169206625Syongari{
1170206625Syongari        struct ifnet *ifp;
1171206625Syongari        struct mbuf *m;
1172206625Syongari	struct sge_chain_data *cd;
1173206625Syongari	struct sge_desc	*cur_rx;
1174206625Syongari	uint32_t rxinfo, rxstat;
1175206625Syongari	int cons, prog;
1176206625Syongari
1177206625Syongari	SGE_LOCK_ASSERT(sc);
1178206625Syongari
1179206625Syongari	ifp = sc->sge_ifp;
1180206625Syongari	cd = &sc->sge_cdata;
1181206625Syongari
1182206625Syongari	bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1183206625Syongari	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1184206625Syongari	cons = cd->sge_rx_cons;
1185206625Syongari	for (prog = 0; prog < SGE_RX_RING_CNT; prog++,
1186206625Syongari	    SGE_INC(cons, SGE_RX_RING_CNT)) {
1187206625Syongari		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1188206625Syongari			break;
1189206625Syongari		cur_rx = &sc->sge_ldata.sge_rx_ring[cons];
1190206625Syongari		rxinfo = le32toh(cur_rx->sge_cmdsts);
1191206625Syongari		if ((rxinfo & RDC_OWN) != 0)
1192206625Syongari			break;
1193206625Syongari		rxstat = le32toh(cur_rx->sge_sts_size);
1194207379Syongari		if ((rxstat & RDS_CRCOK) == 0 || SGE_RX_ERROR(rxstat) != 0 ||
1195207379Syongari		    SGE_RX_NSEGS(rxstat) != 1) {
1196206625Syongari			/* XXX We don't support multi-segment frames yet. */
1197206625Syongari#ifdef SGE_SHOW_ERRORS
1198206625Syongari			device_printf(sc->sge_dev, "Rx error : 0x%b\n", rxstat,
1199206625Syongari			    RX_ERR_BITS);
1200206625Syongari#endif
1201206625Syongari			sge_discard_rxbuf(sc, cons);
1202206625Syongari			ifp->if_ierrors++;
1203206625Syongari			continue;
1204206625Syongari		}
1205207628Syongari		m = cd->sge_rxdesc[cons].rx_m;
1206206625Syongari		if (sge_newbuf(sc, cons) != 0) {
1207206625Syongari			sge_discard_rxbuf(sc, cons);
1208206625Syongari			ifp->if_iqdrops++;
1209206625Syongari			continue;
1210206625Syongari		}
1211206625Syongari		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
1212206625Syongari			if ((rxinfo & RDC_IP_CSUM) != 0 &&
1213206625Syongari			    (rxinfo & RDC_IP_CSUM_OK) != 0)
1214206625Syongari				m->m_pkthdr.csum_flags |=
1215206625Syongari				    CSUM_IP_CHECKED | CSUM_IP_VALID;
1216206625Syongari			if (((rxinfo & RDC_TCP_CSUM) != 0 &&
1217206625Syongari			    (rxinfo & RDC_TCP_CSUM_OK) != 0) ||
1218206625Syongari			    ((rxinfo & RDC_UDP_CSUM) != 0 &&
1219206625Syongari			    (rxinfo & RDC_UDP_CSUM_OK) != 0)) {
1220206625Syongari				m->m_pkthdr.csum_flags |=
1221206625Syongari				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1222206625Syongari				m->m_pkthdr.csum_data = 0xffff;
1223206625Syongari			}
1224206625Syongari		}
1225207380Syongari		/* Check for VLAN tagged frame. */
1226207380Syongari		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
1227207380Syongari		    (rxstat & RDS_VLAN) != 0) {
1228207380Syongari			m->m_pkthdr.ether_vtag = rxinfo & RDC_VLAN_MASK;
1229207380Syongari			m->m_flags |= M_VLANTAG;
1230207380Syongari		}
1231207379Syongari		if ((sc->sge_flags & SGE_FLAG_SIS190) == 0) {
1232207379Syongari			/*
1233207379Syongari			 * Account for 10bytes auto padding which is used
1234207379Syongari			 * to align IP header on 32bit boundary.  Also note,
1235207379Syongari			 * CRC bytes is automatically removed by the
1236207379Syongari			 * hardware.
1237207379Syongari			 */
1238207379Syongari			m->m_data += SGE_RX_PAD_BYTES;
1239207379Syongari			m->m_pkthdr.len = m->m_len = SGE_RX_BYTES(rxstat) -
1240207379Syongari			    SGE_RX_PAD_BYTES;
1241207379Syongari		} else {
1242207379Syongari			m->m_pkthdr.len = m->m_len = SGE_RX_BYTES(rxstat) -
1243207379Syongari			    ETHER_CRC_LEN;
1244206625Syongari#ifndef __NO_STRICT_ALIGNMENT
1245207379Syongari			sge_fixup_rx(m);
1246206625Syongari#endif
1247207379Syongari		}
1248206625Syongari		m->m_pkthdr.rcvif = ifp;
1249206625Syongari		ifp->if_ipackets++;
1250206625Syongari		SGE_UNLOCK(sc);
1251206625Syongari		(*ifp->if_input)(ifp, m);
1252206625Syongari		SGE_LOCK(sc);
1253206625Syongari	}
1254206625Syongari
1255206625Syongari	if (prog > 0) {
1256206625Syongari		bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1257206625Syongari		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1258206625Syongari		cd->sge_rx_cons = cons;
1259206625Syongari	}
1260206625Syongari}
1261206625Syongari
1262206625Syongari/*
1263206625Syongari * A frame was downloaded to the chip.  It's safe for us to clean up
1264206625Syongari * the list buffers.
1265206625Syongari */
1266206625Syongaristatic void
1267206625Syongarisge_txeof(struct sge_softc *sc)
1268206625Syongari{
1269206625Syongari	struct ifnet *ifp;
1270206625Syongari	struct sge_list_data *ld;
1271206625Syongari	struct sge_chain_data *cd;
1272207628Syongari	struct sge_txdesc *txd;
1273206625Syongari	uint32_t txstat;
1274207628Syongari	int cons, nsegs, prod;
1275206625Syongari
1276206625Syongari	SGE_LOCK_ASSERT(sc);
1277206625Syongari
1278206625Syongari	ifp = sc->sge_ifp;
1279206625Syongari	ld = &sc->sge_ldata;
1280206625Syongari	cd = &sc->sge_cdata;
1281206625Syongari
1282206625Syongari	if (cd->sge_tx_cnt == 0)
1283206625Syongari		return;
1284206625Syongari	bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap,
1285206625Syongari	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1286206625Syongari	cons = cd->sge_tx_cons;
1287206625Syongari	prod = cd->sge_tx_prod;
1288207628Syongari	for (; cons != prod;) {
1289206625Syongari		txstat = le32toh(ld->sge_tx_ring[cons].sge_cmdsts);
1290206625Syongari		if ((txstat & TDC_OWN) != 0)
1291206625Syongari			break;
1292207628Syongari		/*
1293207628Syongari		 * Only the first descriptor of multi-descriptor transmission
1294207628Syongari		 * is updated by controller.  Driver should skip entire
1295207628Syongari		 * chained buffers for the transmitted frame. In other words
1296207628Syongari		 * TDC_OWN bit is valid only at the first descriptor of a
1297207628Syongari		 * multi-descriptor transmission.
1298207628Syongari		 */
1299207628Syongari		if (SGE_TX_ERROR(txstat) != 0) {
1300206625Syongari#ifdef SGE_SHOW_ERRORS
1301207628Syongari			device_printf(sc->sge_dev, "Tx error : 0x%b\n",
1302207628Syongari			    txstat, TX_ERR_BITS);
1303206625Syongari#endif
1304207628Syongari			ifp->if_oerrors++;
1305207628Syongari		} else {
1306206625Syongari#ifdef notyet
1307207628Syongari			ifp->if_collisions += (txstat & 0xFFFF) - 1;
1308206625Syongari#endif
1309207628Syongari			ifp->if_opackets++;
1310206625Syongari		}
1311207628Syongari		txd = &cd->sge_txdesc[cons];
1312207628Syongari		for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) {
1313207628Syongari			ld->sge_tx_ring[cons].sge_cmdsts = 0;
1314207628Syongari			SGE_INC(cons, SGE_TX_RING_CNT);
1315207628Syongari		}
1316207628Syongari		/* Reclaim transmitted mbuf. */
1317207628Syongari		KASSERT(txd->tx_m != NULL,
1318207628Syongari		    ("%s: freeing NULL mbuf\n", __func__));
1319207628Syongari		bus_dmamap_sync(cd->sge_txmbuf_tag, txd->tx_dmamap,
1320207628Syongari		    BUS_DMASYNC_POSTWRITE);
1321207628Syongari		bus_dmamap_unload(cd->sge_txmbuf_tag, txd->tx_dmamap);
1322207628Syongari		m_freem(txd->tx_m);
1323207628Syongari		txd->tx_m = NULL;
1324207628Syongari		cd->sge_tx_cnt -= txd->tx_ndesc;
1325207628Syongari		KASSERT(cd->sge_tx_cnt >= 0,
1326207628Syongari		    ("%s: Active Tx desc counter was garbled\n", __func__));
1327207628Syongari		txd->tx_ndesc = 0;
1328207628Syongari		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1329206625Syongari	}
1330206625Syongari	cd->sge_tx_cons = cons;
1331206625Syongari	if (cd->sge_tx_cnt == 0)
1332206625Syongari		sc->sge_timer = 0;
1333206625Syongari}
1334206625Syongari
1335206625Syongaristatic void
1336206625Syongarisge_tick(void *arg)
1337206625Syongari{
1338206625Syongari	struct sge_softc *sc;
1339206625Syongari	struct mii_data *mii;
1340206625Syongari	struct ifnet *ifp;
1341206625Syongari
1342206625Syongari	sc = arg;
1343206625Syongari	SGE_LOCK_ASSERT(sc);
1344206625Syongari
1345206625Syongari	ifp = sc->sge_ifp;
1346206625Syongari	mii = device_get_softc(sc->sge_miibus);
1347206625Syongari	mii_tick(mii);
1348206625Syongari	if ((sc->sge_flags & SGE_FLAG_LINK) == 0) {
1349206625Syongari		sge_miibus_statchg(sc->sge_dev);
1350206625Syongari		if ((sc->sge_flags & SGE_FLAG_LINK) != 0 &&
1351206625Syongari		    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1352206625Syongari			sge_start_locked(ifp);
1353206625Syongari	}
1354206625Syongari	/*
1355206625Syongari	 * Reclaim transmitted frames here as we do not request
1356206625Syongari	 * Tx completion interrupt for every queued frames to
1357206625Syongari	 * reduce excessive interrupts.
1358206625Syongari	 */
1359206625Syongari	sge_txeof(sc);
1360206625Syongari	sge_watchdog(sc);
1361206625Syongari	callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc);
1362206625Syongari}
1363206625Syongari
1364206625Syongaristatic void
1365206625Syongarisge_intr(void *arg)
1366206625Syongari{
1367206625Syongari	struct sge_softc *sc;
1368206625Syongari	struct ifnet *ifp;
1369206625Syongari	uint32_t status;
1370206625Syongari
1371206625Syongari	sc = arg;
1372206625Syongari	SGE_LOCK(sc);
1373206625Syongari	ifp = sc->sge_ifp;
1374206625Syongari
1375206625Syongari	status = CSR_READ_4(sc, IntrStatus);
1376206625Syongari	if (status == 0xFFFFFFFF || (status & SGE_INTRS) == 0) {
1377206625Syongari		/* Not ours. */
1378206625Syongari		SGE_UNLOCK(sc);
1379206625Syongari		return;
1380206625Syongari	}
1381206625Syongari	/* Acknowledge interrupts. */
1382206625Syongari	CSR_WRITE_4(sc, IntrStatus, status);
1383206625Syongari	/* Disable further interrupts. */
1384206625Syongari	CSR_WRITE_4(sc, IntrMask, 0);
1385206625Syongari	/*
1386206625Syongari	 * It seems the controller supports some kind of interrupt
1387206625Syongari	 * moderation mechanism but we still don't know how to
1388206625Syongari	 * enable that.  To reduce number of generated interrupts
1389206625Syongari	 * under load we check pending interrupts in a loop.  This
1390206625Syongari	 * will increase number of register access and is not correct
1391206625Syongari	 * way to handle interrupt moderation but there seems to be
1392206625Syongari	 * no other way at this time.
1393206625Syongari	 */
1394206625Syongari	for (;;) {
1395206625Syongari		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1396206625Syongari			break;
1397206625Syongari		if ((status & (INTR_RX_DONE | INTR_RX_IDLE)) != 0) {
1398206625Syongari			sge_rxeof(sc);
1399206625Syongari			/* Wakeup Rx MAC. */
1400206625Syongari			if ((status & INTR_RX_IDLE) != 0)
1401206625Syongari				CSR_WRITE_4(sc, RX_CTL,
1402206625Syongari				    0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB);
1403206625Syongari		}
1404206625Syongari		if ((status & (INTR_TX_DONE | INTR_TX_IDLE)) != 0)
1405206625Syongari			sge_txeof(sc);
1406206625Syongari		status = CSR_READ_4(sc, IntrStatus);
1407206625Syongari		if ((status & SGE_INTRS) == 0)
1408206625Syongari			break;
1409206625Syongari		/* Acknowledge interrupts. */
1410206625Syongari		CSR_WRITE_4(sc, IntrStatus, status);
1411206625Syongari	}
1412206625Syongari	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1413206625Syongari		/* Re-enable interrupts */
1414206625Syongari		CSR_WRITE_4(sc, IntrMask, SGE_INTRS);
1415206625Syongari		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1416206625Syongari			sge_start_locked(ifp);
1417206625Syongari	}
1418206625Syongari	SGE_UNLOCK(sc);
1419206625Syongari}
1420206625Syongari
1421206625Syongari/*
1422206625Syongari * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
1423206625Syongari * pointers to the fragment pointers.
1424206625Syongari */
1425206625Syongaristatic int
1426206625Syongarisge_encap(struct sge_softc *sc, struct mbuf **m_head)
1427206625Syongari{
1428206625Syongari	struct mbuf *m;
1429206625Syongari	struct sge_desc *desc;
1430207628Syongari	struct sge_txdesc *txd;
1431206625Syongari	bus_dma_segment_t txsegs[SGE_MAXTXSEGS];
1432207851Syongari	uint32_t cflags, mss;
1433207628Syongari	int error, i, nsegs, prod, si;
1434206625Syongari
1435206625Syongari	SGE_LOCK_ASSERT(sc);
1436206625Syongari
1437207628Syongari	si = prod = sc->sge_cdata.sge_tx_prod;
1438207628Syongari	txd = &sc->sge_cdata.sge_txdesc[prod];
1439207851Syongari	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1440207851Syongari		struct ether_header *eh;
1441207851Syongari		struct ip *ip;
1442207851Syongari		struct tcphdr *tcp;
1443207851Syongari		uint32_t ip_off, poff;
1444207851Syongari
1445207851Syongari		if (M_WRITABLE(*m_head) == 0) {
1446207851Syongari			/* Get a writable copy. */
1447207851Syongari			m = m_dup(*m_head, M_DONTWAIT);
1448207851Syongari			m_freem(*m_head);
1449207851Syongari			if (m == NULL) {
1450207851Syongari				*m_head = NULL;
1451207851Syongari				return (ENOBUFS);
1452207851Syongari			}
1453207851Syongari			*m_head = m;
1454207851Syongari		}
1455207851Syongari		ip_off = sizeof(struct ether_header);
1456207851Syongari		m = m_pullup(*m_head, ip_off);
1457207851Syongari		if (m == NULL) {
1458207851Syongari			*m_head = NULL;
1459207851Syongari			return (ENOBUFS);
1460207851Syongari		}
1461207851Syongari		eh = mtod(m, struct ether_header *);
1462207851Syongari		/* Check the existence of VLAN tag. */
1463207851Syongari		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1464207851Syongari			ip_off = sizeof(struct ether_vlan_header);
1465207851Syongari			m = m_pullup(m, ip_off);
1466207851Syongari			if (m == NULL) {
1467207851Syongari				*m_head = NULL;
1468207851Syongari				return (ENOBUFS);
1469207851Syongari			}
1470207851Syongari		}
1471207851Syongari		m = m_pullup(m, ip_off + sizeof(struct ip));
1472207851Syongari		if (m == NULL) {
1473207851Syongari			*m_head = NULL;
1474207851Syongari			return (ENOBUFS);
1475207851Syongari		}
1476207851Syongari		ip = (struct ip *)(mtod(m, char *) + ip_off);
1477207851Syongari		poff = ip_off + (ip->ip_hl << 2);
1478207851Syongari		m = m_pullup(m, poff + sizeof(struct tcphdr));
1479207851Syongari		if (m == NULL) {
1480207851Syongari			*m_head = NULL;
1481207851Syongari			return (ENOBUFS);
1482207851Syongari		}
1483207851Syongari		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1484207851Syongari		m = m_pullup(m, poff + (tcp->th_off << 2));
1485207851Syongari		if (m == NULL) {
1486207851Syongari			*m_head = NULL;
1487207851Syongari			return (ENOBUFS);
1488207851Syongari		}
1489207851Syongari		/*
1490207851Syongari		 * Reset IP checksum and recompute TCP pseudo
1491207851Syongari		 * checksum that NDIS specification requires.
1492207851Syongari		 */
1493207851Syongari		ip->ip_sum = 0;
1494207851Syongari		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1495207851Syongari		    htons(IPPROTO_TCP));
1496207851Syongari		*m_head = m;
1497207851Syongari	}
1498207851Syongari
1499207628Syongari	error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag,
1500207628Syongari	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1501207628Syongari	if (error == EFBIG) {
1502207628Syongari		m = m_collapse(*m_head, M_DONTWAIT, SGE_MAXTXSEGS);
1503206625Syongari		if (m == NULL) {
1504206625Syongari			m_freem(*m_head);
1505206625Syongari			*m_head = NULL;
1506206625Syongari			return (ENOBUFS);
1507206625Syongari		}
1508206625Syongari		*m_head = m;
1509207628Syongari		error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag,
1510207628Syongari		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1511207628Syongari		if (error != 0) {
1512207628Syongari			m_freem(*m_head);
1513207628Syongari			*m_head = NULL;
1514207628Syongari			return (error);
1515207628Syongari		}
1516207628Syongari	} else if (error != 0)
1517206625Syongari		return (error);
1518207628Syongari
1519207628Syongari	KASSERT(nsegs != 0, ("zero segment returned"));
1520206625Syongari	/* Check descriptor overrun. */
1521206625Syongari	if (sc->sge_cdata.sge_tx_cnt + nsegs >= SGE_TX_RING_CNT) {
1522207628Syongari		bus_dmamap_unload(sc->sge_cdata.sge_txmbuf_tag, txd->tx_dmamap);
1523206625Syongari		return (ENOBUFS);
1524206625Syongari	}
1525207628Syongari	bus_dmamap_sync(sc->sge_cdata.sge_txmbuf_tag, txd->tx_dmamap,
1526207545Syongari	    BUS_DMASYNC_PREWRITE);
1527206625Syongari
1528207628Syongari	m = *m_head;
1529206625Syongari	cflags = 0;
1530207851Syongari	mss = 0;
1531207851Syongari	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1532207851Syongari		cflags |= TDC_LS;
1533207851Syongari		mss = (uint32_t)m->m_pkthdr.tso_segsz;
1534207851Syongari		mss <<= 16;
1535207851Syongari	} else {
1536207851Syongari		if (m->m_pkthdr.csum_flags & CSUM_IP)
1537207851Syongari			cflags |= TDC_IP_CSUM;
1538207851Syongari		if (m->m_pkthdr.csum_flags & CSUM_TCP)
1539207851Syongari			cflags |= TDC_TCP_CSUM;
1540207851Syongari		if (m->m_pkthdr.csum_flags & CSUM_UDP)
1541207851Syongari			cflags |= TDC_UDP_CSUM;
1542207851Syongari	}
1543207628Syongari	for (i = 0; i < nsegs; i++) {
1544207628Syongari		desc = &sc->sge_ldata.sge_tx_ring[prod];
1545207628Syongari		if (i == 0) {
1546207851Syongari			desc->sge_sts_size = htole32(m->m_pkthdr.len | mss);
1547207628Syongari			desc->sge_cmdsts = 0;
1548207628Syongari		} else {
1549207628Syongari			desc->sge_sts_size = 0;
1550207628Syongari			desc->sge_cmdsts = htole32(TDC_OWN);
1551207628Syongari		}
1552207628Syongari		desc->sge_ptr = htole32(SGE_ADDR_LO(txsegs[i].ds_addr));
1553207628Syongari		desc->sge_flags = htole32(txsegs[i].ds_len);
1554207628Syongari		if (prod == SGE_TX_RING_CNT - 1)
1555207628Syongari			desc->sge_flags |= htole32(RING_END);
1556207628Syongari		sc->sge_cdata.sge_tx_cnt++;
1557207628Syongari		SGE_INC(prod, SGE_TX_RING_CNT);
1558207628Syongari	}
1559207628Syongari	/* Update producer index. */
1560207628Syongari	sc->sge_cdata.sge_tx_prod = prod;
1561207628Syongari
1562207628Syongari	desc = &sc->sge_ldata.sge_tx_ring[si];
1563207380Syongari	/* Configure VLAN. */
1564207628Syongari	if((m->m_flags & M_VLANTAG) != 0) {
1565207628Syongari		cflags |= m->m_pkthdr.ether_vtag;
1566207380Syongari		desc->sge_sts_size |= htole32(TDS_INS_VLAN);
1567207380Syongari	}
1568207628Syongari	desc->sge_cmdsts |= htole32(TDC_DEF | TDC_CRC | TDC_PAD | cflags);
1569206625Syongari#if 1
1570206625Syongari	if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0)
1571206625Syongari		desc->sge_cmdsts |= htole32(TDC_BST);
1572206625Syongari#else
1573206625Syongari	if ((sc->sge_flags & SGE_FLAG_FDX) == 0) {
1574206625Syongari		desc->sge_cmdsts |= htole32(TDC_COL | TDC_CRS | TDC_BKF);
1575206625Syongari		if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0)
1576206625Syongari			desc->sge_cmdsts |= htole32(TDC_EXT | TDC_BST);
1577206625Syongari	}
1578206625Syongari#endif
1579206625Syongari	/* Request interrupt and give ownership to controller. */
1580207628Syongari	desc->sge_cmdsts |= htole32(TDC_OWN | TDC_INTR);
1581207628Syongari	txd->tx_m = m;
1582207628Syongari	txd->tx_ndesc = nsegs;
1583206625Syongari	return (0);
1584206625Syongari}
1585206625Syongari
1586206625Syongaristatic void
1587206625Syongarisge_start(struct ifnet *ifp)
1588206625Syongari{
1589206625Syongari	struct sge_softc *sc;
1590206625Syongari
1591206625Syongari	sc = ifp->if_softc;
1592206625Syongari	SGE_LOCK(sc);
1593206625Syongari	sge_start_locked(ifp);
1594206625Syongari	SGE_UNLOCK(sc);
1595206625Syongari}
1596206625Syongari
1597206625Syongaristatic void
1598206625Syongarisge_start_locked(struct ifnet *ifp)
1599206625Syongari{
1600206625Syongari	struct sge_softc *sc;
1601206625Syongari	struct mbuf *m_head;
1602206625Syongari	int queued = 0;
1603206625Syongari
1604206625Syongari	sc = ifp->if_softc;
1605206625Syongari	SGE_LOCK_ASSERT(sc);
1606206625Syongari
1607206625Syongari	if ((sc->sge_flags & SGE_FLAG_LINK) == 0 ||
1608206625Syongari	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1609206625Syongari	    IFF_DRV_RUNNING)
1610206625Syongari		return;
1611206625Syongari
1612206625Syongari	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
1613207628Syongari		if (sc->sge_cdata.sge_tx_cnt > (SGE_TX_RING_CNT -
1614207628Syongari		    SGE_MAXTXSEGS)) {
1615206625Syongari			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1616206625Syongari			break;
1617206625Syongari		}
1618206625Syongari		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1619206625Syongari		if (m_head == NULL)
1620206625Syongari			break;
1621206625Syongari		if (sge_encap(sc, &m_head)) {
1622206625Syongari			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1623206625Syongari			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1624206625Syongari			break;
1625206625Syongari		}
1626206625Syongari		queued++;
1627206625Syongari		/*
1628206625Syongari		 * If there's a BPF listener, bounce a copy of this frame
1629206625Syongari		 * to him.
1630206625Syongari		 */
1631206625Syongari		BPF_MTAP(ifp, m_head);
1632206625Syongari	}
1633206625Syongari
1634206625Syongari	if (queued > 0) {
1635206625Syongari		bus_dmamap_sync(sc->sge_cdata.sge_tx_tag,
1636206625Syongari		    sc->sge_cdata.sge_tx_dmamap,
1637206625Syongari		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1638206625Syongari		CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB | TX_CTL_POLL);
1639206625Syongari		sc->sge_timer = 5;
1640206625Syongari	}
1641206625Syongari}
1642206625Syongari
1643206625Syongaristatic void
1644206625Syongarisge_init(void *arg)
1645206625Syongari{
1646206625Syongari	struct sge_softc *sc;
1647206625Syongari
1648206625Syongari	sc = arg;
1649206625Syongari	SGE_LOCK(sc);
1650206625Syongari	sge_init_locked(sc);
1651206625Syongari	SGE_UNLOCK(sc);
1652206625Syongari}
1653206625Syongari
1654206625Syongaristatic void
1655206625Syongarisge_init_locked(struct sge_softc *sc)
1656206625Syongari{
1657206625Syongari	struct ifnet *ifp;
1658206625Syongari	struct mii_data *mii;
1659207379Syongari	uint16_t rxfilt;
1660206625Syongari	int i;
1661206625Syongari
1662206625Syongari	SGE_LOCK_ASSERT(sc);
1663206625Syongari	ifp = sc->sge_ifp;
1664206625Syongari	mii = device_get_softc(sc->sge_miibus);
1665206625Syongari	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1666206625Syongari		return;
1667206625Syongari	/*
1668206625Syongari	 * Cancel pending I/O and free all RX/TX buffers.
1669206625Syongari	 */
1670206625Syongari	sge_stop(sc);
1671206625Syongari	sge_reset(sc);
1672206625Syongari
1673206625Syongari	/* Init circular RX list. */
1674206625Syongari	if (sge_list_rx_init(sc) == ENOBUFS) {
1675206625Syongari		device_printf(sc->sge_dev, "no memory for Rx buffers\n");
1676206625Syongari		sge_stop(sc);
1677206625Syongari		return;
1678206625Syongari	}
1679206625Syongari	/* Init TX descriptors. */
1680206625Syongari	sge_list_tx_init(sc);
1681206625Syongari	/*
1682206625Syongari	 * Load the address of the RX and TX lists.
1683206625Syongari	 */
1684206625Syongari	CSR_WRITE_4(sc, TX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_tx_paddr));
1685206625Syongari	CSR_WRITE_4(sc, RX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_rx_paddr));
1686206625Syongari
1687206625Syongari	CSR_WRITE_4(sc, TxMacControl, 0x60);
1688206625Syongari	CSR_WRITE_4(sc, RxWakeOnLan, 0);
1689206625Syongari	CSR_WRITE_4(sc, RxWakeOnLanData, 0);
1690206625Syongari	/* Allow receiving VLAN frames. */
1691207379Syongari	if ((sc->sge_flags & SGE_FLAG_SIS190) == 0)
1692207379Syongari		CSR_WRITE_2(sc, RxMPSControl,
1693207379Syongari		    ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN + SGE_RX_PAD_BYTES);
1694207379Syongari	else
1695207379Syongari		CSR_WRITE_2(sc, RxMPSControl, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN);
1696206625Syongari
1697206625Syongari	for (i = 0; i < ETHER_ADDR_LEN; i++)
1698206625Syongari		CSR_WRITE_1(sc, RxMacAddr + i, IF_LLADDR(ifp)[i]);
1699207379Syongari	/* Configure RX MAC. */
1700207379Syongari	rxfilt = 0;
1701207379Syongari	if ((sc->sge_flags & SGE_FLAG_SIS190) == 0)
1702207379Syongari		rxfilt |= RXMAC_STRIP_FCS | RXMAC_PAD_ENB;
1703207379Syongari	CSR_WRITE_2(sc, RxMacControl, rxfilt);
1704206625Syongari	sge_rxfilter(sc);
1705207380Syongari	sge_setvlan(sc);
1706206625Syongari
1707206625Syongari	/* Initialize default speed/duplex information. */
1708206625Syongari	if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0)
1709206625Syongari		sc->sge_flags |= SGE_FLAG_SPEED_1000;
1710206625Syongari	sc->sge_flags |= SGE_FLAG_FDX;
1711206625Syongari	if ((sc->sge_flags & SGE_FLAG_RGMII) != 0)
1712206625Syongari		CSR_WRITE_4(sc, StationControl, 0x04008001);
1713206625Syongari	else
1714206625Syongari		CSR_WRITE_4(sc, StationControl, 0x04000001);
1715206625Syongari	/*
1716206625Syongari	 * XXX Try to mitigate interrupts.
1717206625Syongari	 */
1718207071Syongari	CSR_WRITE_4(sc, IntrControl, 0x08880000);
1719207071Syongari#ifdef notyet
1720206625Syongari	if (sc->sge_intrcontrol != 0)
1721206625Syongari		CSR_WRITE_4(sc, IntrControl, sc->sge_intrcontrol);
1722206625Syongari	if (sc->sge_intrtimer != 0)
1723206625Syongari		CSR_WRITE_4(sc, IntrTimer, sc->sge_intrtimer);
1724207071Syongari#endif
1725206625Syongari
1726206625Syongari	/*
1727206625Syongari	 * Clear and enable interrupts.
1728206625Syongari	 */
1729206625Syongari	CSR_WRITE_4(sc, IntrStatus, 0xFFFFFFFF);
1730206625Syongari	CSR_WRITE_4(sc, IntrMask, SGE_INTRS);
1731206625Syongari
1732206625Syongari	/* Enable receiver and transmitter. */
1733206625Syongari	CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB);
1734206625Syongari	CSR_WRITE_4(sc, RX_CTL, 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB);
1735206625Syongari
1736206625Syongari	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1737206625Syongari	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1738206625Syongari
1739206625Syongari	sc->sge_flags &= ~SGE_FLAG_LINK;
1740206625Syongari	mii_mediachg(mii);
1741206625Syongari	callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc);
1742206625Syongari}
1743206625Syongari
1744206625Syongari/*
1745206625Syongari * Set media options.
1746206625Syongari */
1747206625Syongaristatic int
1748206625Syongarisge_ifmedia_upd(struct ifnet *ifp)
1749206625Syongari{
1750206625Syongari	struct sge_softc *sc;
1751206625Syongari	struct mii_data *mii;
1752206625Syongari	int error;
1753206625Syongari
1754206625Syongari	sc = ifp->if_softc;
1755206625Syongari	SGE_LOCK(sc);
1756206625Syongari	mii = device_get_softc(sc->sge_miibus);
1757206625Syongari	if (mii->mii_instance) {
1758206625Syongari		struct mii_softc *miisc;
1759206625Syongari		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
1760206625Syongari			mii_phy_reset(miisc);
1761206625Syongari	}
1762206625Syongari	error = mii_mediachg(mii);
1763206625Syongari	SGE_UNLOCK(sc);
1764206625Syongari
1765206625Syongari	return (error);
1766206625Syongari}
1767206625Syongari
1768206625Syongari/*
1769206625Syongari * Report current media status.
1770206625Syongari */
1771206625Syongaristatic void
1772206625Syongarisge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1773206625Syongari{
1774206625Syongari	struct sge_softc *sc;
1775206625Syongari	struct mii_data *mii;
1776206625Syongari
1777206625Syongari	sc = ifp->if_softc;
1778206625Syongari	SGE_LOCK(sc);
1779206625Syongari	mii = device_get_softc(sc->sge_miibus);
1780206625Syongari	if ((ifp->if_flags & IFF_UP) == 0) {
1781206625Syongari		SGE_UNLOCK(sc);
1782206625Syongari		return;
1783206625Syongari	}
1784206625Syongari	mii_pollstat(mii);
1785206625Syongari	SGE_UNLOCK(sc);
1786206625Syongari	ifmr->ifm_active = mii->mii_media_active;
1787206625Syongari	ifmr->ifm_status = mii->mii_media_status;
1788206625Syongari}
1789206625Syongari
1790206625Syongaristatic int
1791206625Syongarisge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1792206625Syongari{
1793206625Syongari	struct sge_softc *sc;
1794206625Syongari	struct ifreq *ifr;
1795206625Syongari	struct mii_data *mii;
1796207380Syongari	int error = 0, mask, reinit;
1797206625Syongari
1798206625Syongari	sc = ifp->if_softc;
1799206625Syongari	ifr = (struct ifreq *)data;
1800206625Syongari
1801206625Syongari	switch(command) {
1802206625Syongari	case SIOCSIFFLAGS:
1803206625Syongari		SGE_LOCK(sc);
1804206625Syongari		if ((ifp->if_flags & IFF_UP) != 0) {
1805206625Syongari			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1806206625Syongari			    ((ifp->if_flags ^ sc->sge_if_flags) &
1807206625Syongari			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
1808206625Syongari				sge_rxfilter(sc);
1809206625Syongari			else
1810206625Syongari				sge_init_locked(sc);
1811206625Syongari		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1812206625Syongari			sge_stop(sc);
1813206625Syongari		sc->sge_if_flags = ifp->if_flags;
1814206625Syongari		SGE_UNLOCK(sc);
1815206625Syongari		break;
1816206625Syongari	case SIOCSIFCAP:
1817206625Syongari		SGE_LOCK(sc);
1818207380Syongari		reinit = 0;
1819206625Syongari		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1820206625Syongari		if ((mask & IFCAP_TXCSUM) != 0 &&
1821206625Syongari		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
1822206625Syongari			ifp->if_capenable ^= IFCAP_TXCSUM;
1823206625Syongari			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
1824206625Syongari				ifp->if_hwassist |= SGE_CSUM_FEATURES;
1825206625Syongari			else
1826206625Syongari				ifp->if_hwassist &= ~SGE_CSUM_FEATURES;
1827206625Syongari		}
1828206625Syongari		if ((mask & IFCAP_RXCSUM) != 0 &&
1829206625Syongari		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
1830206625Syongari			ifp->if_capenable ^= IFCAP_RXCSUM;
1831207380Syongari		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
1832207380Syongari		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
1833207380Syongari			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
1834207851Syongari		if ((mask & IFCAP_TSO4) != 0 &&
1835207851Syongari		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
1836207851Syongari			ifp->if_capenable ^= IFCAP_TSO4;
1837207851Syongari			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
1838207851Syongari				ifp->if_hwassist |= CSUM_TSO;
1839207851Syongari			else
1840207851Syongari				ifp->if_hwassist &= ~CSUM_TSO;
1841207851Syongari		}
1842207851Syongari		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
1843207851Syongari		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
1844207851Syongari			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
1845207380Syongari		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
1846207380Syongari		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
1847207380Syongari			/*
1848207380Syongari			 * Due to unknown reason, toggling VLAN hardware
1849207380Syongari			 * tagging require interface reinitialization.
1850207380Syongari			 */
1851207380Syongari			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
1852207851Syongari			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
1853207851Syongari				ifp->if_capenable &=
1854207851Syongari				    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
1855207380Syongari			reinit = 1;
1856207380Syongari		}
1857207380Syongari		if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1858207380Syongari			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1859207380Syongari			sge_init_locked(sc);
1860207380Syongari		}
1861206625Syongari		SGE_UNLOCK(sc);
1862207380Syongari		VLAN_CAPABILITIES(ifp);
1863206625Syongari		break;
1864206625Syongari	case SIOCADDMULTI:
1865206625Syongari	case SIOCDELMULTI:
1866206625Syongari		SGE_LOCK(sc);
1867206625Syongari		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1868206625Syongari			sge_rxfilter(sc);
1869206625Syongari		SGE_UNLOCK(sc);
1870206625Syongari		break;
1871206625Syongari	case SIOCGIFMEDIA:
1872206625Syongari	case SIOCSIFMEDIA:
1873206625Syongari		mii = device_get_softc(sc->sge_miibus);
1874206625Syongari		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1875206625Syongari		break;
1876206625Syongari	default:
1877206625Syongari		error = ether_ioctl(ifp, command, data);
1878206625Syongari		break;
1879206625Syongari	}
1880206625Syongari
1881206625Syongari	return (error);
1882206625Syongari}
1883206625Syongari
1884206625Syongaristatic void
1885206625Syongarisge_watchdog(struct sge_softc *sc)
1886206625Syongari{
1887206625Syongari	struct ifnet *ifp;
1888206625Syongari
1889206625Syongari	SGE_LOCK_ASSERT(sc);
1890206625Syongari	if (sc->sge_timer == 0 || --sc->sge_timer > 0)
1891206625Syongari		return;
1892206625Syongari
1893206625Syongari	ifp = sc->sge_ifp;
1894206625Syongari	if ((sc->sge_flags & SGE_FLAG_LINK) == 0) {
1895206625Syongari		if (1 || bootverbose)
1896206625Syongari			device_printf(sc->sge_dev,
1897206625Syongari			    "watchdog timeout (lost link)\n");
1898206625Syongari		ifp->if_oerrors++;
1899206625Syongari		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1900206625Syongari		sge_init_locked(sc);
1901206625Syongari		return;
1902206625Syongari	}
1903206625Syongari	device_printf(sc->sge_dev, "watchdog timeout\n");
1904206625Syongari	ifp->if_oerrors++;
1905206625Syongari
1906206625Syongari	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1907206625Syongari	sge_init_locked(sc);
1908206625Syongari	if (!IFQ_DRV_IS_EMPTY(&sc->sge_ifp->if_snd))
1909206625Syongari		sge_start_locked(ifp);
1910206625Syongari}
1911206625Syongari
1912206625Syongari/*
1913206625Syongari * Stop the adapter and free any mbufs allocated to the
1914206625Syongari * RX and TX lists.
1915206625Syongari */
1916206625Syongaristatic void
1917206625Syongarisge_stop(struct sge_softc *sc)
1918206625Syongari{
1919206625Syongari	struct ifnet *ifp;
1920206625Syongari
1921206625Syongari	ifp = sc->sge_ifp;
1922206625Syongari
1923206625Syongari	SGE_LOCK_ASSERT(sc);
1924206625Syongari
1925206625Syongari	sc->sge_timer = 0;
1926206625Syongari	callout_stop(&sc->sge_stat_ch);
1927206625Syongari	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
1928206625Syongari
1929206625Syongari	CSR_WRITE_4(sc, IntrMask, 0);
1930206625Syongari	CSR_READ_4(sc, IntrMask);
1931206625Syongari	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
1932206625Syongari	/* Stop TX/RX MAC. */
1933206625Syongari	CSR_WRITE_4(sc, TX_CTL, 0x1a00);
1934206625Syongari	CSR_WRITE_4(sc, RX_CTL, 0x1a00);
1935206625Syongari	/* XXX Can we assume active DMA cycles gone? */
1936206625Syongari	DELAY(2000);
1937206625Syongari	CSR_WRITE_4(sc, IntrMask, 0);
1938206625Syongari	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
1939206625Syongari
1940206625Syongari	sc->sge_flags &= ~SGE_FLAG_LINK;
1941206625Syongari	sge_list_rx_free(sc);
1942206625Syongari	sge_list_tx_free(sc);
1943206625Syongari}
1944