if_nfe.c revision 216925
1/*	$OpenBSD: if_nfe.c,v 1.54 2006/04/07 12:38:12 jsg Exp $	*/
2
3/*-
4 * Copyright (c) 2006 Shigeaki Tagashira <shigeaki@se.hiroshima-u.ac.jp>
5 * Copyright (c) 2006 Damien Bergamini <damien.bergamini@free.fr>
6 * Copyright (c) 2005, 2006 Jonathan Gray <jsg@openbsd.org>
7 *
8 * Permission to use, copy, modify, and distribute this software for any
9 * purpose with or without fee is hereby granted, provided that the above
10 * copyright notice and this permission notice appear in all copies.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 */
20
21/* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
22
23#include <sys/cdefs.h>
24__FBSDID("$FreeBSD: head/sys/dev/nfe/if_nfe.c 216925 2011-01-03 18:28:30Z jhb $");
25
26#ifdef HAVE_KERNEL_OPTION_HEADERS
27#include "opt_device_polling.h"
28#endif
29
30#include <sys/param.h>
31#include <sys/endian.h>
32#include <sys/systm.h>
33#include <sys/sockio.h>
34#include <sys/mbuf.h>
35#include <sys/malloc.h>
36#include <sys/module.h>
37#include <sys/kernel.h>
38#include <sys/queue.h>
39#include <sys/socket.h>
40#include <sys/sysctl.h>
41#include <sys/taskqueue.h>
42
43#include <net/if.h>
44#include <net/if_arp.h>
45#include <net/ethernet.h>
46#include <net/if_dl.h>
47#include <net/if_media.h>
48#include <net/if_types.h>
49#include <net/if_vlan_var.h>
50
51#include <net/bpf.h>
52
53#include <machine/bus.h>
54#include <machine/resource.h>
55#include <sys/bus.h>
56#include <sys/rman.h>
57
58#include <dev/mii/mii.h>
59#include <dev/mii/miivar.h>
60
61#include <dev/pci/pcireg.h>
62#include <dev/pci/pcivar.h>
63
64#include <dev/nfe/if_nfereg.h>
65#include <dev/nfe/if_nfevar.h>
66
67MODULE_DEPEND(nfe, pci, 1, 1, 1);
68MODULE_DEPEND(nfe, ether, 1, 1, 1);
69MODULE_DEPEND(nfe, miibus, 1, 1, 1);
70
71/* "device miibus" required.  See GENERIC if you get errors here. */
72#include "miibus_if.h"
73
74static int  nfe_probe(device_t);
75static int  nfe_attach(device_t);
76static int  nfe_detach(device_t);
77static int  nfe_suspend(device_t);
78static int  nfe_resume(device_t);
79static int nfe_shutdown(device_t);
80static int  nfe_can_use_msix(struct nfe_softc *);
81static void nfe_power(struct nfe_softc *);
82static int  nfe_miibus_readreg(device_t, int, int);
83static int  nfe_miibus_writereg(device_t, int, int, int);
84static void nfe_miibus_statchg(device_t);
85static void nfe_mac_config(struct nfe_softc *, struct mii_data *);
86static void nfe_set_intr(struct nfe_softc *);
87static __inline void nfe_enable_intr(struct nfe_softc *);
88static __inline void nfe_disable_intr(struct nfe_softc *);
89static int  nfe_ioctl(struct ifnet *, u_long, caddr_t);
90static void nfe_alloc_msix(struct nfe_softc *, int);
91static int nfe_intr(void *);
92static void nfe_int_task(void *, int);
93static __inline void nfe_discard_rxbuf(struct nfe_softc *, int);
94static __inline void nfe_discard_jrxbuf(struct nfe_softc *, int);
95static int nfe_newbuf(struct nfe_softc *, int);
96static int nfe_jnewbuf(struct nfe_softc *, int);
97static int  nfe_rxeof(struct nfe_softc *, int, int *);
98static int  nfe_jrxeof(struct nfe_softc *, int, int *);
99static void nfe_txeof(struct nfe_softc *);
100static int  nfe_encap(struct nfe_softc *, struct mbuf **);
101static void nfe_setmulti(struct nfe_softc *);
102static void nfe_start(struct ifnet *);
103static void nfe_start_locked(struct ifnet *);
104static void nfe_watchdog(struct ifnet *);
105static void nfe_init(void *);
106static void nfe_init_locked(void *);
107static void nfe_stop(struct ifnet *);
108static int  nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
109static void nfe_alloc_jrx_ring(struct nfe_softc *, struct nfe_jrx_ring *);
110static int  nfe_init_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
111static int  nfe_init_jrx_ring(struct nfe_softc *, struct nfe_jrx_ring *);
112static void nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
113static void nfe_free_jrx_ring(struct nfe_softc *, struct nfe_jrx_ring *);
114static int  nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
115static void nfe_init_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
116static void nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
117static int  nfe_ifmedia_upd(struct ifnet *);
118static void nfe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
119static void nfe_tick(void *);
120static void nfe_get_macaddr(struct nfe_softc *, uint8_t *);
121static void nfe_set_macaddr(struct nfe_softc *, uint8_t *);
122static void nfe_dma_map_segs(void *, bus_dma_segment_t *, int, int);
123
124static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
125static int sysctl_hw_nfe_proc_limit(SYSCTL_HANDLER_ARGS);
126static void nfe_sysctl_node(struct nfe_softc *);
127static void nfe_stats_clear(struct nfe_softc *);
128static void nfe_stats_update(struct nfe_softc *);
129static void nfe_set_linkspeed(struct nfe_softc *);
130static void nfe_set_wol(struct nfe_softc *);
131
132#ifdef NFE_DEBUG
133static int nfedebug = 0;
134#define	DPRINTF(sc, ...)	do {				\
135	if (nfedebug)						\
136		device_printf((sc)->nfe_dev, __VA_ARGS__);	\
137} while (0)
138#define	DPRINTFN(sc, n, ...)	do {				\
139	if (nfedebug >= (n))					\
140		device_printf((sc)->nfe_dev, __VA_ARGS__);	\
141} while (0)
142#else
143#define	DPRINTF(sc, ...)
144#define	DPRINTFN(sc, n, ...)
145#endif
146
147#define	NFE_LOCK(_sc)		mtx_lock(&(_sc)->nfe_mtx)
148#define	NFE_UNLOCK(_sc)		mtx_unlock(&(_sc)->nfe_mtx)
149#define	NFE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->nfe_mtx, MA_OWNED)
150
151/* Tunables. */
152static int msi_disable = 0;
153static int msix_disable = 0;
154static int jumbo_disable = 0;
155TUNABLE_INT("hw.nfe.msi_disable", &msi_disable);
156TUNABLE_INT("hw.nfe.msix_disable", &msix_disable);
157TUNABLE_INT("hw.nfe.jumbo_disable", &jumbo_disable);
158
159static device_method_t nfe_methods[] = {
160	/* Device interface */
161	DEVMETHOD(device_probe,		nfe_probe),
162	DEVMETHOD(device_attach,	nfe_attach),
163	DEVMETHOD(device_detach,	nfe_detach),
164	DEVMETHOD(device_suspend,	nfe_suspend),
165	DEVMETHOD(device_resume,	nfe_resume),
166	DEVMETHOD(device_shutdown,	nfe_shutdown),
167
168	/* bus interface */
169	DEVMETHOD(bus_print_child,	bus_generic_print_child),
170	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
171
172	/* MII interface */
173	DEVMETHOD(miibus_readreg,	nfe_miibus_readreg),
174	DEVMETHOD(miibus_writereg,	nfe_miibus_writereg),
175	DEVMETHOD(miibus_statchg,	nfe_miibus_statchg),
176
177	{ NULL, NULL }
178};
179
180static driver_t nfe_driver = {
181	"nfe",
182	nfe_methods,
183	sizeof(struct nfe_softc)
184};
185
186static devclass_t nfe_devclass;
187
188DRIVER_MODULE(nfe, pci, nfe_driver, nfe_devclass, 0, 0);
189DRIVER_MODULE(miibus, nfe, miibus_driver, miibus_devclass, 0, 0);
190
191static struct nfe_type nfe_devs[] = {
192	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN,
193	    "NVIDIA nForce MCP Networking Adapter"},
194	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN,
195	    "NVIDIA nForce2 MCP2 Networking Adapter"},
196	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1,
197	    "NVIDIA nForce2 400 MCP4 Networking Adapter"},
198	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2,
199	    "NVIDIA nForce2 400 MCP5 Networking Adapter"},
200	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1,
201	    "NVIDIA nForce3 MCP3 Networking Adapter"},
202	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN,
203	    "NVIDIA nForce3 250 MCP6 Networking Adapter"},
204	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4,
205	    "NVIDIA nForce3 MCP7 Networking Adapter"},
206	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE4_LAN1,
207	    "NVIDIA nForce4 CK804 MCP8 Networking Adapter"},
208	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE4_LAN2,
209	    "NVIDIA nForce4 CK804 MCP9 Networking Adapter"},
210	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1,
211	    "NVIDIA nForce MCP04 Networking Adapter"},		/* MCP10 */
212	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2,
213	    "NVIDIA nForce MCP04 Networking Adapter"},		/* MCP11 */
214	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE430_LAN1,
215	    "NVIDIA nForce 430 MCP12 Networking Adapter"},
216	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE430_LAN2,
217	    "NVIDIA nForce 430 MCP13 Networking Adapter"},
218	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1,
219	    "NVIDIA nForce MCP55 Networking Adapter"},
220	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2,
221	    "NVIDIA nForce MCP55 Networking Adapter"},
222	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1,
223	    "NVIDIA nForce MCP61 Networking Adapter"},
224	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2,
225	    "NVIDIA nForce MCP61 Networking Adapter"},
226	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3,
227	    "NVIDIA nForce MCP61 Networking Adapter"},
228	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4,
229	    "NVIDIA nForce MCP61 Networking Adapter"},
230	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1,
231	    "NVIDIA nForce MCP65 Networking Adapter"},
232	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2,
233	    "NVIDIA nForce MCP65 Networking Adapter"},
234	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3,
235	    "NVIDIA nForce MCP65 Networking Adapter"},
236	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4,
237	    "NVIDIA nForce MCP65 Networking Adapter"},
238	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1,
239	    "NVIDIA nForce MCP67 Networking Adapter"},
240	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2,
241	    "NVIDIA nForce MCP67 Networking Adapter"},
242	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3,
243	    "NVIDIA nForce MCP67 Networking Adapter"},
244	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4,
245	    "NVIDIA nForce MCP67 Networking Adapter"},
246	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1,
247	    "NVIDIA nForce MCP73 Networking Adapter"},
248	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2,
249	    "NVIDIA nForce MCP73 Networking Adapter"},
250	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3,
251	    "NVIDIA nForce MCP73 Networking Adapter"},
252	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4,
253	    "NVIDIA nForce MCP73 Networking Adapter"},
254	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN1,
255	    "NVIDIA nForce MCP77 Networking Adapter"},
256	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN2,
257	    "NVIDIA nForce MCP77 Networking Adapter"},
258	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN3,
259	    "NVIDIA nForce MCP77 Networking Adapter"},
260	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN4,
261	    "NVIDIA nForce MCP77 Networking Adapter"},
262	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN1,
263	    "NVIDIA nForce MCP79 Networking Adapter"},
264	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN2,
265	    "NVIDIA nForce MCP79 Networking Adapter"},
266	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN3,
267	    "NVIDIA nForce MCP79 Networking Adapter"},
268	{PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN4,
269	    "NVIDIA nForce MCP79 Networking Adapter"},
270	{0, 0, NULL}
271};
272
273
274/* Probe for supported hardware ID's */
275static int
276nfe_probe(device_t dev)
277{
278	struct nfe_type *t;
279
280	t = nfe_devs;
281	/* Check for matching PCI DEVICE ID's */
282	while (t->name != NULL) {
283		if ((pci_get_vendor(dev) == t->vid_id) &&
284		    (pci_get_device(dev) == t->dev_id)) {
285			device_set_desc(dev, t->name);
286			return (BUS_PROBE_DEFAULT);
287		}
288		t++;
289	}
290
291	return (ENXIO);
292}
293
294static void
295nfe_alloc_msix(struct nfe_softc *sc, int count)
296{
297	int rid;
298
299	rid = PCIR_BAR(2);
300	sc->nfe_msix_res = bus_alloc_resource_any(sc->nfe_dev, SYS_RES_MEMORY,
301	    &rid, RF_ACTIVE);
302	if (sc->nfe_msix_res == NULL) {
303		device_printf(sc->nfe_dev,
304		    "couldn't allocate MSIX table resource\n");
305		return;
306	}
307	rid = PCIR_BAR(3);
308	sc->nfe_msix_pba_res = bus_alloc_resource_any(sc->nfe_dev,
309	    SYS_RES_MEMORY, &rid, RF_ACTIVE);
310	if (sc->nfe_msix_pba_res == NULL) {
311		device_printf(sc->nfe_dev,
312		    "couldn't allocate MSIX PBA resource\n");
313		bus_release_resource(sc->nfe_dev, SYS_RES_MEMORY, PCIR_BAR(2),
314		    sc->nfe_msix_res);
315		sc->nfe_msix_res = NULL;
316		return;
317	}
318
319	if (pci_alloc_msix(sc->nfe_dev, &count) == 0) {
320		if (count == NFE_MSI_MESSAGES) {
321			if (bootverbose)
322				device_printf(sc->nfe_dev,
323				    "Using %d MSIX messages\n", count);
324			sc->nfe_msix = 1;
325		} else {
326			if (bootverbose)
327				device_printf(sc->nfe_dev,
328				    "couldn't allocate MSIX\n");
329			pci_release_msi(sc->nfe_dev);
330			bus_release_resource(sc->nfe_dev, SYS_RES_MEMORY,
331			    PCIR_BAR(3), sc->nfe_msix_pba_res);
332			bus_release_resource(sc->nfe_dev, SYS_RES_MEMORY,
333			    PCIR_BAR(2), sc->nfe_msix_res);
334			sc->nfe_msix_pba_res = NULL;
335			sc->nfe_msix_res = NULL;
336		}
337	}
338}
339
340static int
341nfe_attach(device_t dev)
342{
343	struct nfe_softc *sc;
344	struct ifnet *ifp;
345	bus_addr_t dma_addr_max;
346	int error = 0, i, msic, reg, rid;
347
348	sc = device_get_softc(dev);
349	sc->nfe_dev = dev;
350
351	mtx_init(&sc->nfe_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
352	    MTX_DEF);
353	callout_init_mtx(&sc->nfe_stat_ch, &sc->nfe_mtx, 0);
354
355	pci_enable_busmaster(dev);
356
357	rid = PCIR_BAR(0);
358	sc->nfe_res[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
359	    RF_ACTIVE);
360	if (sc->nfe_res[0] == NULL) {
361		device_printf(dev, "couldn't map memory resources\n");
362		mtx_destroy(&sc->nfe_mtx);
363		return (ENXIO);
364	}
365
366	if (pci_find_extcap(dev, PCIY_EXPRESS, &reg) == 0) {
367		uint16_t v, width;
368
369		v = pci_read_config(dev, reg + 0x08, 2);
370		/* Change max. read request size to 4096. */
371		v &= ~(7 << 12);
372		v |= (5 << 12);
373		pci_write_config(dev, reg + 0x08, v, 2);
374
375		v = pci_read_config(dev, reg + 0x0c, 2);
376		/* link capability */
377		v = (v >> 4) & 0x0f;
378		width = pci_read_config(dev, reg + 0x12, 2);
379		/* negotiated link width */
380		width = (width >> 4) & 0x3f;
381		if (v != width)
382			device_printf(sc->nfe_dev,
383			    "warning, negotiated width of link(x%d) != "
384			    "max. width of link(x%d)\n", width, v);
385	}
386
387	if (nfe_can_use_msix(sc) == 0) {
388		device_printf(sc->nfe_dev,
389		    "MSI/MSI-X capability black-listed, will use INTx\n");
390		msix_disable = 1;
391		msi_disable = 1;
392	}
393
394	/* Allocate interrupt */
395	if (msix_disable == 0 || msi_disable == 0) {
396		if (msix_disable == 0 &&
397		    (msic = pci_msix_count(dev)) == NFE_MSI_MESSAGES)
398			nfe_alloc_msix(sc, msic);
399		if (msi_disable == 0 && sc->nfe_msix == 0 &&
400		    (msic = pci_msi_count(dev)) == NFE_MSI_MESSAGES &&
401		    pci_alloc_msi(dev, &msic) == 0) {
402			if (msic == NFE_MSI_MESSAGES) {
403				if (bootverbose)
404					device_printf(dev,
405					    "Using %d MSI messages\n", msic);
406				sc->nfe_msi = 1;
407			} else
408				pci_release_msi(dev);
409		}
410	}
411
412	if (sc->nfe_msix == 0 && sc->nfe_msi == 0) {
413		rid = 0;
414		sc->nfe_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
415		    RF_SHAREABLE | RF_ACTIVE);
416		if (sc->nfe_irq[0] == NULL) {
417			device_printf(dev, "couldn't allocate IRQ resources\n");
418			error = ENXIO;
419			goto fail;
420		}
421	} else {
422		for (i = 0, rid = 1; i < NFE_MSI_MESSAGES; i++, rid++) {
423			sc->nfe_irq[i] = bus_alloc_resource_any(dev,
424			    SYS_RES_IRQ, &rid, RF_ACTIVE);
425			if (sc->nfe_irq[i] == NULL) {
426				device_printf(dev,
427				    "couldn't allocate IRQ resources for "
428				    "message %d\n", rid);
429				error = ENXIO;
430				goto fail;
431			}
432		}
433		/* Map interrupts to vector 0. */
434		if (sc->nfe_msix != 0) {
435			NFE_WRITE(sc, NFE_MSIX_MAP0, 0);
436			NFE_WRITE(sc, NFE_MSIX_MAP1, 0);
437		} else if (sc->nfe_msi != 0) {
438			NFE_WRITE(sc, NFE_MSI_MAP0, 0);
439			NFE_WRITE(sc, NFE_MSI_MAP1, 0);
440		}
441	}
442
443	/* Set IRQ status/mask register. */
444	sc->nfe_irq_status = NFE_IRQ_STATUS;
445	sc->nfe_irq_mask = NFE_IRQ_MASK;
446	sc->nfe_intrs = NFE_IRQ_WANTED;
447	sc->nfe_nointrs = 0;
448	if (sc->nfe_msix != 0) {
449		sc->nfe_irq_status = NFE_MSIX_IRQ_STATUS;
450		sc->nfe_nointrs = NFE_IRQ_WANTED;
451	} else if (sc->nfe_msi != 0) {
452		sc->nfe_irq_mask = NFE_MSI_IRQ_MASK;
453		sc->nfe_intrs = NFE_MSI_VECTOR_0_ENABLED;
454	}
455
456	sc->nfe_devid = pci_get_device(dev);
457	sc->nfe_revid = pci_get_revid(dev);
458	sc->nfe_flags = 0;
459
460	switch (sc->nfe_devid) {
461	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
462	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
463	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
464	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
465		sc->nfe_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM;
466		break;
467	case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
468	case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
469		sc->nfe_flags |= NFE_40BIT_ADDR | NFE_PWR_MGMT | NFE_MIB_V1;
470		break;
471	case PCI_PRODUCT_NVIDIA_CK804_LAN1:
472	case PCI_PRODUCT_NVIDIA_CK804_LAN2:
473	case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
474	case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
475		sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
476		    NFE_MIB_V1;
477		break;
478	case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
479	case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
480		sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
481		    NFE_HW_VLAN | NFE_PWR_MGMT | NFE_TX_FLOW_CTRL | NFE_MIB_V2;
482		break;
483
484	case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
485	case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
486	case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
487	case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
488	case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
489	case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
490	case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
491	case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
492	case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
493	case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
494	case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
495	case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
496		sc->nfe_flags |= NFE_40BIT_ADDR | NFE_PWR_MGMT |
497		    NFE_CORRECT_MACADDR | NFE_TX_FLOW_CTRL | NFE_MIB_V2;
498		break;
499	case PCI_PRODUCT_NVIDIA_MCP77_LAN1:
500	case PCI_PRODUCT_NVIDIA_MCP77_LAN2:
501	case PCI_PRODUCT_NVIDIA_MCP77_LAN3:
502	case PCI_PRODUCT_NVIDIA_MCP77_LAN4:
503		/* XXX flow control */
504		sc->nfe_flags |= NFE_40BIT_ADDR | NFE_HW_CSUM | NFE_PWR_MGMT |
505		    NFE_CORRECT_MACADDR | NFE_MIB_V3;
506		break;
507	case PCI_PRODUCT_NVIDIA_MCP79_LAN1:
508	case PCI_PRODUCT_NVIDIA_MCP79_LAN2:
509	case PCI_PRODUCT_NVIDIA_MCP79_LAN3:
510	case PCI_PRODUCT_NVIDIA_MCP79_LAN4:
511		/* XXX flow control */
512		sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
513		    NFE_PWR_MGMT | NFE_CORRECT_MACADDR | NFE_MIB_V3;
514		break;
515	case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
516	case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
517	case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
518	case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
519		sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR |
520		    NFE_PWR_MGMT | NFE_CORRECT_MACADDR | NFE_TX_FLOW_CTRL |
521		    NFE_MIB_V2;
522		break;
523	}
524
525	nfe_power(sc);
526	/* Check for reversed ethernet address */
527	if ((NFE_READ(sc, NFE_TX_UNK) & NFE_MAC_ADDR_INORDER) != 0)
528		sc->nfe_flags |= NFE_CORRECT_MACADDR;
529	nfe_get_macaddr(sc, sc->eaddr);
530	/*
531	 * Allocate the parent bus DMA tag appropriate for PCI.
532	 */
533	dma_addr_max = BUS_SPACE_MAXADDR_32BIT;
534	if ((sc->nfe_flags & NFE_40BIT_ADDR) != 0)
535		dma_addr_max = NFE_DMA_MAXADDR;
536	error = bus_dma_tag_create(
537	    bus_get_dma_tag(sc->nfe_dev),	/* parent */
538	    1, 0,				/* alignment, boundary */
539	    dma_addr_max,			/* lowaddr */
540	    BUS_SPACE_MAXADDR,			/* highaddr */
541	    NULL, NULL,				/* filter, filterarg */
542	    BUS_SPACE_MAXSIZE_32BIT, 0,		/* maxsize, nsegments */
543	    BUS_SPACE_MAXSIZE_32BIT,		/* maxsegsize */
544	    0,					/* flags */
545	    NULL, NULL,				/* lockfunc, lockarg */
546	    &sc->nfe_parent_tag);
547	if (error)
548		goto fail;
549
550	ifp = sc->nfe_ifp = if_alloc(IFT_ETHER);
551	if (ifp == NULL) {
552		device_printf(dev, "can not if_alloc()\n");
553		error = ENOSPC;
554		goto fail;
555	}
556
557	/*
558	 * Allocate Tx and Rx rings.
559	 */
560	if ((error = nfe_alloc_tx_ring(sc, &sc->txq)) != 0)
561		goto fail;
562
563	if ((error = nfe_alloc_rx_ring(sc, &sc->rxq)) != 0)
564		goto fail;
565
566	nfe_alloc_jrx_ring(sc, &sc->jrxq);
567	/* Create sysctl node. */
568	nfe_sysctl_node(sc);
569
570	ifp->if_softc = sc;
571	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
572	ifp->if_mtu = ETHERMTU;
573	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
574	ifp->if_ioctl = nfe_ioctl;
575	ifp->if_start = nfe_start;
576	ifp->if_hwassist = 0;
577	ifp->if_capabilities = 0;
578	ifp->if_init = nfe_init;
579	IFQ_SET_MAXLEN(&ifp->if_snd, NFE_TX_RING_COUNT - 1);
580	ifp->if_snd.ifq_drv_maxlen = NFE_TX_RING_COUNT - 1;
581	IFQ_SET_READY(&ifp->if_snd);
582
583	if (sc->nfe_flags & NFE_HW_CSUM) {
584		ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSO4;
585		ifp->if_hwassist |= NFE_CSUM_FEATURES | CSUM_TSO;
586	}
587	ifp->if_capenable = ifp->if_capabilities;
588
589	sc->nfe_framesize = ifp->if_mtu + NFE_RX_HEADERS;
590	/* VLAN capability setup. */
591	ifp->if_capabilities |= IFCAP_VLAN_MTU;
592	if ((sc->nfe_flags & NFE_HW_VLAN) != 0) {
593		ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING;
594		if ((ifp->if_capabilities & IFCAP_HWCSUM) != 0)
595			ifp->if_capabilities |= IFCAP_VLAN_HWCSUM |
596			    IFCAP_VLAN_HWTSO;
597	}
598
599	if (pci_find_extcap(dev, PCIY_PMG, &reg) == 0)
600		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
601	ifp->if_capenable = ifp->if_capabilities;
602
603	/*
604	 * Tell the upper layer(s) we support long frames.
605	 * Must appear after the call to ether_ifattach() because
606	 * ether_ifattach() sets ifi_hdrlen to the default value.
607	 */
608	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
609
610#ifdef DEVICE_POLLING
611	ifp->if_capabilities |= IFCAP_POLLING;
612#endif
613
614	/* Do MII setup */
615	error = mii_attach(dev, &sc->nfe_miibus, ifp, nfe_ifmedia_upd,
616	    nfe_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY,
617	    MIIF_DOPAUSE);
618	if (error != 0) {
619		device_printf(dev, "attaching PHYs failed\n");
620		goto fail;
621	}
622	ether_ifattach(ifp, sc->eaddr);
623
624	TASK_INIT(&sc->nfe_int_task, 0, nfe_int_task, sc);
625	sc->nfe_tq = taskqueue_create_fast("nfe_taskq", M_WAITOK,
626	    taskqueue_thread_enqueue, &sc->nfe_tq);
627	taskqueue_start_threads(&sc->nfe_tq, 1, PI_NET, "%s taskq",
628	    device_get_nameunit(sc->nfe_dev));
629	error = 0;
630	if (sc->nfe_msi == 0 && sc->nfe_msix == 0) {
631		error = bus_setup_intr(dev, sc->nfe_irq[0],
632		    INTR_TYPE_NET | INTR_MPSAFE, nfe_intr, NULL, sc,
633		    &sc->nfe_intrhand[0]);
634	} else {
635		for (i = 0; i < NFE_MSI_MESSAGES; i++) {
636			error = bus_setup_intr(dev, sc->nfe_irq[i],
637			    INTR_TYPE_NET | INTR_MPSAFE, nfe_intr, NULL, sc,
638			    &sc->nfe_intrhand[i]);
639			if (error != 0)
640				break;
641		}
642	}
643	if (error) {
644		device_printf(dev, "couldn't set up irq\n");
645		taskqueue_free(sc->nfe_tq);
646		sc->nfe_tq = NULL;
647		ether_ifdetach(ifp);
648		goto fail;
649	}
650
651fail:
652	if (error)
653		nfe_detach(dev);
654
655	return (error);
656}
657
658
659static int
660nfe_detach(device_t dev)
661{
662	struct nfe_softc *sc;
663	struct ifnet *ifp;
664	uint8_t eaddr[ETHER_ADDR_LEN];
665	int i, rid;
666
667	sc = device_get_softc(dev);
668	KASSERT(mtx_initialized(&sc->nfe_mtx), ("nfe mutex not initialized"));
669	ifp = sc->nfe_ifp;
670
671#ifdef DEVICE_POLLING
672	if (ifp != NULL && ifp->if_capenable & IFCAP_POLLING)
673		ether_poll_deregister(ifp);
674#endif
675	if (device_is_attached(dev)) {
676		NFE_LOCK(sc);
677		nfe_stop(ifp);
678		ifp->if_flags &= ~IFF_UP;
679		NFE_UNLOCK(sc);
680		callout_drain(&sc->nfe_stat_ch);
681		ether_ifdetach(ifp);
682	}
683
684	if (ifp) {
685		/* restore ethernet address */
686		if ((sc->nfe_flags & NFE_CORRECT_MACADDR) == 0) {
687			for (i = 0; i < ETHER_ADDR_LEN; i++) {
688				eaddr[i] = sc->eaddr[5 - i];
689			}
690		} else
691			bcopy(sc->eaddr, eaddr, ETHER_ADDR_LEN);
692		nfe_set_macaddr(sc, eaddr);
693		if_free(ifp);
694	}
695	if (sc->nfe_miibus)
696		device_delete_child(dev, sc->nfe_miibus);
697	bus_generic_detach(dev);
698	if (sc->nfe_tq != NULL) {
699		taskqueue_drain(sc->nfe_tq, &sc->nfe_int_task);
700		taskqueue_free(sc->nfe_tq);
701		sc->nfe_tq = NULL;
702	}
703
704	for (i = 0; i < NFE_MSI_MESSAGES; i++) {
705		if (sc->nfe_intrhand[i] != NULL) {
706			bus_teardown_intr(dev, sc->nfe_irq[i],
707			    sc->nfe_intrhand[i]);
708			sc->nfe_intrhand[i] = NULL;
709		}
710	}
711
712	if (sc->nfe_msi == 0 && sc->nfe_msix == 0) {
713		if (sc->nfe_irq[0] != NULL)
714			bus_release_resource(dev, SYS_RES_IRQ, 0,
715			    sc->nfe_irq[0]);
716	} else {
717		for (i = 0, rid = 1; i < NFE_MSI_MESSAGES; i++, rid++) {
718			if (sc->nfe_irq[i] != NULL) {
719				bus_release_resource(dev, SYS_RES_IRQ, rid,
720				    sc->nfe_irq[i]);
721				sc->nfe_irq[i] = NULL;
722			}
723		}
724		pci_release_msi(dev);
725	}
726	if (sc->nfe_msix_pba_res != NULL) {
727		bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(3),
728		    sc->nfe_msix_pba_res);
729		sc->nfe_msix_pba_res = NULL;
730	}
731	if (sc->nfe_msix_res != NULL) {
732		bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(2),
733		    sc->nfe_msix_res);
734		sc->nfe_msix_res = NULL;
735	}
736	if (sc->nfe_res[0] != NULL) {
737		bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(0),
738		    sc->nfe_res[0]);
739		sc->nfe_res[0] = NULL;
740	}
741
742	nfe_free_tx_ring(sc, &sc->txq);
743	nfe_free_rx_ring(sc, &sc->rxq);
744	nfe_free_jrx_ring(sc, &sc->jrxq);
745
746	if (sc->nfe_parent_tag) {
747		bus_dma_tag_destroy(sc->nfe_parent_tag);
748		sc->nfe_parent_tag = NULL;
749	}
750
751	mtx_destroy(&sc->nfe_mtx);
752
753	return (0);
754}
755
756
757static int
758nfe_suspend(device_t dev)
759{
760	struct nfe_softc *sc;
761
762	sc = device_get_softc(dev);
763
764	NFE_LOCK(sc);
765	nfe_stop(sc->nfe_ifp);
766	nfe_set_wol(sc);
767	sc->nfe_suspended = 1;
768	NFE_UNLOCK(sc);
769
770	return (0);
771}
772
773
774static int
775nfe_resume(device_t dev)
776{
777	struct nfe_softc *sc;
778	struct ifnet *ifp;
779
780	sc = device_get_softc(dev);
781
782	NFE_LOCK(sc);
783	nfe_power(sc);
784	ifp = sc->nfe_ifp;
785	if (ifp->if_flags & IFF_UP)
786		nfe_init_locked(sc);
787	sc->nfe_suspended = 0;
788	NFE_UNLOCK(sc);
789
790	return (0);
791}
792
793
794static int
795nfe_can_use_msix(struct nfe_softc *sc)
796{
797	static struct msix_blacklist {
798		char	*maker;
799		char	*product;
800	} msix_blacklists[] = {
801		{ "ASUSTeK Computer INC.", "P5N32-SLI PREMIUM" }
802	};
803
804	struct msix_blacklist *mblp;
805	char *maker, *product;
806	int count, n, use_msix;
807
808	/*
809	 * Search base board manufacturer and product name table
810	 * to see this system has a known MSI/MSI-X issue.
811	 */
812	maker = getenv("smbios.planar.maker");
813	product = getenv("smbios.planar.product");
814	use_msix = 1;
815	if (maker != NULL && product != NULL) {
816		count = sizeof(msix_blacklists) / sizeof(msix_blacklists[0]);
817		mblp = msix_blacklists;
818		for (n = 0; n < count; n++) {
819			if (strcmp(maker, mblp->maker) == 0 &&
820			    strcmp(product, mblp->product) == 0) {
821				use_msix = 0;
822				break;
823			}
824			mblp++;
825		}
826	}
827	if (maker != NULL)
828		freeenv(maker);
829	if (product != NULL)
830		freeenv(product);
831
832	return (use_msix);
833}
834
835
836/* Take PHY/NIC out of powerdown, from Linux */
837static void
838nfe_power(struct nfe_softc *sc)
839{
840	uint32_t pwr;
841
842	if ((sc->nfe_flags & NFE_PWR_MGMT) == 0)
843		return;
844	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | NFE_RXTX_BIT2);
845	NFE_WRITE(sc, NFE_MAC_RESET, NFE_MAC_RESET_MAGIC);
846	DELAY(100);
847	NFE_WRITE(sc, NFE_MAC_RESET, 0);
848	DELAY(100);
849	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT2);
850	pwr = NFE_READ(sc, NFE_PWR2_CTL);
851	pwr &= ~NFE_PWR2_WAKEUP_MASK;
852	if (sc->nfe_revid >= 0xa3 &&
853	    (sc->nfe_devid == PCI_PRODUCT_NVIDIA_NFORCE430_LAN1 ||
854	    sc->nfe_devid == PCI_PRODUCT_NVIDIA_NFORCE430_LAN2))
855		pwr |= NFE_PWR2_REVA3;
856	NFE_WRITE(sc, NFE_PWR2_CTL, pwr);
857}
858
859
860static void
861nfe_miibus_statchg(device_t dev)
862{
863	struct nfe_softc *sc;
864	struct mii_data *mii;
865	struct ifnet *ifp;
866	uint32_t rxctl, txctl;
867
868	sc = device_get_softc(dev);
869
870	mii = device_get_softc(sc->nfe_miibus);
871	ifp = sc->nfe_ifp;
872
873	sc->nfe_link = 0;
874	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
875	    (IFM_ACTIVE | IFM_AVALID)) {
876		switch (IFM_SUBTYPE(mii->mii_media_active)) {
877		case IFM_10_T:
878		case IFM_100_TX:
879		case IFM_1000_T:
880			sc->nfe_link = 1;
881			break;
882		default:
883			break;
884		}
885	}
886
887	nfe_mac_config(sc, mii);
888	txctl = NFE_READ(sc, NFE_TX_CTL);
889	rxctl = NFE_READ(sc, NFE_RX_CTL);
890	if (sc->nfe_link != 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
891		txctl |= NFE_TX_START;
892		rxctl |= NFE_RX_START;
893	} else {
894		txctl &= ~NFE_TX_START;
895		rxctl &= ~NFE_RX_START;
896	}
897	NFE_WRITE(sc, NFE_TX_CTL, txctl);
898	NFE_WRITE(sc, NFE_RX_CTL, rxctl);
899}
900
901
902static void
903nfe_mac_config(struct nfe_softc *sc, struct mii_data *mii)
904{
905	uint32_t link, misc, phy, seed;
906	uint32_t val;
907
908	NFE_LOCK_ASSERT(sc);
909
910	phy = NFE_READ(sc, NFE_PHY_IFACE);
911	phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
912
913	seed = NFE_READ(sc, NFE_RNDSEED);
914	seed &= ~NFE_SEED_MASK;
915
916	misc = NFE_MISC1_MAGIC;
917	link = NFE_MEDIA_SET;
918
919	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0) {
920		phy  |= NFE_PHY_HDX;	/* half-duplex */
921		misc |= NFE_MISC1_HDX;
922	}
923
924	switch (IFM_SUBTYPE(mii->mii_media_active)) {
925	case IFM_1000_T:	/* full-duplex only */
926		link |= NFE_MEDIA_1000T;
927		seed |= NFE_SEED_1000T;
928		phy  |= NFE_PHY_1000T;
929		break;
930	case IFM_100_TX:
931		link |= NFE_MEDIA_100TX;
932		seed |= NFE_SEED_100TX;
933		phy  |= NFE_PHY_100TX;
934		break;
935	case IFM_10_T:
936		link |= NFE_MEDIA_10T;
937		seed |= NFE_SEED_10T;
938		break;
939	}
940
941	if ((phy & 0x10000000) != 0) {
942		if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T)
943			val = NFE_R1_MAGIC_1000;
944		else
945			val = NFE_R1_MAGIC_10_100;
946	} else
947		val = NFE_R1_MAGIC_DEFAULT;
948	NFE_WRITE(sc, NFE_SETUP_R1, val);
949
950	NFE_WRITE(sc, NFE_RNDSEED, seed);	/* XXX: gigabit NICs only? */
951
952	NFE_WRITE(sc, NFE_PHY_IFACE, phy);
953	NFE_WRITE(sc, NFE_MISC1, misc);
954	NFE_WRITE(sc, NFE_LINKSPEED, link);
955
956	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
957		/* It seems all hardwares supports Rx pause frames. */
958		val = NFE_READ(sc, NFE_RXFILTER);
959		if ((IFM_OPTIONS(mii->mii_media_active) &
960		    IFM_ETH_RXPAUSE) != 0)
961			val |= NFE_PFF_RX_PAUSE;
962		else
963			val &= ~NFE_PFF_RX_PAUSE;
964		NFE_WRITE(sc, NFE_RXFILTER, val);
965		if ((sc->nfe_flags & NFE_TX_FLOW_CTRL) != 0) {
966			val = NFE_READ(sc, NFE_MISC1);
967			if ((IFM_OPTIONS(mii->mii_media_active) &
968			    IFM_ETH_TXPAUSE) != 0) {
969				NFE_WRITE(sc, NFE_TX_PAUSE_FRAME,
970				    NFE_TX_PAUSE_FRAME_ENABLE);
971				val |= NFE_MISC1_TX_PAUSE;
972			} else {
973				val &= ~NFE_MISC1_TX_PAUSE;
974				NFE_WRITE(sc, NFE_TX_PAUSE_FRAME,
975				    NFE_TX_PAUSE_FRAME_DISABLE);
976			}
977			NFE_WRITE(sc, NFE_MISC1, val);
978		}
979	} else {
980		/* disable rx/tx pause frames */
981		val = NFE_READ(sc, NFE_RXFILTER);
982		val &= ~NFE_PFF_RX_PAUSE;
983		NFE_WRITE(sc, NFE_RXFILTER, val);
984		if ((sc->nfe_flags & NFE_TX_FLOW_CTRL) != 0) {
985			NFE_WRITE(sc, NFE_TX_PAUSE_FRAME,
986			    NFE_TX_PAUSE_FRAME_DISABLE);
987			val = NFE_READ(sc, NFE_MISC1);
988			val &= ~NFE_MISC1_TX_PAUSE;
989			NFE_WRITE(sc, NFE_MISC1, val);
990		}
991	}
992}
993
994
995static int
996nfe_miibus_readreg(device_t dev, int phy, int reg)
997{
998	struct nfe_softc *sc = device_get_softc(dev);
999	uint32_t val;
1000	int ntries;
1001
1002	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1003
1004	if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
1005		NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
1006		DELAY(100);
1007	}
1008
1009	NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
1010
1011	for (ntries = 0; ntries < NFE_TIMEOUT; ntries++) {
1012		DELAY(100);
1013		if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
1014			break;
1015	}
1016	if (ntries == NFE_TIMEOUT) {
1017		DPRINTFN(sc, 2, "timeout waiting for PHY\n");
1018		return 0;
1019	}
1020
1021	if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
1022		DPRINTFN(sc, 2, "could not read PHY\n");
1023		return 0;
1024	}
1025
1026	val = NFE_READ(sc, NFE_PHY_DATA);
1027	if (val != 0xffffffff && val != 0)
1028		sc->mii_phyaddr = phy;
1029
1030	DPRINTFN(sc, 2, "mii read phy %d reg 0x%x ret 0x%x\n", phy, reg, val);
1031
1032	return (val);
1033}
1034
1035
1036static int
1037nfe_miibus_writereg(device_t dev, int phy, int reg, int val)
1038{
1039	struct nfe_softc *sc = device_get_softc(dev);
1040	uint32_t ctl;
1041	int ntries;
1042
1043	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1044
1045	if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
1046		NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
1047		DELAY(100);
1048	}
1049
1050	NFE_WRITE(sc, NFE_PHY_DATA, val);
1051	ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
1052	NFE_WRITE(sc, NFE_PHY_CTL, ctl);
1053
1054	for (ntries = 0; ntries < NFE_TIMEOUT; ntries++) {
1055		DELAY(100);
1056		if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
1057			break;
1058	}
1059#ifdef NFE_DEBUG
1060	if (nfedebug >= 2 && ntries == NFE_TIMEOUT)
1061		device_printf(sc->nfe_dev, "could not write to PHY\n");
1062#endif
1063	return (0);
1064}
1065
1066struct nfe_dmamap_arg {
1067	bus_addr_t nfe_busaddr;
1068};
1069
1070static int
1071nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1072{
1073	struct nfe_dmamap_arg ctx;
1074	struct nfe_rx_data *data;
1075	void *desc;
1076	int i, error, descsize;
1077
1078	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1079		desc = ring->desc64;
1080		descsize = sizeof (struct nfe_desc64);
1081	} else {
1082		desc = ring->desc32;
1083		descsize = sizeof (struct nfe_desc32);
1084	}
1085
1086	ring->cur = ring->next = 0;
1087
1088	error = bus_dma_tag_create(sc->nfe_parent_tag,
1089	    NFE_RING_ALIGN, 0,			/* alignment, boundary */
1090	    BUS_SPACE_MAXADDR,			/* lowaddr */
1091	    BUS_SPACE_MAXADDR,			/* highaddr */
1092	    NULL, NULL,				/* filter, filterarg */
1093	    NFE_RX_RING_COUNT * descsize, 1,	/* maxsize, nsegments */
1094	    NFE_RX_RING_COUNT * descsize,	/* maxsegsize */
1095	    0,					/* flags */
1096	    NULL, NULL,				/* lockfunc, lockarg */
1097	    &ring->rx_desc_tag);
1098	if (error != 0) {
1099		device_printf(sc->nfe_dev, "could not create desc DMA tag\n");
1100		goto fail;
1101	}
1102
1103	/* allocate memory to desc */
1104	error = bus_dmamem_alloc(ring->rx_desc_tag, &desc, BUS_DMA_WAITOK |
1105	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &ring->rx_desc_map);
1106	if (error != 0) {
1107		device_printf(sc->nfe_dev, "could not create desc DMA map\n");
1108		goto fail;
1109	}
1110	if (sc->nfe_flags & NFE_40BIT_ADDR)
1111		ring->desc64 = desc;
1112	else
1113		ring->desc32 = desc;
1114
1115	/* map desc to device visible address space */
1116	ctx.nfe_busaddr = 0;
1117	error = bus_dmamap_load(ring->rx_desc_tag, ring->rx_desc_map, desc,
1118	    NFE_RX_RING_COUNT * descsize, nfe_dma_map_segs, &ctx, 0);
1119	if (error != 0) {
1120		device_printf(sc->nfe_dev, "could not load desc DMA map\n");
1121		goto fail;
1122	}
1123	ring->physaddr = ctx.nfe_busaddr;
1124
1125	error = bus_dma_tag_create(sc->nfe_parent_tag,
1126	    1, 0,			/* alignment, boundary */
1127	    BUS_SPACE_MAXADDR,		/* lowaddr */
1128	    BUS_SPACE_MAXADDR,		/* highaddr */
1129	    NULL, NULL,			/* filter, filterarg */
1130	    MCLBYTES, 1,		/* maxsize, nsegments */
1131	    MCLBYTES,			/* maxsegsize */
1132	    0,				/* flags */
1133	    NULL, NULL,			/* lockfunc, lockarg */
1134	    &ring->rx_data_tag);
1135	if (error != 0) {
1136		device_printf(sc->nfe_dev, "could not create Rx DMA tag\n");
1137		goto fail;
1138	}
1139
1140	error = bus_dmamap_create(ring->rx_data_tag, 0, &ring->rx_spare_map);
1141	if (error != 0) {
1142		device_printf(sc->nfe_dev,
1143		    "could not create Rx DMA spare map\n");
1144		goto fail;
1145	}
1146
1147	/*
1148	 * Pre-allocate Rx buffers and populate Rx ring.
1149	 */
1150	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1151		data = &sc->rxq.data[i];
1152		data->rx_data_map = NULL;
1153		data->m = NULL;
1154		error = bus_dmamap_create(ring->rx_data_tag, 0,
1155		    &data->rx_data_map);
1156		if (error != 0) {
1157			device_printf(sc->nfe_dev,
1158			    "could not create Rx DMA map\n");
1159			goto fail;
1160		}
1161	}
1162
1163fail:
1164	return (error);
1165}
1166
1167
1168static void
1169nfe_alloc_jrx_ring(struct nfe_softc *sc, struct nfe_jrx_ring *ring)
1170{
1171	struct nfe_dmamap_arg ctx;
1172	struct nfe_rx_data *data;
1173	void *desc;
1174	int i, error, descsize;
1175
1176	if ((sc->nfe_flags & NFE_JUMBO_SUP) == 0)
1177		return;
1178	if (jumbo_disable != 0) {
1179		device_printf(sc->nfe_dev, "disabling jumbo frame support\n");
1180		sc->nfe_jumbo_disable = 1;
1181		return;
1182	}
1183
1184	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1185		desc = ring->jdesc64;
1186		descsize = sizeof (struct nfe_desc64);
1187	} else {
1188		desc = ring->jdesc32;
1189		descsize = sizeof (struct nfe_desc32);
1190	}
1191
1192	ring->jcur = ring->jnext = 0;
1193
1194	/* Create DMA tag for jumbo Rx ring. */
1195	error = bus_dma_tag_create(sc->nfe_parent_tag,
1196	    NFE_RING_ALIGN, 0,			/* alignment, boundary */
1197	    BUS_SPACE_MAXADDR,			/* lowaddr */
1198	    BUS_SPACE_MAXADDR,			/* highaddr */
1199	    NULL, NULL,				/* filter, filterarg */
1200	    NFE_JUMBO_RX_RING_COUNT * descsize,	/* maxsize */
1201	    1, 					/* nsegments */
1202	    NFE_JUMBO_RX_RING_COUNT * descsize,	/* maxsegsize */
1203	    0,					/* flags */
1204	    NULL, NULL,				/* lockfunc, lockarg */
1205	    &ring->jrx_desc_tag);
1206	if (error != 0) {
1207		device_printf(sc->nfe_dev,
1208		    "could not create jumbo ring DMA tag\n");
1209		goto fail;
1210	}
1211
1212	/* Create DMA tag for jumbo Rx buffers. */
1213	error = bus_dma_tag_create(sc->nfe_parent_tag,
1214	    1, 0,				/* alignment, boundary */
1215	    BUS_SPACE_MAXADDR,			/* lowaddr */
1216	    BUS_SPACE_MAXADDR,			/* highaddr */
1217	    NULL, NULL,				/* filter, filterarg */
1218	    MJUM9BYTES,				/* maxsize */
1219	    1,					/* nsegments */
1220	    MJUM9BYTES,				/* maxsegsize */
1221	    0,					/* flags */
1222	    NULL, NULL,				/* lockfunc, lockarg */
1223	    &ring->jrx_data_tag);
1224	if (error != 0) {
1225		device_printf(sc->nfe_dev,
1226		    "could not create jumbo Rx buffer DMA tag\n");
1227		goto fail;
1228	}
1229
1230	/* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */
1231	error = bus_dmamem_alloc(ring->jrx_desc_tag, &desc, BUS_DMA_WAITOK |
1232	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &ring->jrx_desc_map);
1233	if (error != 0) {
1234		device_printf(sc->nfe_dev,
1235		    "could not allocate DMA'able memory for jumbo Rx ring\n");
1236		goto fail;
1237	}
1238	if (sc->nfe_flags & NFE_40BIT_ADDR)
1239		ring->jdesc64 = desc;
1240	else
1241		ring->jdesc32 = desc;
1242
1243	ctx.nfe_busaddr = 0;
1244	error = bus_dmamap_load(ring->jrx_desc_tag, ring->jrx_desc_map, desc,
1245	    NFE_JUMBO_RX_RING_COUNT * descsize, nfe_dma_map_segs, &ctx, 0);
1246	if (error != 0) {
1247		device_printf(sc->nfe_dev,
1248		    "could not load DMA'able memory for jumbo Rx ring\n");
1249		goto fail;
1250	}
1251	ring->jphysaddr = ctx.nfe_busaddr;
1252
1253	/* Create DMA maps for jumbo Rx buffers. */
1254	error = bus_dmamap_create(ring->jrx_data_tag, 0, &ring->jrx_spare_map);
1255	if (error != 0) {
1256		device_printf(sc->nfe_dev,
1257		    "could not create jumbo Rx DMA spare map\n");
1258		goto fail;
1259	}
1260
1261	for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) {
1262		data = &sc->jrxq.jdata[i];
1263		data->rx_data_map = NULL;
1264		data->m = NULL;
1265		error = bus_dmamap_create(ring->jrx_data_tag, 0,
1266		    &data->rx_data_map);
1267		if (error != 0) {
1268			device_printf(sc->nfe_dev,
1269			    "could not create jumbo Rx DMA map\n");
1270			goto fail;
1271		}
1272	}
1273
1274	return;
1275
1276fail:
1277	/*
1278	 * Running without jumbo frame support is ok for most cases
1279	 * so don't fail on creating dma tag/map for jumbo frame.
1280	 */
1281	nfe_free_jrx_ring(sc, ring);
1282	device_printf(sc->nfe_dev, "disabling jumbo frame support due to "
1283	    "resource shortage\n");
1284	sc->nfe_jumbo_disable = 1;
1285}
1286
1287
1288static int
1289nfe_init_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1290{
1291	void *desc;
1292	size_t descsize;
1293	int i;
1294
1295	ring->cur = ring->next = 0;
1296	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1297		desc = ring->desc64;
1298		descsize = sizeof (struct nfe_desc64);
1299	} else {
1300		desc = ring->desc32;
1301		descsize = sizeof (struct nfe_desc32);
1302	}
1303	bzero(desc, descsize * NFE_RX_RING_COUNT);
1304	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1305		if (nfe_newbuf(sc, i) != 0)
1306			return (ENOBUFS);
1307	}
1308
1309	bus_dmamap_sync(ring->rx_desc_tag, ring->rx_desc_map,
1310	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1311
1312	return (0);
1313}
1314
1315
1316static int
1317nfe_init_jrx_ring(struct nfe_softc *sc, struct nfe_jrx_ring *ring)
1318{
1319	void *desc;
1320	size_t descsize;
1321	int i;
1322
1323	ring->jcur = ring->jnext = 0;
1324	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1325		desc = ring->jdesc64;
1326		descsize = sizeof (struct nfe_desc64);
1327	} else {
1328		desc = ring->jdesc32;
1329		descsize = sizeof (struct nfe_desc32);
1330	}
1331	bzero(desc, descsize * NFE_JUMBO_RX_RING_COUNT);
1332	for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) {
1333		if (nfe_jnewbuf(sc, i) != 0)
1334			return (ENOBUFS);
1335	}
1336
1337	bus_dmamap_sync(ring->jrx_desc_tag, ring->jrx_desc_map,
1338	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1339
1340	return (0);
1341}
1342
1343
1344static void
1345nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1346{
1347	struct nfe_rx_data *data;
1348	void *desc;
1349	int i, descsize;
1350
1351	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1352		desc = ring->desc64;
1353		descsize = sizeof (struct nfe_desc64);
1354	} else {
1355		desc = ring->desc32;
1356		descsize = sizeof (struct nfe_desc32);
1357	}
1358
1359	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1360		data = &ring->data[i];
1361		if (data->rx_data_map != NULL) {
1362			bus_dmamap_destroy(ring->rx_data_tag,
1363			    data->rx_data_map);
1364			data->rx_data_map = NULL;
1365		}
1366		if (data->m != NULL) {
1367			m_freem(data->m);
1368			data->m = NULL;
1369		}
1370	}
1371	if (ring->rx_data_tag != NULL) {
1372		if (ring->rx_spare_map != NULL) {
1373			bus_dmamap_destroy(ring->rx_data_tag,
1374			    ring->rx_spare_map);
1375			ring->rx_spare_map = NULL;
1376		}
1377		bus_dma_tag_destroy(ring->rx_data_tag);
1378		ring->rx_data_tag = NULL;
1379	}
1380
1381	if (desc != NULL) {
1382		bus_dmamap_unload(ring->rx_desc_tag, ring->rx_desc_map);
1383		bus_dmamem_free(ring->rx_desc_tag, desc, ring->rx_desc_map);
1384		ring->desc64 = NULL;
1385		ring->desc32 = NULL;
1386		ring->rx_desc_map = NULL;
1387	}
1388	if (ring->rx_desc_tag != NULL) {
1389		bus_dma_tag_destroy(ring->rx_desc_tag);
1390		ring->rx_desc_tag = NULL;
1391	}
1392}
1393
1394
1395static void
1396nfe_free_jrx_ring(struct nfe_softc *sc, struct nfe_jrx_ring *ring)
1397{
1398	struct nfe_rx_data *data;
1399	void *desc;
1400	int i, descsize;
1401
1402	if ((sc->nfe_flags & NFE_JUMBO_SUP) == 0)
1403		return;
1404
1405	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1406		desc = ring->jdesc64;
1407		descsize = sizeof (struct nfe_desc64);
1408	} else {
1409		desc = ring->jdesc32;
1410		descsize = sizeof (struct nfe_desc32);
1411	}
1412
1413	for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) {
1414		data = &ring->jdata[i];
1415		if (data->rx_data_map != NULL) {
1416			bus_dmamap_destroy(ring->jrx_data_tag,
1417			    data->rx_data_map);
1418			data->rx_data_map = NULL;
1419		}
1420		if (data->m != NULL) {
1421			m_freem(data->m);
1422			data->m = NULL;
1423		}
1424	}
1425	if (ring->jrx_data_tag != NULL) {
1426		if (ring->jrx_spare_map != NULL) {
1427			bus_dmamap_destroy(ring->jrx_data_tag,
1428			    ring->jrx_spare_map);
1429			ring->jrx_spare_map = NULL;
1430		}
1431		bus_dma_tag_destroy(ring->jrx_data_tag);
1432		ring->jrx_data_tag = NULL;
1433	}
1434
1435	if (desc != NULL) {
1436		bus_dmamap_unload(ring->jrx_desc_tag, ring->jrx_desc_map);
1437		bus_dmamem_free(ring->jrx_desc_tag, desc, ring->jrx_desc_map);
1438		ring->jdesc64 = NULL;
1439		ring->jdesc32 = NULL;
1440		ring->jrx_desc_map = NULL;
1441	}
1442
1443	if (ring->jrx_desc_tag != NULL) {
1444		bus_dma_tag_destroy(ring->jrx_desc_tag);
1445		ring->jrx_desc_tag = NULL;
1446	}
1447}
1448
1449
1450static int
1451nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1452{
1453	struct nfe_dmamap_arg ctx;
1454	int i, error;
1455	void *desc;
1456	int descsize;
1457
1458	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1459		desc = ring->desc64;
1460		descsize = sizeof (struct nfe_desc64);
1461	} else {
1462		desc = ring->desc32;
1463		descsize = sizeof (struct nfe_desc32);
1464	}
1465
1466	ring->queued = 0;
1467	ring->cur = ring->next = 0;
1468
1469	error = bus_dma_tag_create(sc->nfe_parent_tag,
1470	    NFE_RING_ALIGN, 0,			/* alignment, boundary */
1471	    BUS_SPACE_MAXADDR,			/* lowaddr */
1472	    BUS_SPACE_MAXADDR,			/* highaddr */
1473	    NULL, NULL,				/* filter, filterarg */
1474	    NFE_TX_RING_COUNT * descsize, 1,	/* maxsize, nsegments */
1475	    NFE_TX_RING_COUNT * descsize,	/* maxsegsize */
1476	    0,					/* flags */
1477	    NULL, NULL,				/* lockfunc, lockarg */
1478	    &ring->tx_desc_tag);
1479	if (error != 0) {
1480		device_printf(sc->nfe_dev, "could not create desc DMA tag\n");
1481		goto fail;
1482	}
1483
1484	error = bus_dmamem_alloc(ring->tx_desc_tag, &desc, BUS_DMA_WAITOK |
1485	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &ring->tx_desc_map);
1486	if (error != 0) {
1487		device_printf(sc->nfe_dev, "could not create desc DMA map\n");
1488		goto fail;
1489	}
1490	if (sc->nfe_flags & NFE_40BIT_ADDR)
1491		ring->desc64 = desc;
1492	else
1493		ring->desc32 = desc;
1494
1495	ctx.nfe_busaddr = 0;
1496	error = bus_dmamap_load(ring->tx_desc_tag, ring->tx_desc_map, desc,
1497	    NFE_TX_RING_COUNT * descsize, nfe_dma_map_segs, &ctx, 0);
1498	if (error != 0) {
1499		device_printf(sc->nfe_dev, "could not load desc DMA map\n");
1500		goto fail;
1501	}
1502	ring->physaddr = ctx.nfe_busaddr;
1503
1504	error = bus_dma_tag_create(sc->nfe_parent_tag,
1505	    1, 0,
1506	    BUS_SPACE_MAXADDR,
1507	    BUS_SPACE_MAXADDR,
1508	    NULL, NULL,
1509	    NFE_TSO_MAXSIZE,
1510	    NFE_MAX_SCATTER,
1511	    NFE_TSO_MAXSGSIZE,
1512	    0,
1513	    NULL, NULL,
1514	    &ring->tx_data_tag);
1515	if (error != 0) {
1516		device_printf(sc->nfe_dev, "could not create Tx DMA tag\n");
1517		goto fail;
1518	}
1519
1520	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1521		error = bus_dmamap_create(ring->tx_data_tag, 0,
1522		    &ring->data[i].tx_data_map);
1523		if (error != 0) {
1524			device_printf(sc->nfe_dev,
1525			    "could not create Tx DMA map\n");
1526			goto fail;
1527		}
1528	}
1529
1530fail:
1531	return (error);
1532}
1533
1534
1535static void
1536nfe_init_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1537{
1538	void *desc;
1539	size_t descsize;
1540
1541	sc->nfe_force_tx = 0;
1542	ring->queued = 0;
1543	ring->cur = ring->next = 0;
1544	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1545		desc = ring->desc64;
1546		descsize = sizeof (struct nfe_desc64);
1547	} else {
1548		desc = ring->desc32;
1549		descsize = sizeof (struct nfe_desc32);
1550	}
1551	bzero(desc, descsize * NFE_TX_RING_COUNT);
1552
1553	bus_dmamap_sync(ring->tx_desc_tag, ring->tx_desc_map,
1554	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1555}
1556
1557
1558static void
1559nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1560{
1561	struct nfe_tx_data *data;
1562	void *desc;
1563	int i, descsize;
1564
1565	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1566		desc = ring->desc64;
1567		descsize = sizeof (struct nfe_desc64);
1568	} else {
1569		desc = ring->desc32;
1570		descsize = sizeof (struct nfe_desc32);
1571	}
1572
1573	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1574		data = &ring->data[i];
1575
1576		if (data->m != NULL) {
1577			bus_dmamap_sync(ring->tx_data_tag, data->tx_data_map,
1578			    BUS_DMASYNC_POSTWRITE);
1579			bus_dmamap_unload(ring->tx_data_tag, data->tx_data_map);
1580			m_freem(data->m);
1581			data->m = NULL;
1582		}
1583		if (data->tx_data_map != NULL) {
1584			bus_dmamap_destroy(ring->tx_data_tag,
1585			    data->tx_data_map);
1586			data->tx_data_map = NULL;
1587		}
1588	}
1589
1590	if (ring->tx_data_tag != NULL) {
1591		bus_dma_tag_destroy(ring->tx_data_tag);
1592		ring->tx_data_tag = NULL;
1593	}
1594
1595	if (desc != NULL) {
1596		bus_dmamap_sync(ring->tx_desc_tag, ring->tx_desc_map,
1597		    BUS_DMASYNC_POSTWRITE);
1598		bus_dmamap_unload(ring->tx_desc_tag, ring->tx_desc_map);
1599		bus_dmamem_free(ring->tx_desc_tag, desc, ring->tx_desc_map);
1600		ring->desc64 = NULL;
1601		ring->desc32 = NULL;
1602		ring->tx_desc_map = NULL;
1603		bus_dma_tag_destroy(ring->tx_desc_tag);
1604		ring->tx_desc_tag = NULL;
1605	}
1606}
1607
1608#ifdef DEVICE_POLLING
1609static poll_handler_t nfe_poll;
1610
1611
1612static int
1613nfe_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1614{
1615	struct nfe_softc *sc = ifp->if_softc;
1616	uint32_t r;
1617	int rx_npkts = 0;
1618
1619	NFE_LOCK(sc);
1620
1621	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
1622		NFE_UNLOCK(sc);
1623		return (rx_npkts);
1624	}
1625
1626	if (sc->nfe_framesize > MCLBYTES - ETHER_HDR_LEN)
1627		rx_npkts = nfe_jrxeof(sc, count, &rx_npkts);
1628	else
1629		rx_npkts = nfe_rxeof(sc, count, &rx_npkts);
1630	nfe_txeof(sc);
1631	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1632		nfe_start_locked(ifp);
1633
1634	if (cmd == POLL_AND_CHECK_STATUS) {
1635		if ((r = NFE_READ(sc, sc->nfe_irq_status)) == 0) {
1636			NFE_UNLOCK(sc);
1637			return (rx_npkts);
1638		}
1639		NFE_WRITE(sc, sc->nfe_irq_status, r);
1640
1641		if (r & NFE_IRQ_LINK) {
1642			NFE_READ(sc, NFE_PHY_STATUS);
1643			NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1644			DPRINTF(sc, "link state changed\n");
1645		}
1646	}
1647	NFE_UNLOCK(sc);
1648	return (rx_npkts);
1649}
1650#endif /* DEVICE_POLLING */
1651
1652static void
1653nfe_set_intr(struct nfe_softc *sc)
1654{
1655
1656	if (sc->nfe_msi != 0)
1657		NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
1658}
1659
1660
1661/* In MSIX, a write to mask reegisters behaves as XOR. */
1662static __inline void
1663nfe_enable_intr(struct nfe_softc *sc)
1664{
1665
1666	if (sc->nfe_msix != 0) {
1667		/* XXX Should have a better way to enable interrupts! */
1668		if (NFE_READ(sc, sc->nfe_irq_mask) == 0)
1669			NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_intrs);
1670	} else
1671		NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_intrs);
1672}
1673
1674
1675static __inline void
1676nfe_disable_intr(struct nfe_softc *sc)
1677{
1678
1679	if (sc->nfe_msix != 0) {
1680		/* XXX Should have a better way to disable interrupts! */
1681		if (NFE_READ(sc, sc->nfe_irq_mask) != 0)
1682			NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_nointrs);
1683	} else
1684		NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_nointrs);
1685}
1686
1687
1688static int
1689nfe_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1690{
1691	struct nfe_softc *sc;
1692	struct ifreq *ifr;
1693	struct mii_data *mii;
1694	int error, init, mask;
1695
1696	sc = ifp->if_softc;
1697	ifr = (struct ifreq *) data;
1698	error = 0;
1699	init = 0;
1700	switch (cmd) {
1701	case SIOCSIFMTU:
1702		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > NFE_JUMBO_MTU)
1703			error = EINVAL;
1704		else if (ifp->if_mtu != ifr->ifr_mtu) {
1705			if ((((sc->nfe_flags & NFE_JUMBO_SUP) == 0) ||
1706			    (sc->nfe_jumbo_disable != 0)) &&
1707			    ifr->ifr_mtu > ETHERMTU)
1708				error = EINVAL;
1709			else {
1710				NFE_LOCK(sc);
1711				ifp->if_mtu = ifr->ifr_mtu;
1712				if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1713					nfe_init_locked(sc);
1714				NFE_UNLOCK(sc);
1715			}
1716		}
1717		break;
1718	case SIOCSIFFLAGS:
1719		NFE_LOCK(sc);
1720		if (ifp->if_flags & IFF_UP) {
1721			/*
1722			 * If only the PROMISC or ALLMULTI flag changes, then
1723			 * don't do a full re-init of the chip, just update
1724			 * the Rx filter.
1725			 */
1726			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) &&
1727			    ((ifp->if_flags ^ sc->nfe_if_flags) &
1728			     (IFF_ALLMULTI | IFF_PROMISC)) != 0)
1729				nfe_setmulti(sc);
1730			else
1731				nfe_init_locked(sc);
1732		} else {
1733			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
1734				nfe_stop(ifp);
1735		}
1736		sc->nfe_if_flags = ifp->if_flags;
1737		NFE_UNLOCK(sc);
1738		error = 0;
1739		break;
1740	case SIOCADDMULTI:
1741	case SIOCDELMULTI:
1742		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1743			NFE_LOCK(sc);
1744			nfe_setmulti(sc);
1745			NFE_UNLOCK(sc);
1746			error = 0;
1747		}
1748		break;
1749	case SIOCSIFMEDIA:
1750	case SIOCGIFMEDIA:
1751		mii = device_get_softc(sc->nfe_miibus);
1752		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
1753		break;
1754	case SIOCSIFCAP:
1755		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1756#ifdef DEVICE_POLLING
1757		if ((mask & IFCAP_POLLING) != 0) {
1758			if ((ifr->ifr_reqcap & IFCAP_POLLING) != 0) {
1759				error = ether_poll_register(nfe_poll, ifp);
1760				if (error)
1761					break;
1762				NFE_LOCK(sc);
1763				nfe_disable_intr(sc);
1764				ifp->if_capenable |= IFCAP_POLLING;
1765				NFE_UNLOCK(sc);
1766			} else {
1767				error = ether_poll_deregister(ifp);
1768				/* Enable interrupt even in error case */
1769				NFE_LOCK(sc);
1770				nfe_enable_intr(sc);
1771				ifp->if_capenable &= ~IFCAP_POLLING;
1772				NFE_UNLOCK(sc);
1773			}
1774		}
1775#endif /* DEVICE_POLLING */
1776		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
1777		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
1778			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
1779		if ((mask & IFCAP_TXCSUM) != 0 &&
1780		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
1781			ifp->if_capenable ^= IFCAP_TXCSUM;
1782			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
1783				ifp->if_hwassist |= NFE_CSUM_FEATURES;
1784			else
1785				ifp->if_hwassist &= ~NFE_CSUM_FEATURES;
1786		}
1787		if ((mask & IFCAP_RXCSUM) != 0 &&
1788		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
1789			ifp->if_capenable ^= IFCAP_RXCSUM;
1790			init++;
1791		}
1792		if ((mask & IFCAP_TSO4) != 0 &&
1793		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
1794			ifp->if_capenable ^= IFCAP_TSO4;
1795			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
1796				ifp->if_hwassist |= CSUM_TSO;
1797			else
1798				ifp->if_hwassist &= ~CSUM_TSO;
1799		}
1800		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
1801		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
1802			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
1803		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
1804		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
1805			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
1806			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
1807				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
1808			init++;
1809		}
1810		/*
1811		 * XXX
1812		 * It seems that VLAN stripping requires Rx checksum offload.
1813		 * Unfortunately FreeBSD has no way to disable only Rx side
1814		 * VLAN stripping. So when we know Rx checksum offload is
1815		 * disabled turn entire hardware VLAN assist off.
1816		 */
1817		if ((ifp->if_capenable & IFCAP_RXCSUM) == 0) {
1818			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
1819				init++;
1820			ifp->if_capenable &= ~(IFCAP_VLAN_HWTAGGING |
1821			    IFCAP_VLAN_HWTSO);
1822		}
1823		if (init > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1824			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1825			nfe_init(sc);
1826		}
1827		VLAN_CAPABILITIES(ifp);
1828		break;
1829	default:
1830		error = ether_ioctl(ifp, cmd, data);
1831		break;
1832	}
1833
1834	return (error);
1835}
1836
1837
1838static int
1839nfe_intr(void *arg)
1840{
1841	struct nfe_softc *sc;
1842	uint32_t status;
1843
1844	sc = (struct nfe_softc *)arg;
1845
1846	status = NFE_READ(sc, sc->nfe_irq_status);
1847	if (status == 0 || status == 0xffffffff)
1848		return (FILTER_STRAY);
1849	nfe_disable_intr(sc);
1850	taskqueue_enqueue_fast(sc->nfe_tq, &sc->nfe_int_task);
1851
1852	return (FILTER_HANDLED);
1853}
1854
1855
1856static void
1857nfe_int_task(void *arg, int pending)
1858{
1859	struct nfe_softc *sc = arg;
1860	struct ifnet *ifp = sc->nfe_ifp;
1861	uint32_t r;
1862	int domore;
1863
1864	NFE_LOCK(sc);
1865
1866	if ((r = NFE_READ(sc, sc->nfe_irq_status)) == 0) {
1867		nfe_enable_intr(sc);
1868		NFE_UNLOCK(sc);
1869		return;	/* not for us */
1870	}
1871	NFE_WRITE(sc, sc->nfe_irq_status, r);
1872
1873	DPRINTFN(sc, 5, "nfe_intr: interrupt register %x\n", r);
1874
1875#ifdef DEVICE_POLLING
1876	if (ifp->if_capenable & IFCAP_POLLING) {
1877		NFE_UNLOCK(sc);
1878		return;
1879	}
1880#endif
1881
1882	if (r & NFE_IRQ_LINK) {
1883		NFE_READ(sc, NFE_PHY_STATUS);
1884		NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1885		DPRINTF(sc, "link state changed\n");
1886	}
1887
1888	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
1889		NFE_UNLOCK(sc);
1890		nfe_enable_intr(sc);
1891		return;
1892	}
1893
1894	domore = 0;
1895	/* check Rx ring */
1896	if (sc->nfe_framesize > MCLBYTES - ETHER_HDR_LEN)
1897		domore = nfe_jrxeof(sc, sc->nfe_process_limit, NULL);
1898	else
1899		domore = nfe_rxeof(sc, sc->nfe_process_limit, NULL);
1900	/* check Tx ring */
1901	nfe_txeof(sc);
1902
1903	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1904		nfe_start_locked(ifp);
1905
1906	NFE_UNLOCK(sc);
1907
1908	if (domore || (NFE_READ(sc, sc->nfe_irq_status) != 0)) {
1909		taskqueue_enqueue_fast(sc->nfe_tq, &sc->nfe_int_task);
1910		return;
1911	}
1912
1913	/* Reenable interrupts. */
1914	nfe_enable_intr(sc);
1915}
1916
1917
1918static __inline void
1919nfe_discard_rxbuf(struct nfe_softc *sc, int idx)
1920{
1921	struct nfe_desc32 *desc32;
1922	struct nfe_desc64 *desc64;
1923	struct nfe_rx_data *data;
1924	struct mbuf *m;
1925
1926	data = &sc->rxq.data[idx];
1927	m = data->m;
1928
1929	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1930		desc64 = &sc->rxq.desc64[idx];
1931		/* VLAN packet may have overwritten it. */
1932		desc64->physaddr[0] = htole32(NFE_ADDR_HI(data->paddr));
1933		desc64->physaddr[1] = htole32(NFE_ADDR_LO(data->paddr));
1934		desc64->length = htole16(m->m_len);
1935		desc64->flags = htole16(NFE_RX_READY);
1936	} else {
1937		desc32 = &sc->rxq.desc32[idx];
1938		desc32->length = htole16(m->m_len);
1939		desc32->flags = htole16(NFE_RX_READY);
1940	}
1941}
1942
1943
1944static __inline void
1945nfe_discard_jrxbuf(struct nfe_softc *sc, int idx)
1946{
1947	struct nfe_desc32 *desc32;
1948	struct nfe_desc64 *desc64;
1949	struct nfe_rx_data *data;
1950	struct mbuf *m;
1951
1952	data = &sc->jrxq.jdata[idx];
1953	m = data->m;
1954
1955	if (sc->nfe_flags & NFE_40BIT_ADDR) {
1956		desc64 = &sc->jrxq.jdesc64[idx];
1957		/* VLAN packet may have overwritten it. */
1958		desc64->physaddr[0] = htole32(NFE_ADDR_HI(data->paddr));
1959		desc64->physaddr[1] = htole32(NFE_ADDR_LO(data->paddr));
1960		desc64->length = htole16(m->m_len);
1961		desc64->flags = htole16(NFE_RX_READY);
1962	} else {
1963		desc32 = &sc->jrxq.jdesc32[idx];
1964		desc32->length = htole16(m->m_len);
1965		desc32->flags = htole16(NFE_RX_READY);
1966	}
1967}
1968
1969
1970static int
1971nfe_newbuf(struct nfe_softc *sc, int idx)
1972{
1973	struct nfe_rx_data *data;
1974	struct nfe_desc32 *desc32;
1975	struct nfe_desc64 *desc64;
1976	struct mbuf *m;
1977	bus_dma_segment_t segs[1];
1978	bus_dmamap_t map;
1979	int nsegs;
1980
1981	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1982	if (m == NULL)
1983		return (ENOBUFS);
1984
1985	m->m_len = m->m_pkthdr.len = MCLBYTES;
1986	m_adj(m, ETHER_ALIGN);
1987
1988	if (bus_dmamap_load_mbuf_sg(sc->rxq.rx_data_tag, sc->rxq.rx_spare_map,
1989	    m, segs, &nsegs, BUS_DMA_NOWAIT) != 0) {
1990		m_freem(m);
1991		return (ENOBUFS);
1992	}
1993	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1994
1995	data = &sc->rxq.data[idx];
1996	if (data->m != NULL) {
1997		bus_dmamap_sync(sc->rxq.rx_data_tag, data->rx_data_map,
1998		    BUS_DMASYNC_POSTREAD);
1999		bus_dmamap_unload(sc->rxq.rx_data_tag, data->rx_data_map);
2000	}
2001	map = data->rx_data_map;
2002	data->rx_data_map = sc->rxq.rx_spare_map;
2003	sc->rxq.rx_spare_map = map;
2004	bus_dmamap_sync(sc->rxq.rx_data_tag, data->rx_data_map,
2005	    BUS_DMASYNC_PREREAD);
2006	data->paddr = segs[0].ds_addr;
2007	data->m = m;
2008	/* update mapping address in h/w descriptor */
2009	if (sc->nfe_flags & NFE_40BIT_ADDR) {
2010		desc64 = &sc->rxq.desc64[idx];
2011		desc64->physaddr[0] = htole32(NFE_ADDR_HI(segs[0].ds_addr));
2012		desc64->physaddr[1] = htole32(NFE_ADDR_LO(segs[0].ds_addr));
2013		desc64->length = htole16(segs[0].ds_len);
2014		desc64->flags = htole16(NFE_RX_READY);
2015	} else {
2016		desc32 = &sc->rxq.desc32[idx];
2017		desc32->physaddr = htole32(NFE_ADDR_LO(segs[0].ds_addr));
2018		desc32->length = htole16(segs[0].ds_len);
2019		desc32->flags = htole16(NFE_RX_READY);
2020	}
2021
2022	return (0);
2023}
2024
2025
2026static int
2027nfe_jnewbuf(struct nfe_softc *sc, int idx)
2028{
2029	struct nfe_rx_data *data;
2030	struct nfe_desc32 *desc32;
2031	struct nfe_desc64 *desc64;
2032	struct mbuf *m;
2033	bus_dma_segment_t segs[1];
2034	bus_dmamap_t map;
2035	int nsegs;
2036
2037	m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
2038	if (m == NULL)
2039		return (ENOBUFS);
2040	if ((m->m_flags & M_EXT) == 0) {
2041		m_freem(m);
2042		return (ENOBUFS);
2043	}
2044	m->m_pkthdr.len = m->m_len = MJUM9BYTES;
2045	m_adj(m, ETHER_ALIGN);
2046
2047	if (bus_dmamap_load_mbuf_sg(sc->jrxq.jrx_data_tag,
2048	    sc->jrxq.jrx_spare_map, m, segs, &nsegs, BUS_DMA_NOWAIT) != 0) {
2049		m_freem(m);
2050		return (ENOBUFS);
2051	}
2052	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
2053
2054	data = &sc->jrxq.jdata[idx];
2055	if (data->m != NULL) {
2056		bus_dmamap_sync(sc->jrxq.jrx_data_tag, data->rx_data_map,
2057		    BUS_DMASYNC_POSTREAD);
2058		bus_dmamap_unload(sc->jrxq.jrx_data_tag, data->rx_data_map);
2059	}
2060	map = data->rx_data_map;
2061	data->rx_data_map = sc->jrxq.jrx_spare_map;
2062	sc->jrxq.jrx_spare_map = map;
2063	bus_dmamap_sync(sc->jrxq.jrx_data_tag, data->rx_data_map,
2064	    BUS_DMASYNC_PREREAD);
2065	data->paddr = segs[0].ds_addr;
2066	data->m = m;
2067	/* update mapping address in h/w descriptor */
2068	if (sc->nfe_flags & NFE_40BIT_ADDR) {
2069		desc64 = &sc->jrxq.jdesc64[idx];
2070		desc64->physaddr[0] = htole32(NFE_ADDR_HI(segs[0].ds_addr));
2071		desc64->physaddr[1] = htole32(NFE_ADDR_LO(segs[0].ds_addr));
2072		desc64->length = htole16(segs[0].ds_len);
2073		desc64->flags = htole16(NFE_RX_READY);
2074	} else {
2075		desc32 = &sc->jrxq.jdesc32[idx];
2076		desc32->physaddr = htole32(NFE_ADDR_LO(segs[0].ds_addr));
2077		desc32->length = htole16(segs[0].ds_len);
2078		desc32->flags = htole16(NFE_RX_READY);
2079	}
2080
2081	return (0);
2082}
2083
2084
2085static int
2086nfe_rxeof(struct nfe_softc *sc, int count, int *rx_npktsp)
2087{
2088	struct ifnet *ifp = sc->nfe_ifp;
2089	struct nfe_desc32 *desc32;
2090	struct nfe_desc64 *desc64;
2091	struct nfe_rx_data *data;
2092	struct mbuf *m;
2093	uint16_t flags;
2094	int len, prog, rx_npkts;
2095	uint32_t vtag = 0;
2096
2097	rx_npkts = 0;
2098	NFE_LOCK_ASSERT(sc);
2099
2100	bus_dmamap_sync(sc->rxq.rx_desc_tag, sc->rxq.rx_desc_map,
2101	    BUS_DMASYNC_POSTREAD);
2102
2103	for (prog = 0;;NFE_INC(sc->rxq.cur, NFE_RX_RING_COUNT), vtag = 0) {
2104		if (count <= 0)
2105			break;
2106		count--;
2107
2108		data = &sc->rxq.data[sc->rxq.cur];
2109
2110		if (sc->nfe_flags & NFE_40BIT_ADDR) {
2111			desc64 = &sc->rxq.desc64[sc->rxq.cur];
2112			vtag = le32toh(desc64->physaddr[1]);
2113			flags = le16toh(desc64->flags);
2114			len = le16toh(desc64->length) & NFE_RX_LEN_MASK;
2115		} else {
2116			desc32 = &sc->rxq.desc32[sc->rxq.cur];
2117			flags = le16toh(desc32->flags);
2118			len = le16toh(desc32->length) & NFE_RX_LEN_MASK;
2119		}
2120
2121		if (flags & NFE_RX_READY)
2122			break;
2123		prog++;
2124		if ((sc->nfe_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
2125			if (!(flags & NFE_RX_VALID_V1)) {
2126				ifp->if_ierrors++;
2127				nfe_discard_rxbuf(sc, sc->rxq.cur);
2128				continue;
2129			}
2130			if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
2131				flags &= ~NFE_RX_ERROR;
2132				len--;	/* fix buffer length */
2133			}
2134		} else {
2135			if (!(flags & NFE_RX_VALID_V2)) {
2136				ifp->if_ierrors++;
2137				nfe_discard_rxbuf(sc, sc->rxq.cur);
2138				continue;
2139			}
2140
2141			if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
2142				flags &= ~NFE_RX_ERROR;
2143				len--;	/* fix buffer length */
2144			}
2145		}
2146
2147		if (flags & NFE_RX_ERROR) {
2148			ifp->if_ierrors++;
2149			nfe_discard_rxbuf(sc, sc->rxq.cur);
2150			continue;
2151		}
2152
2153		m = data->m;
2154		if (nfe_newbuf(sc, sc->rxq.cur) != 0) {
2155			ifp->if_iqdrops++;
2156			nfe_discard_rxbuf(sc, sc->rxq.cur);
2157			continue;
2158		}
2159
2160		if ((vtag & NFE_RX_VTAG) != 0 &&
2161		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
2162			m->m_pkthdr.ether_vtag = vtag & 0xffff;
2163			m->m_flags |= M_VLANTAG;
2164		}
2165
2166		m->m_pkthdr.len = m->m_len = len;
2167		m->m_pkthdr.rcvif = ifp;
2168
2169		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
2170			if ((flags & NFE_RX_IP_CSUMOK) != 0) {
2171				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2172				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2173				if ((flags & NFE_RX_TCP_CSUMOK) != 0 ||
2174				    (flags & NFE_RX_UDP_CSUMOK) != 0) {
2175					m->m_pkthdr.csum_flags |=
2176					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
2177					m->m_pkthdr.csum_data = 0xffff;
2178				}
2179			}
2180		}
2181
2182		ifp->if_ipackets++;
2183
2184		NFE_UNLOCK(sc);
2185		(*ifp->if_input)(ifp, m);
2186		NFE_LOCK(sc);
2187		rx_npkts++;
2188	}
2189
2190	if (prog > 0)
2191		bus_dmamap_sync(sc->rxq.rx_desc_tag, sc->rxq.rx_desc_map,
2192		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2193
2194	if (rx_npktsp != NULL)
2195		*rx_npktsp = rx_npkts;
2196	return (count > 0 ? 0 : EAGAIN);
2197}
2198
2199
2200static int
2201nfe_jrxeof(struct nfe_softc *sc, int count, int *rx_npktsp)
2202{
2203	struct ifnet *ifp = sc->nfe_ifp;
2204	struct nfe_desc32 *desc32;
2205	struct nfe_desc64 *desc64;
2206	struct nfe_rx_data *data;
2207	struct mbuf *m;
2208	uint16_t flags;
2209	int len, prog, rx_npkts;
2210	uint32_t vtag = 0;
2211
2212	rx_npkts = 0;
2213	NFE_LOCK_ASSERT(sc);
2214
2215	bus_dmamap_sync(sc->jrxq.jrx_desc_tag, sc->jrxq.jrx_desc_map,
2216	    BUS_DMASYNC_POSTREAD);
2217
2218	for (prog = 0;;NFE_INC(sc->jrxq.jcur, NFE_JUMBO_RX_RING_COUNT),
2219	    vtag = 0) {
2220		if (count <= 0)
2221			break;
2222		count--;
2223
2224		data = &sc->jrxq.jdata[sc->jrxq.jcur];
2225
2226		if (sc->nfe_flags & NFE_40BIT_ADDR) {
2227			desc64 = &sc->jrxq.jdesc64[sc->jrxq.jcur];
2228			vtag = le32toh(desc64->physaddr[1]);
2229			flags = le16toh(desc64->flags);
2230			len = le16toh(desc64->length) & NFE_RX_LEN_MASK;
2231		} else {
2232			desc32 = &sc->jrxq.jdesc32[sc->jrxq.jcur];
2233			flags = le16toh(desc32->flags);
2234			len = le16toh(desc32->length) & NFE_RX_LEN_MASK;
2235		}
2236
2237		if (flags & NFE_RX_READY)
2238			break;
2239		prog++;
2240		if ((sc->nfe_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
2241			if (!(flags & NFE_RX_VALID_V1)) {
2242				ifp->if_ierrors++;
2243				nfe_discard_jrxbuf(sc, sc->jrxq.jcur);
2244				continue;
2245			}
2246			if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
2247				flags &= ~NFE_RX_ERROR;
2248				len--;	/* fix buffer length */
2249			}
2250		} else {
2251			if (!(flags & NFE_RX_VALID_V2)) {
2252				ifp->if_ierrors++;
2253				nfe_discard_jrxbuf(sc, sc->jrxq.jcur);
2254				continue;
2255			}
2256
2257			if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
2258				flags &= ~NFE_RX_ERROR;
2259				len--;	/* fix buffer length */
2260			}
2261		}
2262
2263		if (flags & NFE_RX_ERROR) {
2264			ifp->if_ierrors++;
2265			nfe_discard_jrxbuf(sc, sc->jrxq.jcur);
2266			continue;
2267		}
2268
2269		m = data->m;
2270		if (nfe_jnewbuf(sc, sc->jrxq.jcur) != 0) {
2271			ifp->if_iqdrops++;
2272			nfe_discard_jrxbuf(sc, sc->jrxq.jcur);
2273			continue;
2274		}
2275
2276		if ((vtag & NFE_RX_VTAG) != 0 &&
2277		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
2278			m->m_pkthdr.ether_vtag = vtag & 0xffff;
2279			m->m_flags |= M_VLANTAG;
2280		}
2281
2282		m->m_pkthdr.len = m->m_len = len;
2283		m->m_pkthdr.rcvif = ifp;
2284
2285		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
2286			if ((flags & NFE_RX_IP_CSUMOK) != 0) {
2287				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2288				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2289				if ((flags & NFE_RX_TCP_CSUMOK) != 0 ||
2290				    (flags & NFE_RX_UDP_CSUMOK) != 0) {
2291					m->m_pkthdr.csum_flags |=
2292					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
2293					m->m_pkthdr.csum_data = 0xffff;
2294				}
2295			}
2296		}
2297
2298		ifp->if_ipackets++;
2299
2300		NFE_UNLOCK(sc);
2301		(*ifp->if_input)(ifp, m);
2302		NFE_LOCK(sc);
2303		rx_npkts++;
2304	}
2305
2306	if (prog > 0)
2307		bus_dmamap_sync(sc->jrxq.jrx_desc_tag, sc->jrxq.jrx_desc_map,
2308		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2309
2310	if (rx_npktsp != NULL)
2311		*rx_npktsp = rx_npkts;
2312	return (count > 0 ? 0 : EAGAIN);
2313}
2314
2315
2316static void
2317nfe_txeof(struct nfe_softc *sc)
2318{
2319	struct ifnet *ifp = sc->nfe_ifp;
2320	struct nfe_desc32 *desc32;
2321	struct nfe_desc64 *desc64;
2322	struct nfe_tx_data *data = NULL;
2323	uint16_t flags;
2324	int cons, prog;
2325
2326	NFE_LOCK_ASSERT(sc);
2327
2328	bus_dmamap_sync(sc->txq.tx_desc_tag, sc->txq.tx_desc_map,
2329	    BUS_DMASYNC_POSTREAD);
2330
2331	prog = 0;
2332	for (cons = sc->txq.next; cons != sc->txq.cur;
2333	    NFE_INC(cons, NFE_TX_RING_COUNT)) {
2334		if (sc->nfe_flags & NFE_40BIT_ADDR) {
2335			desc64 = &sc->txq.desc64[cons];
2336			flags = le16toh(desc64->flags);
2337		} else {
2338			desc32 = &sc->txq.desc32[cons];
2339			flags = le16toh(desc32->flags);
2340		}
2341
2342		if (flags & NFE_TX_VALID)
2343			break;
2344
2345		prog++;
2346		sc->txq.queued--;
2347		data = &sc->txq.data[cons];
2348
2349		if ((sc->nfe_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
2350			if ((flags & NFE_TX_LASTFRAG_V1) == 0)
2351				continue;
2352			if ((flags & NFE_TX_ERROR_V1) != 0) {
2353				device_printf(sc->nfe_dev,
2354				    "tx v1 error 0x%4b\n", flags, NFE_V1_TXERR);
2355
2356				ifp->if_oerrors++;
2357			} else
2358				ifp->if_opackets++;
2359		} else {
2360			if ((flags & NFE_TX_LASTFRAG_V2) == 0)
2361				continue;
2362			if ((flags & NFE_TX_ERROR_V2) != 0) {
2363				device_printf(sc->nfe_dev,
2364				    "tx v2 error 0x%4b\n", flags, NFE_V2_TXERR);
2365				ifp->if_oerrors++;
2366			} else
2367				ifp->if_opackets++;
2368		}
2369
2370		/* last fragment of the mbuf chain transmitted */
2371		KASSERT(data->m != NULL, ("%s: freeing NULL mbuf!", __func__));
2372		bus_dmamap_sync(sc->txq.tx_data_tag, data->tx_data_map,
2373		    BUS_DMASYNC_POSTWRITE);
2374		bus_dmamap_unload(sc->txq.tx_data_tag, data->tx_data_map);
2375		m_freem(data->m);
2376		data->m = NULL;
2377	}
2378
2379	if (prog > 0) {
2380		sc->nfe_force_tx = 0;
2381		sc->txq.next = cons;
2382		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2383		if (sc->txq.queued == 0)
2384			sc->nfe_watchdog_timer = 0;
2385	}
2386}
2387
2388static int
2389nfe_encap(struct nfe_softc *sc, struct mbuf **m_head)
2390{
2391	struct nfe_desc32 *desc32 = NULL;
2392	struct nfe_desc64 *desc64 = NULL;
2393	bus_dmamap_t map;
2394	bus_dma_segment_t segs[NFE_MAX_SCATTER];
2395	int error, i, nsegs, prod, si;
2396	uint32_t tso_segsz;
2397	uint16_t cflags, flags;
2398	struct mbuf *m;
2399
2400	prod = si = sc->txq.cur;
2401	map = sc->txq.data[prod].tx_data_map;
2402
2403	error = bus_dmamap_load_mbuf_sg(sc->txq.tx_data_tag, map, *m_head, segs,
2404	    &nsegs, BUS_DMA_NOWAIT);
2405	if (error == EFBIG) {
2406		m = m_collapse(*m_head, M_DONTWAIT, NFE_MAX_SCATTER);
2407		if (m == NULL) {
2408			m_freem(*m_head);
2409			*m_head = NULL;
2410			return (ENOBUFS);
2411		}
2412		*m_head = m;
2413		error = bus_dmamap_load_mbuf_sg(sc->txq.tx_data_tag, map,
2414		    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2415		if (error != 0) {
2416			m_freem(*m_head);
2417			*m_head = NULL;
2418			return (ENOBUFS);
2419		}
2420	} else if (error != 0)
2421		return (error);
2422	if (nsegs == 0) {
2423		m_freem(*m_head);
2424		*m_head = NULL;
2425		return (EIO);
2426	}
2427
2428	if (sc->txq.queued + nsegs >= NFE_TX_RING_COUNT - 2) {
2429		bus_dmamap_unload(sc->txq.tx_data_tag, map);
2430		return (ENOBUFS);
2431	}
2432
2433	m = *m_head;
2434	cflags = flags = 0;
2435	tso_segsz = 0;
2436	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2437		tso_segsz = (uint32_t)m->m_pkthdr.tso_segsz <<
2438		    NFE_TX_TSO_SHIFT;
2439		cflags &= ~(NFE_TX_IP_CSUM | NFE_TX_TCP_UDP_CSUM);
2440		cflags |= NFE_TX_TSO;
2441	} else if ((m->m_pkthdr.csum_flags & NFE_CSUM_FEATURES) != 0) {
2442		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
2443			cflags |= NFE_TX_IP_CSUM;
2444		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
2445			cflags |= NFE_TX_TCP_UDP_CSUM;
2446		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
2447			cflags |= NFE_TX_TCP_UDP_CSUM;
2448	}
2449
2450	for (i = 0; i < nsegs; i++) {
2451		if (sc->nfe_flags & NFE_40BIT_ADDR) {
2452			desc64 = &sc->txq.desc64[prod];
2453			desc64->physaddr[0] =
2454			    htole32(NFE_ADDR_HI(segs[i].ds_addr));
2455			desc64->physaddr[1] =
2456			    htole32(NFE_ADDR_LO(segs[i].ds_addr));
2457			desc64->vtag = 0;
2458			desc64->length = htole16(segs[i].ds_len - 1);
2459			desc64->flags = htole16(flags);
2460		} else {
2461			desc32 = &sc->txq.desc32[prod];
2462			desc32->physaddr =
2463			    htole32(NFE_ADDR_LO(segs[i].ds_addr));
2464			desc32->length = htole16(segs[i].ds_len - 1);
2465			desc32->flags = htole16(flags);
2466		}
2467
2468		/*
2469		 * Setting of the valid bit in the first descriptor is
2470		 * deferred until the whole chain is fully setup.
2471		 */
2472		flags |= NFE_TX_VALID;
2473
2474		sc->txq.queued++;
2475		NFE_INC(prod, NFE_TX_RING_COUNT);
2476	}
2477
2478	/*
2479	 * the whole mbuf chain has been DMA mapped, fix last/first descriptor.
2480	 * csum flags, vtag and TSO belong to the first fragment only.
2481	 */
2482	if (sc->nfe_flags & NFE_40BIT_ADDR) {
2483		desc64->flags |= htole16(NFE_TX_LASTFRAG_V2);
2484		desc64 = &sc->txq.desc64[si];
2485		if ((m->m_flags & M_VLANTAG) != 0)
2486			desc64->vtag = htole32(NFE_TX_VTAG |
2487			    m->m_pkthdr.ether_vtag);
2488		if (tso_segsz != 0) {
2489			/*
2490			 * XXX
2491			 * The following indicates the descriptor element
2492			 * is a 32bit quantity.
2493			 */
2494			desc64->length |= htole16((uint16_t)tso_segsz);
2495			desc64->flags |= htole16(tso_segsz >> 16);
2496		}
2497		/*
2498		 * finally, set the valid/checksum/TSO bit in the first
2499		 * descriptor.
2500		 */
2501		desc64->flags |= htole16(NFE_TX_VALID | cflags);
2502	} else {
2503		if (sc->nfe_flags & NFE_JUMBO_SUP)
2504			desc32->flags |= htole16(NFE_TX_LASTFRAG_V2);
2505		else
2506			desc32->flags |= htole16(NFE_TX_LASTFRAG_V1);
2507		desc32 = &sc->txq.desc32[si];
2508		if (tso_segsz != 0) {
2509			/*
2510			 * XXX
2511			 * The following indicates the descriptor element
2512			 * is a 32bit quantity.
2513			 */
2514			desc32->length |= htole16((uint16_t)tso_segsz);
2515			desc32->flags |= htole16(tso_segsz >> 16);
2516		}
2517		/*
2518		 * finally, set the valid/checksum/TSO bit in the first
2519		 * descriptor.
2520		 */
2521		desc32->flags |= htole16(NFE_TX_VALID | cflags);
2522	}
2523
2524	sc->txq.cur = prod;
2525	prod = (prod + NFE_TX_RING_COUNT - 1) % NFE_TX_RING_COUNT;
2526	sc->txq.data[si].tx_data_map = sc->txq.data[prod].tx_data_map;
2527	sc->txq.data[prod].tx_data_map = map;
2528	sc->txq.data[prod].m = m;
2529
2530	bus_dmamap_sync(sc->txq.tx_data_tag, map, BUS_DMASYNC_PREWRITE);
2531
2532	return (0);
2533}
2534
2535
2536static void
2537nfe_setmulti(struct nfe_softc *sc)
2538{
2539	struct ifnet *ifp = sc->nfe_ifp;
2540	struct ifmultiaddr *ifma;
2541	int i;
2542	uint32_t filter;
2543	uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
2544	uint8_t etherbroadcastaddr[ETHER_ADDR_LEN] = {
2545		0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2546	};
2547
2548	NFE_LOCK_ASSERT(sc);
2549
2550	if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
2551		bzero(addr, ETHER_ADDR_LEN);
2552		bzero(mask, ETHER_ADDR_LEN);
2553		goto done;
2554	}
2555
2556	bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
2557	bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
2558
2559	if_maddr_rlock(ifp);
2560	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
2561		u_char *addrp;
2562
2563		if (ifma->ifma_addr->sa_family != AF_LINK)
2564			continue;
2565
2566		addrp = LLADDR((struct sockaddr_dl *) ifma->ifma_addr);
2567		for (i = 0; i < ETHER_ADDR_LEN; i++) {
2568			u_int8_t mcaddr = addrp[i];
2569			addr[i] &= mcaddr;
2570			mask[i] &= ~mcaddr;
2571		}
2572	}
2573	if_maddr_runlock(ifp);
2574
2575	for (i = 0; i < ETHER_ADDR_LEN; i++) {
2576		mask[i] |= addr[i];
2577	}
2578
2579done:
2580	addr[0] |= 0x01;	/* make sure multicast bit is set */
2581
2582	NFE_WRITE(sc, NFE_MULTIADDR_HI,
2583	    addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
2584	NFE_WRITE(sc, NFE_MULTIADDR_LO,
2585	    addr[5] <<  8 | addr[4]);
2586	NFE_WRITE(sc, NFE_MULTIMASK_HI,
2587	    mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
2588	NFE_WRITE(sc, NFE_MULTIMASK_LO,
2589	    mask[5] <<  8 | mask[4]);
2590
2591	filter = NFE_READ(sc, NFE_RXFILTER);
2592	filter &= NFE_PFF_RX_PAUSE;
2593	filter |= NFE_RXFILTER_MAGIC;
2594	filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PFF_PROMISC : NFE_PFF_U2M;
2595	NFE_WRITE(sc, NFE_RXFILTER, filter);
2596}
2597
2598
2599static void
2600nfe_start(struct ifnet *ifp)
2601{
2602	struct nfe_softc *sc = ifp->if_softc;
2603
2604	NFE_LOCK(sc);
2605	nfe_start_locked(ifp);
2606	NFE_UNLOCK(sc);
2607}
2608
2609static void
2610nfe_start_locked(struct ifnet *ifp)
2611{
2612	struct nfe_softc *sc = ifp->if_softc;
2613	struct mbuf *m0;
2614	int enq;
2615
2616	NFE_LOCK_ASSERT(sc);
2617
2618	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2619	    IFF_DRV_RUNNING || sc->nfe_link == 0)
2620		return;
2621
2622	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) {
2623		IFQ_DRV_DEQUEUE(&ifp->if_snd, m0);
2624		if (m0 == NULL)
2625			break;
2626
2627		if (nfe_encap(sc, &m0) != 0) {
2628			if (m0 == NULL)
2629				break;
2630			IFQ_DRV_PREPEND(&ifp->if_snd, m0);
2631			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2632			break;
2633		}
2634		enq++;
2635		ETHER_BPF_MTAP(ifp, m0);
2636	}
2637
2638	if (enq > 0) {
2639		bus_dmamap_sync(sc->txq.tx_desc_tag, sc->txq.tx_desc_map,
2640		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2641
2642		/* kick Tx */
2643		NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
2644
2645		/*
2646		 * Set a timeout in case the chip goes out to lunch.
2647		 */
2648		sc->nfe_watchdog_timer = 5;
2649	}
2650}
2651
2652
2653static void
2654nfe_watchdog(struct ifnet *ifp)
2655{
2656	struct nfe_softc *sc = ifp->if_softc;
2657
2658	if (sc->nfe_watchdog_timer == 0 || --sc->nfe_watchdog_timer)
2659		return;
2660
2661	/* Check if we've lost Tx completion interrupt. */
2662	nfe_txeof(sc);
2663	if (sc->txq.queued == 0) {
2664		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
2665		    "-- recovering\n");
2666		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2667			nfe_start_locked(ifp);
2668		return;
2669	}
2670	/* Check if we've lost start Tx command. */
2671	sc->nfe_force_tx++;
2672	if (sc->nfe_force_tx <= 3) {
2673		/*
2674		 * If this is the case for watchdog timeout, the following
2675		 * code should go to nfe_txeof().
2676		 */
2677		NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
2678		return;
2679	}
2680	sc->nfe_force_tx = 0;
2681
2682	if_printf(ifp, "watchdog timeout\n");
2683
2684	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2685	ifp->if_oerrors++;
2686	nfe_init_locked(sc);
2687}
2688
2689
2690static void
2691nfe_init(void *xsc)
2692{
2693	struct nfe_softc *sc = xsc;
2694
2695	NFE_LOCK(sc);
2696	nfe_init_locked(sc);
2697	NFE_UNLOCK(sc);
2698}
2699
2700
2701static void
2702nfe_init_locked(void *xsc)
2703{
2704	struct nfe_softc *sc = xsc;
2705	struct ifnet *ifp = sc->nfe_ifp;
2706	struct mii_data *mii;
2707	uint32_t val;
2708	int error;
2709
2710	NFE_LOCK_ASSERT(sc);
2711
2712	mii = device_get_softc(sc->nfe_miibus);
2713
2714	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
2715		return;
2716
2717	nfe_stop(ifp);
2718
2719	sc->nfe_framesize = ifp->if_mtu + NFE_RX_HEADERS;
2720
2721	nfe_init_tx_ring(sc, &sc->txq);
2722	if (sc->nfe_framesize > (MCLBYTES - ETHER_HDR_LEN))
2723		error = nfe_init_jrx_ring(sc, &sc->jrxq);
2724	else
2725		error = nfe_init_rx_ring(sc, &sc->rxq);
2726	if (error != 0) {
2727		device_printf(sc->nfe_dev,
2728		    "initialization failed: no memory for rx buffers\n");
2729		nfe_stop(ifp);
2730		return;
2731	}
2732
2733	val = 0;
2734	if ((sc->nfe_flags & NFE_CORRECT_MACADDR) != 0)
2735		val |= NFE_MAC_ADDR_INORDER;
2736	NFE_WRITE(sc, NFE_TX_UNK, val);
2737	NFE_WRITE(sc, NFE_STATUS, 0);
2738
2739	if ((sc->nfe_flags & NFE_TX_FLOW_CTRL) != 0)
2740		NFE_WRITE(sc, NFE_TX_PAUSE_FRAME, NFE_TX_PAUSE_FRAME_DISABLE);
2741
2742	sc->rxtxctl = NFE_RXTX_BIT2;
2743	if (sc->nfe_flags & NFE_40BIT_ADDR)
2744		sc->rxtxctl |= NFE_RXTX_V3MAGIC;
2745	else if (sc->nfe_flags & NFE_JUMBO_SUP)
2746		sc->rxtxctl |= NFE_RXTX_V2MAGIC;
2747
2748	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2749		sc->rxtxctl |= NFE_RXTX_RXCSUM;
2750	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
2751		sc->rxtxctl |= NFE_RXTX_VTAG_INSERT | NFE_RXTX_VTAG_STRIP;
2752
2753	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
2754	DELAY(10);
2755	NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
2756
2757	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
2758		NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
2759	else
2760		NFE_WRITE(sc, NFE_VTAG_CTL, 0);
2761
2762	NFE_WRITE(sc, NFE_SETUP_R6, 0);
2763
2764	/* set MAC address */
2765	nfe_set_macaddr(sc, IF_LLADDR(ifp));
2766
2767	/* tell MAC where rings are in memory */
2768	if (sc->nfe_framesize > MCLBYTES - ETHER_HDR_LEN) {
2769		NFE_WRITE(sc, NFE_RX_RING_ADDR_HI,
2770		    NFE_ADDR_HI(sc->jrxq.jphysaddr));
2771		NFE_WRITE(sc, NFE_RX_RING_ADDR_LO,
2772		    NFE_ADDR_LO(sc->jrxq.jphysaddr));
2773	} else {
2774		NFE_WRITE(sc, NFE_RX_RING_ADDR_HI,
2775		    NFE_ADDR_HI(sc->rxq.physaddr));
2776		NFE_WRITE(sc, NFE_RX_RING_ADDR_LO,
2777		    NFE_ADDR_LO(sc->rxq.physaddr));
2778	}
2779	NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, NFE_ADDR_HI(sc->txq.physaddr));
2780	NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, NFE_ADDR_LO(sc->txq.physaddr));
2781
2782	NFE_WRITE(sc, NFE_RING_SIZE,
2783	    (NFE_RX_RING_COUNT - 1) << 16 |
2784	    (NFE_TX_RING_COUNT - 1));
2785
2786	NFE_WRITE(sc, NFE_RXBUFSZ, sc->nfe_framesize);
2787
2788	/* force MAC to wakeup */
2789	val = NFE_READ(sc, NFE_PWR_STATE);
2790	if ((val & NFE_PWR_WAKEUP) == 0)
2791		NFE_WRITE(sc, NFE_PWR_STATE, val | NFE_PWR_WAKEUP);
2792	DELAY(10);
2793	val = NFE_READ(sc, NFE_PWR_STATE);
2794	NFE_WRITE(sc, NFE_PWR_STATE, val | NFE_PWR_VALID);
2795
2796#if 1
2797	/* configure interrupts coalescing/mitigation */
2798	NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT);
2799#else
2800	/* no interrupt mitigation: one interrupt per packet */
2801	NFE_WRITE(sc, NFE_IMTIMER, 970);
2802#endif
2803
2804	NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC_10_100);
2805	NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
2806	NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
2807
2808	/* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
2809	NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
2810
2811	NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
2812	/* Disable WOL. */
2813	NFE_WRITE(sc, NFE_WOL_CTL, 0);
2814
2815	sc->rxtxctl &= ~NFE_RXTX_BIT2;
2816	NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
2817	DELAY(10);
2818	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
2819
2820	/* set Rx filter */
2821	nfe_setmulti(sc);
2822
2823	/* enable Rx */
2824	NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
2825
2826	/* enable Tx */
2827	NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
2828
2829	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
2830
2831	/* Clear hardware stats. */
2832	nfe_stats_clear(sc);
2833
2834#ifdef DEVICE_POLLING
2835	if (ifp->if_capenable & IFCAP_POLLING)
2836		nfe_disable_intr(sc);
2837	else
2838#endif
2839	nfe_set_intr(sc);
2840	nfe_enable_intr(sc); /* enable interrupts */
2841
2842	ifp->if_drv_flags |= IFF_DRV_RUNNING;
2843	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2844
2845	sc->nfe_link = 0;
2846	mii_mediachg(mii);
2847
2848	callout_reset(&sc->nfe_stat_ch, hz, nfe_tick, sc);
2849}
2850
2851
2852static void
2853nfe_stop(struct ifnet *ifp)
2854{
2855	struct nfe_softc *sc = ifp->if_softc;
2856	struct nfe_rx_ring *rx_ring;
2857	struct nfe_jrx_ring *jrx_ring;
2858	struct nfe_tx_ring *tx_ring;
2859	struct nfe_rx_data *rdata;
2860	struct nfe_tx_data *tdata;
2861	int i;
2862
2863	NFE_LOCK_ASSERT(sc);
2864
2865	sc->nfe_watchdog_timer = 0;
2866	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2867
2868	callout_stop(&sc->nfe_stat_ch);
2869
2870	/* abort Tx */
2871	NFE_WRITE(sc, NFE_TX_CTL, 0);
2872
2873	/* disable Rx */
2874	NFE_WRITE(sc, NFE_RX_CTL, 0);
2875
2876	/* disable interrupts */
2877	nfe_disable_intr(sc);
2878
2879	sc->nfe_link = 0;
2880
2881	/* free Rx and Tx mbufs still in the queues. */
2882	rx_ring = &sc->rxq;
2883	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
2884		rdata = &rx_ring->data[i];
2885		if (rdata->m != NULL) {
2886			bus_dmamap_sync(rx_ring->rx_data_tag,
2887			    rdata->rx_data_map, BUS_DMASYNC_POSTREAD);
2888			bus_dmamap_unload(rx_ring->rx_data_tag,
2889			    rdata->rx_data_map);
2890			m_freem(rdata->m);
2891			rdata->m = NULL;
2892		}
2893	}
2894
2895	if ((sc->nfe_flags & NFE_JUMBO_SUP) != 0) {
2896		jrx_ring = &sc->jrxq;
2897		for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) {
2898			rdata = &jrx_ring->jdata[i];
2899			if (rdata->m != NULL) {
2900				bus_dmamap_sync(jrx_ring->jrx_data_tag,
2901				    rdata->rx_data_map, BUS_DMASYNC_POSTREAD);
2902				bus_dmamap_unload(jrx_ring->jrx_data_tag,
2903				    rdata->rx_data_map);
2904				m_freem(rdata->m);
2905				rdata->m = NULL;
2906			}
2907		}
2908	}
2909
2910	tx_ring = &sc->txq;
2911	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
2912		tdata = &tx_ring->data[i];
2913		if (tdata->m != NULL) {
2914			bus_dmamap_sync(tx_ring->tx_data_tag,
2915			    tdata->tx_data_map, BUS_DMASYNC_POSTWRITE);
2916			bus_dmamap_unload(tx_ring->tx_data_tag,
2917			    tdata->tx_data_map);
2918			m_freem(tdata->m);
2919			tdata->m = NULL;
2920		}
2921	}
2922	/* Update hardware stats. */
2923	nfe_stats_update(sc);
2924}
2925
2926
2927static int
2928nfe_ifmedia_upd(struct ifnet *ifp)
2929{
2930	struct nfe_softc *sc = ifp->if_softc;
2931	struct mii_data *mii;
2932
2933	NFE_LOCK(sc);
2934	mii = device_get_softc(sc->nfe_miibus);
2935	mii_mediachg(mii);
2936	NFE_UNLOCK(sc);
2937
2938	return (0);
2939}
2940
2941
2942static void
2943nfe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2944{
2945	struct nfe_softc *sc;
2946	struct mii_data *mii;
2947
2948	sc = ifp->if_softc;
2949
2950	NFE_LOCK(sc);
2951	mii = device_get_softc(sc->nfe_miibus);
2952	mii_pollstat(mii);
2953	NFE_UNLOCK(sc);
2954
2955	ifmr->ifm_active = mii->mii_media_active;
2956	ifmr->ifm_status = mii->mii_media_status;
2957}
2958
2959
2960void
2961nfe_tick(void *xsc)
2962{
2963	struct nfe_softc *sc;
2964	struct mii_data *mii;
2965	struct ifnet *ifp;
2966
2967	sc = (struct nfe_softc *)xsc;
2968
2969	NFE_LOCK_ASSERT(sc);
2970
2971	ifp = sc->nfe_ifp;
2972
2973	mii = device_get_softc(sc->nfe_miibus);
2974	mii_tick(mii);
2975	nfe_stats_update(sc);
2976	nfe_watchdog(ifp);
2977	callout_reset(&sc->nfe_stat_ch, hz, nfe_tick, sc);
2978}
2979
2980
2981static int
2982nfe_shutdown(device_t dev)
2983{
2984
2985	return (nfe_suspend(dev));
2986}
2987
2988
2989static void
2990nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
2991{
2992	uint32_t val;
2993
2994	if ((sc->nfe_flags & NFE_CORRECT_MACADDR) == 0) {
2995		val = NFE_READ(sc, NFE_MACADDR_LO);
2996		addr[0] = (val >> 8) & 0xff;
2997		addr[1] = (val & 0xff);
2998
2999		val = NFE_READ(sc, NFE_MACADDR_HI);
3000		addr[2] = (val >> 24) & 0xff;
3001		addr[3] = (val >> 16) & 0xff;
3002		addr[4] = (val >>  8) & 0xff;
3003		addr[5] = (val & 0xff);
3004	} else {
3005		val = NFE_READ(sc, NFE_MACADDR_LO);
3006		addr[5] = (val >> 8) & 0xff;
3007		addr[4] = (val & 0xff);
3008
3009		val = NFE_READ(sc, NFE_MACADDR_HI);
3010		addr[3] = (val >> 24) & 0xff;
3011		addr[2] = (val >> 16) & 0xff;
3012		addr[1] = (val >>  8) & 0xff;
3013		addr[0] = (val & 0xff);
3014	}
3015}
3016
3017
3018static void
3019nfe_set_macaddr(struct nfe_softc *sc, uint8_t *addr)
3020{
3021
3022	NFE_WRITE(sc, NFE_MACADDR_LO, addr[5] <<  8 | addr[4]);
3023	NFE_WRITE(sc, NFE_MACADDR_HI, addr[3] << 24 | addr[2] << 16 |
3024	    addr[1] << 8 | addr[0]);
3025}
3026
3027
3028/*
3029 * Map a single buffer address.
3030 */
3031
3032static void
3033nfe_dma_map_segs(void *arg, bus_dma_segment_t *segs, int nseg, int error)
3034{
3035	struct nfe_dmamap_arg *ctx;
3036
3037	if (error != 0)
3038		return;
3039
3040	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
3041
3042	ctx = (struct nfe_dmamap_arg *)arg;
3043	ctx->nfe_busaddr = segs[0].ds_addr;
3044}
3045
3046
3047static int
3048sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3049{
3050	int error, value;
3051
3052	if (!arg1)
3053		return (EINVAL);
3054	value = *(int *)arg1;
3055	error = sysctl_handle_int(oidp, &value, 0, req);
3056	if (error || !req->newptr)
3057		return (error);
3058	if (value < low || value > high)
3059		return (EINVAL);
3060	*(int *)arg1 = value;
3061
3062	return (0);
3063}
3064
3065
3066static int
3067sysctl_hw_nfe_proc_limit(SYSCTL_HANDLER_ARGS)
3068{
3069
3070	return (sysctl_int_range(oidp, arg1, arg2, req, NFE_PROC_MIN,
3071	    NFE_PROC_MAX));
3072}
3073
3074
3075#define	NFE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
3076	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
3077#define	NFE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
3078	    SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
3079
3080static void
3081nfe_sysctl_node(struct nfe_softc *sc)
3082{
3083	struct sysctl_ctx_list *ctx;
3084	struct sysctl_oid_list *child, *parent;
3085	struct sysctl_oid *tree;
3086	struct nfe_hw_stats *stats;
3087	int error;
3088
3089	stats = &sc->nfe_stats;
3090	ctx = device_get_sysctl_ctx(sc->nfe_dev);
3091	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->nfe_dev));
3092	SYSCTL_ADD_PROC(ctx, child,
3093	    OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW,
3094	    &sc->nfe_process_limit, 0, sysctl_hw_nfe_proc_limit, "I",
3095	    "max number of Rx events to process");
3096
3097	sc->nfe_process_limit = NFE_PROC_DEFAULT;
3098	error = resource_int_value(device_get_name(sc->nfe_dev),
3099	    device_get_unit(sc->nfe_dev), "process_limit",
3100	    &sc->nfe_process_limit);
3101	if (error == 0) {
3102		if (sc->nfe_process_limit < NFE_PROC_MIN ||
3103		    sc->nfe_process_limit > NFE_PROC_MAX) {
3104			device_printf(sc->nfe_dev,
3105			    "process_limit value out of range; "
3106			    "using default: %d\n", NFE_PROC_DEFAULT);
3107			sc->nfe_process_limit = NFE_PROC_DEFAULT;
3108		}
3109	}
3110
3111	if ((sc->nfe_flags & (NFE_MIB_V1 | NFE_MIB_V2 | NFE_MIB_V3)) == 0)
3112		return;
3113
3114	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
3115	    NULL, "NFE statistics");
3116	parent = SYSCTL_CHILDREN(tree);
3117
3118	/* Rx statistics. */
3119	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
3120	    NULL, "Rx MAC statistics");
3121	child = SYSCTL_CHILDREN(tree);
3122
3123	NFE_SYSCTL_STAT_ADD32(ctx, child, "frame_errors",
3124	    &stats->rx_frame_errors, "Framing Errors");
3125	NFE_SYSCTL_STAT_ADD32(ctx, child, "extra_bytes",
3126	    &stats->rx_extra_bytes, "Extra Bytes");
3127	NFE_SYSCTL_STAT_ADD32(ctx, child, "late_cols",
3128	    &stats->rx_late_cols, "Late Collisions");
3129	NFE_SYSCTL_STAT_ADD32(ctx, child, "runts",
3130	    &stats->rx_runts, "Runts");
3131	NFE_SYSCTL_STAT_ADD32(ctx, child, "jumbos",
3132	    &stats->rx_jumbos, "Jumbos");
3133	NFE_SYSCTL_STAT_ADD32(ctx, child, "fifo_overuns",
3134	    &stats->rx_fifo_overuns, "FIFO Overruns");
3135	NFE_SYSCTL_STAT_ADD32(ctx, child, "crc_errors",
3136	    &stats->rx_crc_errors, "CRC Errors");
3137	NFE_SYSCTL_STAT_ADD32(ctx, child, "fae",
3138	    &stats->rx_fae, "Frame Alignment Errors");
3139	NFE_SYSCTL_STAT_ADD32(ctx, child, "len_errors",
3140	    &stats->rx_len_errors, "Length Errors");
3141	NFE_SYSCTL_STAT_ADD32(ctx, child, "unicast",
3142	    &stats->rx_unicast, "Unicast Frames");
3143	NFE_SYSCTL_STAT_ADD32(ctx, child, "multicast",
3144	    &stats->rx_multicast, "Multicast Frames");
3145	NFE_SYSCTL_STAT_ADD32(ctx, child, "broadcast",
3146	    &stats->rx_broadcast, "Broadcast Frames");
3147	if ((sc->nfe_flags & NFE_MIB_V2) != 0) {
3148		NFE_SYSCTL_STAT_ADD64(ctx, child, "octets",
3149		    &stats->rx_octets, "Octets");
3150		NFE_SYSCTL_STAT_ADD32(ctx, child, "pause",
3151		    &stats->rx_pause, "Pause frames");
3152		NFE_SYSCTL_STAT_ADD32(ctx, child, "drops",
3153		    &stats->rx_drops, "Drop frames");
3154	}
3155
3156	/* Tx statistics. */
3157	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
3158	    NULL, "Tx MAC statistics");
3159	child = SYSCTL_CHILDREN(tree);
3160	NFE_SYSCTL_STAT_ADD64(ctx, child, "octets",
3161	    &stats->tx_octets, "Octets");
3162	NFE_SYSCTL_STAT_ADD32(ctx, child, "zero_rexmits",
3163	    &stats->tx_zero_rexmits, "Zero Retransmits");
3164	NFE_SYSCTL_STAT_ADD32(ctx, child, "one_rexmits",
3165	    &stats->tx_one_rexmits, "One Retransmits");
3166	NFE_SYSCTL_STAT_ADD32(ctx, child, "multi_rexmits",
3167	    &stats->tx_multi_rexmits, "Multiple Retransmits");
3168	NFE_SYSCTL_STAT_ADD32(ctx, child, "late_cols",
3169	    &stats->tx_late_cols, "Late Collisions");
3170	NFE_SYSCTL_STAT_ADD32(ctx, child, "fifo_underuns",
3171	    &stats->tx_fifo_underuns, "FIFO Underruns");
3172	NFE_SYSCTL_STAT_ADD32(ctx, child, "carrier_losts",
3173	    &stats->tx_carrier_losts, "Carrier Losts");
3174	NFE_SYSCTL_STAT_ADD32(ctx, child, "excess_deferrals",
3175	    &stats->tx_excess_deferals, "Excess Deferrals");
3176	NFE_SYSCTL_STAT_ADD32(ctx, child, "retry_errors",
3177	    &stats->tx_retry_errors, "Retry Errors");
3178	if ((sc->nfe_flags & NFE_MIB_V2) != 0) {
3179		NFE_SYSCTL_STAT_ADD32(ctx, child, "deferrals",
3180		    &stats->tx_deferals, "Deferrals");
3181		NFE_SYSCTL_STAT_ADD32(ctx, child, "frames",
3182		    &stats->tx_frames, "Frames");
3183		NFE_SYSCTL_STAT_ADD32(ctx, child, "pause",
3184		    &stats->tx_pause, "Pause Frames");
3185	}
3186	if ((sc->nfe_flags & NFE_MIB_V3) != 0) {
3187		NFE_SYSCTL_STAT_ADD32(ctx, child, "unicast",
3188		    &stats->tx_deferals, "Unicast Frames");
3189		NFE_SYSCTL_STAT_ADD32(ctx, child, "multicast",
3190		    &stats->tx_frames, "Multicast Frames");
3191		NFE_SYSCTL_STAT_ADD32(ctx, child, "broadcast",
3192		    &stats->tx_pause, "Broadcast Frames");
3193	}
3194}
3195
3196#undef NFE_SYSCTL_STAT_ADD32
3197#undef NFE_SYSCTL_STAT_ADD64
3198
3199static void
3200nfe_stats_clear(struct nfe_softc *sc)
3201{
3202	int i, mib_cnt;
3203
3204	if ((sc->nfe_flags & NFE_MIB_V1) != 0)
3205		mib_cnt = NFE_NUM_MIB_STATV1;
3206	else if ((sc->nfe_flags & (NFE_MIB_V2 | NFE_MIB_V3)) != 0)
3207		mib_cnt = NFE_NUM_MIB_STATV2;
3208	else
3209		return;
3210
3211	for (i = 0; i < mib_cnt; i += sizeof(uint32_t))
3212		NFE_READ(sc, NFE_TX_OCTET + i);
3213
3214	if ((sc->nfe_flags & NFE_MIB_V3) != 0) {
3215		NFE_READ(sc, NFE_TX_UNICAST);
3216		NFE_READ(sc, NFE_TX_MULTICAST);
3217		NFE_READ(sc, NFE_TX_BROADCAST);
3218	}
3219}
3220
3221static void
3222nfe_stats_update(struct nfe_softc *sc)
3223{
3224	struct nfe_hw_stats *stats;
3225
3226	NFE_LOCK_ASSERT(sc);
3227
3228	if ((sc->nfe_flags & (NFE_MIB_V1 | NFE_MIB_V2 | NFE_MIB_V3)) == 0)
3229		return;
3230
3231	stats = &sc->nfe_stats;
3232	stats->tx_octets += NFE_READ(sc, NFE_TX_OCTET);
3233	stats->tx_zero_rexmits += NFE_READ(sc, NFE_TX_ZERO_REXMIT);
3234	stats->tx_one_rexmits += NFE_READ(sc, NFE_TX_ONE_REXMIT);
3235	stats->tx_multi_rexmits += NFE_READ(sc, NFE_TX_MULTI_REXMIT);
3236	stats->tx_late_cols += NFE_READ(sc, NFE_TX_LATE_COL);
3237	stats->tx_fifo_underuns += NFE_READ(sc, NFE_TX_FIFO_UNDERUN);
3238	stats->tx_carrier_losts += NFE_READ(sc, NFE_TX_CARRIER_LOST);
3239	stats->tx_excess_deferals += NFE_READ(sc, NFE_TX_EXCESS_DEFERRAL);
3240	stats->tx_retry_errors += NFE_READ(sc, NFE_TX_RETRY_ERROR);
3241	stats->rx_frame_errors += NFE_READ(sc, NFE_RX_FRAME_ERROR);
3242	stats->rx_extra_bytes += NFE_READ(sc, NFE_RX_EXTRA_BYTES);
3243	stats->rx_late_cols += NFE_READ(sc, NFE_RX_LATE_COL);
3244	stats->rx_runts += NFE_READ(sc, NFE_RX_RUNT);
3245	stats->rx_jumbos += NFE_READ(sc, NFE_RX_JUMBO);
3246	stats->rx_fifo_overuns += NFE_READ(sc, NFE_RX_FIFO_OVERUN);
3247	stats->rx_crc_errors += NFE_READ(sc, NFE_RX_CRC_ERROR);
3248	stats->rx_fae += NFE_READ(sc, NFE_RX_FAE);
3249	stats->rx_len_errors += NFE_READ(sc, NFE_RX_LEN_ERROR);
3250	stats->rx_unicast += NFE_READ(sc, NFE_RX_UNICAST);
3251	stats->rx_multicast += NFE_READ(sc, NFE_RX_MULTICAST);
3252	stats->rx_broadcast += NFE_READ(sc, NFE_RX_BROADCAST);
3253
3254	if ((sc->nfe_flags & NFE_MIB_V2) != 0) {
3255		stats->tx_deferals += NFE_READ(sc, NFE_TX_DEFERAL);
3256		stats->tx_frames += NFE_READ(sc, NFE_TX_FRAME);
3257		stats->rx_octets += NFE_READ(sc, NFE_RX_OCTET);
3258		stats->tx_pause += NFE_READ(sc, NFE_TX_PAUSE);
3259		stats->rx_pause += NFE_READ(sc, NFE_RX_PAUSE);
3260		stats->rx_drops += NFE_READ(sc, NFE_RX_DROP);
3261	}
3262
3263	if ((sc->nfe_flags & NFE_MIB_V3) != 0) {
3264		stats->tx_unicast += NFE_READ(sc, NFE_TX_UNICAST);
3265		stats->tx_multicast += NFE_READ(sc, NFE_TX_MULTICAST);
3266		stats->rx_broadcast += NFE_READ(sc, NFE_TX_BROADCAST);
3267	}
3268}
3269
3270
3271static void
3272nfe_set_linkspeed(struct nfe_softc *sc)
3273{
3274	struct mii_softc *miisc;
3275	struct mii_data *mii;
3276	int aneg, i, phyno;
3277
3278	NFE_LOCK_ASSERT(sc);
3279
3280	mii = device_get_softc(sc->nfe_miibus);
3281	mii_pollstat(mii);
3282	aneg = 0;
3283	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
3284	    (IFM_ACTIVE | IFM_AVALID)) {
3285		switch IFM_SUBTYPE(mii->mii_media_active) {
3286		case IFM_10_T:
3287		case IFM_100_TX:
3288			return;
3289		case IFM_1000_T:
3290			aneg++;
3291			break;
3292		default:
3293			break;
3294		}
3295	}
3296	phyno = 0;
3297	if (mii->mii_instance) {
3298		miisc = LIST_FIRST(&mii->mii_phys);
3299		phyno = miisc->mii_phy;
3300		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3301			mii_phy_reset(miisc);
3302	} else
3303		return;
3304	nfe_miibus_writereg(sc->nfe_dev, phyno, MII_100T2CR, 0);
3305	nfe_miibus_writereg(sc->nfe_dev, phyno,
3306	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
3307	nfe_miibus_writereg(sc->nfe_dev, phyno,
3308	    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
3309	DELAY(1000);
3310	if (aneg != 0) {
3311		/*
3312		 * Poll link state until nfe(4) get a 10/100Mbps link.
3313		 */
3314		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
3315			mii_pollstat(mii);
3316			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
3317			    == (IFM_ACTIVE | IFM_AVALID)) {
3318				switch (IFM_SUBTYPE(mii->mii_media_active)) {
3319				case IFM_10_T:
3320				case IFM_100_TX:
3321					nfe_mac_config(sc, mii);
3322					return;
3323				default:
3324					break;
3325				}
3326			}
3327			NFE_UNLOCK(sc);
3328			pause("nfelnk", hz);
3329			NFE_LOCK(sc);
3330		}
3331		if (i == MII_ANEGTICKS_GIGE)
3332			device_printf(sc->nfe_dev,
3333			    "establishing a link failed, WOL may not work!");
3334	}
3335	/*
3336	 * No link, force MAC to have 100Mbps, full-duplex link.
3337	 * This is the last resort and may/may not work.
3338	 */
3339	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
3340	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
3341	nfe_mac_config(sc, mii);
3342}
3343
3344
3345static void
3346nfe_set_wol(struct nfe_softc *sc)
3347{
3348	struct ifnet *ifp;
3349	uint32_t wolctl;
3350	int pmc;
3351	uint16_t pmstat;
3352
3353	NFE_LOCK_ASSERT(sc);
3354
3355	if (pci_find_extcap(sc->nfe_dev, PCIY_PMG, &pmc) != 0)
3356		return;
3357	ifp = sc->nfe_ifp;
3358	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
3359		wolctl = NFE_WOL_MAGIC;
3360	else
3361		wolctl = 0;
3362	NFE_WRITE(sc, NFE_WOL_CTL, wolctl);
3363	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) {
3364		nfe_set_linkspeed(sc);
3365		if ((sc->nfe_flags & NFE_PWR_MGMT) != 0)
3366			NFE_WRITE(sc, NFE_PWR2_CTL,
3367			    NFE_READ(sc, NFE_PWR2_CTL) & ~NFE_PWR2_GATE_CLOCKS);
3368		/* Enable RX. */
3369		NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, 0);
3370		NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, 0);
3371		NFE_WRITE(sc, NFE_RX_CTL, NFE_READ(sc, NFE_RX_CTL) |
3372		    NFE_RX_START);
3373	}
3374	/* Request PME if WOL is requested. */
3375	pmstat = pci_read_config(sc->nfe_dev, pmc + PCIR_POWER_STATUS, 2);
3376	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
3377	if ((ifp->if_capenable & IFCAP_WOL) != 0)
3378		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
3379	pci_write_config(sc->nfe_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
3380}
3381