if_iwmreg.h revision 330207
1/*	$OpenBSD: if_iwmreg.h,v 1.4 2015/06/15 08:06:11 stsp Exp $	*/
2/*	$FreeBSD: stable/11/sys/dev/iwm/if_iwmreg.h 330207 2018-03-01 06:39:14Z eadler $ */
3
4/******************************************************************************
5 *
6 * This file is provided under a dual BSD/GPLv2 license.  When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
11 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of version 2 of the GNU General Public License as
15 * published by the Free Software Foundation.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
20 * General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
25 * USA
26 *
27 * The full GNU General Public License is included in this distribution
28 * in the file called COPYING.
29 *
30 * Contact Information:
31 *  Intel Linux Wireless <ilw@linux.intel.com>
32 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
33 *
34 * BSD LICENSE
35 *
36 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
37 * All rights reserved.
38 *
39 * Redistribution and use in source and binary forms, with or without
40 * modification, are permitted provided that the following conditions
41 * are met:
42 *
43 *  * Redistributions of source code must retain the above copyright
44 *    notice, this list of conditions and the following disclaimer.
45 *  * Redistributions in binary form must reproduce the above copyright
46 *    notice, this list of conditions and the following disclaimer in
47 *    the documentation and/or other materials provided with the
48 *    distribution.
49 *  * Neither the name Intel Corporation nor the names of its
50 *    contributors may be used to endorse or promote products derived
51 *    from this software without specific prior written permission.
52 *
53 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
54 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
55 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
56 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
57 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
58 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
59 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
63 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 *
65 *****************************************************************************/
66#ifndef	__IF_IWM_REG_H__
67#define	__IF_IWM_REG_H__
68
69#define	le16_to_cpup(_a_)	(le16toh(*(const uint16_t *)(_a_)))
70#define	le32_to_cpup(_a_)	(le32toh(*(const uint32_t *)(_a_)))
71
72/*
73 * BEGIN iwl-csr.h
74 */
75
76/*
77 * CSR (control and status registers)
78 *
79 * CSR registers are mapped directly into PCI bus space, and are accessible
80 * whenever platform supplies power to device, even when device is in
81 * low power states due to driver-invoked device resets
82 * (e.g. IWM_CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
83 *
84 * Use iwl_write32() and iwl_read32() family to access these registers;
85 * these provide simple PCI bus access, without waking up the MAC.
86 * Do not use iwl_write_direct32() family for these registers;
87 * no need to "grab nic access" via IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
88 * The MAC (uCode processor, etc.) does not need to be powered up for accessing
89 * the CSR registers.
90 *
91 * NOTE:  Device does need to be awake in order to read this memory
92 *        via IWM_CSR_EEPROM and IWM_CSR_OTP registers
93 */
94#define IWM_CSR_HW_IF_CONFIG_REG    (0x000) /* hardware interface config */
95#define IWM_CSR_INT_COALESCING      (0x004) /* accum ints, 32-usec units */
96#define IWM_CSR_INT                 (0x008) /* host interrupt status/ack */
97#define IWM_CSR_INT_MASK            (0x00c) /* host interrupt enable */
98#define IWM_CSR_FH_INT_STATUS       (0x010) /* busmaster int status/ack*/
99#define IWM_CSR_GPIO_IN             (0x018) /* read external chip pins */
100#define IWM_CSR_RESET               (0x020) /* busmaster enable, NMI, etc*/
101#define IWM_CSR_GP_CNTRL            (0x024)
102
103/* 2nd byte of IWM_CSR_INT_COALESCING, not accessible via iwl_write32()! */
104#define IWM_CSR_INT_PERIODIC_REG	(0x005)
105
106/*
107 * Hardware revision info
108 * Bit fields:
109 * 31-16:  Reserved
110 *  15-4:  Type of device:  see IWM_CSR_HW_REV_TYPE_xxx definitions
111 *  3-2:  Revision step:  0 = A, 1 = B, 2 = C, 3 = D
112 *  1-0:  "Dash" (-) value, as in A-1, etc.
113 */
114#define IWM_CSR_HW_REV              (0x028)
115
116/*
117 * EEPROM and OTP (one-time-programmable) memory reads
118 *
119 * NOTE:  Device must be awake, initialized via apm_ops.init(),
120 *        in order to read.
121 */
122#define IWM_CSR_EEPROM_REG          (0x02c)
123#define IWM_CSR_EEPROM_GP           (0x030)
124#define IWM_CSR_OTP_GP_REG          (0x034)
125
126#define IWM_CSR_GIO_REG		(0x03C)
127#define IWM_CSR_GP_UCODE_REG	(0x048)
128#define IWM_CSR_GP_DRIVER_REG	(0x050)
129
130/*
131 * UCODE-DRIVER GP (general purpose) mailbox registers.
132 * SET/CLR registers set/clear bit(s) if "1" is written.
133 */
134#define IWM_CSR_UCODE_DRV_GP1       (0x054)
135#define IWM_CSR_UCODE_DRV_GP1_SET   (0x058)
136#define IWM_CSR_UCODE_DRV_GP1_CLR   (0x05c)
137#define IWM_CSR_UCODE_DRV_GP2       (0x060)
138
139#define IWM_CSR_MBOX_SET_REG		(0x088)
140#define IWM_CSR_MBOX_SET_REG_OS_ALIVE	0x20
141
142#define IWM_CSR_LED_REG			(0x094)
143#define IWM_CSR_DRAM_INT_TBL_REG	(0x0A0)
144#define IWM_CSR_MAC_SHADOW_REG_CTRL	(0x0A8) /* 6000 and up */
145
146
147/* GIO Chicken Bits (PCI Express bus link power management) */
148#define IWM_CSR_GIO_CHICKEN_BITS    (0x100)
149
150/* Analog phase-lock-loop configuration  */
151#define IWM_CSR_ANA_PLL_CFG         (0x20c)
152
153/*
154 * CSR Hardware Revision Workaround Register.  Indicates hardware rev;
155 * "step" determines CCK backoff for txpower calculation.  Used for 4965 only.
156 * See also IWM_CSR_HW_REV register.
157 * Bit fields:
158 *  3-2:  0 = A, 1 = B, 2 = C, 3 = D step
159 *  1-0:  "Dash" (-) value, as in C-1, etc.
160 */
161#define IWM_CSR_HW_REV_WA_REG		(0x22C)
162
163#define IWM_CSR_DBG_HPET_MEM_REG	(0x240)
164#define IWM_CSR_DBG_LINK_PWR_MGMT_REG	(0x250)
165
166/* Bits for IWM_CSR_HW_IF_CONFIG_REG */
167#define IWM_CSR_HW_IF_CONFIG_REG_MSK_MAC_DASH	(0x00000003)
168#define IWM_CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP	(0x0000000C)
169#define IWM_CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER	(0x000000C0)
170#define IWM_CSR_HW_IF_CONFIG_REG_BIT_MAC_SI	(0x00000100)
171#define IWM_CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI	(0x00000200)
172#define IWM_CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE	(0x00000C00)
173#define IWM_CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH	(0x00003000)
174#define IWM_CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP	(0x0000C000)
175
176#define IWM_CSR_HW_IF_CONFIG_REG_POS_MAC_DASH	(0)
177#define IWM_CSR_HW_IF_CONFIG_REG_POS_MAC_STEP	(2)
178#define IWM_CSR_HW_IF_CONFIG_REG_POS_BOARD_VER	(6)
179#define IWM_CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE	(10)
180#define IWM_CSR_HW_IF_CONFIG_REG_POS_PHY_DASH	(12)
181#define IWM_CSR_HW_IF_CONFIG_REG_POS_PHY_STEP	(14)
182
183#define IWM_CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A	(0x00080000)
184#define IWM_CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM	(0x00200000)
185#define IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY	(0x00400000) /* PCI_OWN_SEM */
186#define IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
187#define IWM_CSR_HW_IF_CONFIG_REG_PREPARE	(0x08000000) /* WAKE_ME */
188#define IWM_CSR_HW_IF_CONFIG_REG_ENABLE_PME	(0x10000000)
189#define IWM_CSR_HW_IF_CONFIG_REG_PERSIST_MODE	(0x40000000) /* PERSISTENCE */
190
191#define IWM_CSR_INT_PERIODIC_DIS		(0x00) /* disable periodic int*/
192#define IWM_CSR_INT_PERIODIC_ENA		(0xFF) /* 255*32 usec ~ 8 msec*/
193
194/* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
195 * acknowledged (reset) by host writing "1" to flagged bits. */
196#define IWM_CSR_INT_BIT_FH_RX	(1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
197#define IWM_CSR_INT_BIT_HW_ERR	(1 << 29) /* DMA hardware error FH_INT[31] */
198#define IWM_CSR_INT_BIT_RX_PERIODIC	(1 << 28) /* Rx periodic */
199#define IWM_CSR_INT_BIT_FH_TX	(1 << 27) /* Tx DMA FH_INT[1:0] */
200#define IWM_CSR_INT_BIT_SCD	(1 << 26) /* TXQ pointer advanced */
201#define IWM_CSR_INT_BIT_SW_ERR	(1 << 25) /* uCode error */
202#define IWM_CSR_INT_BIT_RF_KILL	(1 << 7)  /* HW RFKILL switch GP_CNTRL[27] toggled */
203#define IWM_CSR_INT_BIT_CT_KILL	(1 << 6)  /* Critical temp (chip too hot) rfkill */
204#define IWM_CSR_INT_BIT_SW_RX	(1 << 3)  /* Rx, command responses */
205#define IWM_CSR_INT_BIT_WAKEUP	(1 << 1)  /* NIC controller waking up (pwr mgmt) */
206#define IWM_CSR_INT_BIT_ALIVE	(1 << 0)  /* uCode interrupts once it initializes */
207
208#define IWM_CSR_INI_SET_MASK	(IWM_CSR_INT_BIT_FH_RX   | \
209				 IWM_CSR_INT_BIT_HW_ERR  | \
210				 IWM_CSR_INT_BIT_FH_TX   | \
211				 IWM_CSR_INT_BIT_SW_ERR  | \
212				 IWM_CSR_INT_BIT_RF_KILL | \
213				 IWM_CSR_INT_BIT_SW_RX   | \
214				 IWM_CSR_INT_BIT_WAKEUP  | \
215				 IWM_CSR_INT_BIT_ALIVE   | \
216				 IWM_CSR_INT_BIT_RX_PERIODIC)
217
218/* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
219#define IWM_CSR_FH_INT_BIT_ERR       (1 << 31) /* Error */
220#define IWM_CSR_FH_INT_BIT_HI_PRIOR  (1 << 30) /* High priority Rx, bypass coalescing */
221#define IWM_CSR_FH_INT_BIT_RX_CHNL1  (1 << 17) /* Rx channel 1 */
222#define IWM_CSR_FH_INT_BIT_RX_CHNL0  (1 << 16) /* Rx channel 0 */
223#define IWM_CSR_FH_INT_BIT_TX_CHNL1  (1 << 1)  /* Tx channel 1 */
224#define IWM_CSR_FH_INT_BIT_TX_CHNL0  (1 << 0)  /* Tx channel 0 */
225
226#define IWM_CSR_FH_INT_RX_MASK	(IWM_CSR_FH_INT_BIT_HI_PRIOR | \
227				IWM_CSR_FH_INT_BIT_RX_CHNL1 | \
228				IWM_CSR_FH_INT_BIT_RX_CHNL0)
229
230#define IWM_CSR_FH_INT_TX_MASK	(IWM_CSR_FH_INT_BIT_TX_CHNL1 | \
231				IWM_CSR_FH_INT_BIT_TX_CHNL0)
232
233/* GPIO */
234#define IWM_CSR_GPIO_IN_BIT_AUX_POWER                   (0x00000200)
235#define IWM_CSR_GPIO_IN_VAL_VAUX_PWR_SRC                (0x00000000)
236#define IWM_CSR_GPIO_IN_VAL_VMAIN_PWR_SRC               (0x00000200)
237
238/* RESET */
239#define IWM_CSR_RESET_REG_FLAG_NEVO_RESET                (0x00000001)
240#define IWM_CSR_RESET_REG_FLAG_FORCE_NMI                 (0x00000002)
241#define IWM_CSR_RESET_REG_FLAG_SW_RESET                  (0x00000080)
242#define IWM_CSR_RESET_REG_FLAG_MASTER_DISABLED           (0x00000100)
243#define IWM_CSR_RESET_REG_FLAG_STOP_MASTER               (0x00000200)
244#define IWM_CSR_RESET_LINK_PWR_MGMT_DISABLED             (0x80000000)
245
246/*
247 * GP (general purpose) CONTROL REGISTER
248 * Bit fields:
249 *    27:  HW_RF_KILL_SW
250 *         Indicates state of (platform's) hardware RF-Kill switch
251 * 26-24:  POWER_SAVE_TYPE
252 *         Indicates current power-saving mode:
253 *         000 -- No power saving
254 *         001 -- MAC power-down
255 *         010 -- PHY (radio) power-down
256 *         011 -- Error
257 *   9-6:  SYS_CONFIG
258 *         Indicates current system configuration, reflecting pins on chip
259 *         as forced high/low by device circuit board.
260 *     4:  GOING_TO_SLEEP
261 *         Indicates MAC is entering a power-saving sleep power-down.
262 *         Not a good time to access device-internal resources.
263 *     3:  MAC_ACCESS_REQ
264 *         Host sets this to request and maintain MAC wakeup, to allow host
265 *         access to device-internal resources.  Host must wait for
266 *         MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR
267 *         device registers.
268 *     2:  INIT_DONE
269 *         Host sets this to put device into fully operational D0 power mode.
270 *         Host resets this after SW_RESET to put device into low power mode.
271 *     0:  MAC_CLOCK_READY
272 *         Indicates MAC (ucode processor, etc.) is powered up and can run.
273 *         Internal resources are accessible.
274 *         NOTE:  This does not indicate that the processor is actually running.
275 *         NOTE:  This does not indicate that device has completed
276 *                init or post-power-down restore of internal SRAM memory.
277 *                Use IWM_CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
278 *                SRAM is restored and uCode is in normal operation mode.
279 *                Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
280 *                do not need to save/restore it.
281 *         NOTE:  After device reset, this bit remains "0" until host sets
282 *                INIT_DONE
283 */
284#define IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY        (0x00000001)
285#define IWM_CSR_GP_CNTRL_REG_FLAG_INIT_DONE              (0x00000004)
286#define IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ         (0x00000008)
287#define IWM_CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP         (0x00000010)
288
289#define IWM_CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN           (0x00000001)
290
291#define IWM_CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE         (0x07000000)
292#define IWM_CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE         (0x04000000)
293#define IWM_CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW          (0x08000000)
294
295
296/* HW REV */
297#define IWM_CSR_HW_REV_DASH(_val)          (((_val) & 0x0000003) >> 0)
298#define IWM_CSR_HW_REV_STEP(_val)          (((_val) & 0x000000C) >> 2)
299
300/**
301 *  hw_rev values
302 */
303enum {
304	IWM_SILICON_A_STEP = 0,
305	IWM_SILICON_B_STEP,
306	IWM_SILICON_C_STEP,
307};
308
309
310#define IWM_CSR_HW_REV_TYPE_MSK		(0x000FFF0)
311#define IWM_CSR_HW_REV_TYPE_5300	(0x0000020)
312#define IWM_CSR_HW_REV_TYPE_5350	(0x0000030)
313#define IWM_CSR_HW_REV_TYPE_5100	(0x0000050)
314#define IWM_CSR_HW_REV_TYPE_5150	(0x0000040)
315#define IWM_CSR_HW_REV_TYPE_1000	(0x0000060)
316#define IWM_CSR_HW_REV_TYPE_6x00	(0x0000070)
317#define IWM_CSR_HW_REV_TYPE_6x50	(0x0000080)
318#define IWM_CSR_HW_REV_TYPE_6150	(0x0000084)
319#define IWM_CSR_HW_REV_TYPE_6x05	(0x00000B0)
320#define IWM_CSR_HW_REV_TYPE_6x30	IWM_CSR_HW_REV_TYPE_6x05
321#define IWM_CSR_HW_REV_TYPE_6x35	IWM_CSR_HW_REV_TYPE_6x05
322#define IWM_CSR_HW_REV_TYPE_2x30	(0x00000C0)
323#define IWM_CSR_HW_REV_TYPE_2x00	(0x0000100)
324#define IWM_CSR_HW_REV_TYPE_105		(0x0000110)
325#define IWM_CSR_HW_REV_TYPE_135		(0x0000120)
326#define IWM_CSR_HW_REV_TYPE_7265D	(0x0000210)
327#define IWM_CSR_HW_REV_TYPE_NONE	(0x00001F0)
328
329/* EEPROM REG */
330#define IWM_CSR_EEPROM_REG_READ_VALID_MSK	(0x00000001)
331#define IWM_CSR_EEPROM_REG_BIT_CMD		(0x00000002)
332#define IWM_CSR_EEPROM_REG_MSK_ADDR		(0x0000FFFC)
333#define IWM_CSR_EEPROM_REG_MSK_DATA		(0xFFFF0000)
334
335/* EEPROM GP */
336#define IWM_CSR_EEPROM_GP_VALID_MSK		(0x00000007) /* signature */
337#define IWM_CSR_EEPROM_GP_IF_OWNER_MSK	(0x00000180)
338#define IWM_CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP	(0x00000000)
339#define IWM_CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP		(0x00000001)
340#define IWM_CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K		(0x00000002)
341#define IWM_CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K		(0x00000004)
342
343/* One-time-programmable memory general purpose reg */
344#define IWM_CSR_OTP_GP_REG_DEVICE_SELECT  (0x00010000) /* 0 - EEPROM, 1 - OTP */
345#define IWM_CSR_OTP_GP_REG_OTP_ACCESS_MODE  (0x00020000) /* 0 - absolute, 1 - relative */
346#define IWM_CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK    (0x00100000) /* bit 20 */
347#define IWM_CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK  (0x00200000) /* bit 21 */
348
349/* GP REG */
350#define IWM_CSR_GP_REG_POWER_SAVE_STATUS_MSK    (0x03000000) /* bit 24/25 */
351#define IWM_CSR_GP_REG_NO_POWER_SAVE            (0x00000000)
352#define IWM_CSR_GP_REG_MAC_POWER_SAVE           (0x01000000)
353#define IWM_CSR_GP_REG_PHY_POWER_SAVE           (0x02000000)
354#define IWM_CSR_GP_REG_POWER_SAVE_ERROR         (0x03000000)
355
356
357/* CSR GIO */
358#define IWM_CSR_GIO_REG_VAL_L0S_ENABLED	(0x00000002)
359
360/*
361 * UCODE-DRIVER GP (general purpose) mailbox register 1
362 * Host driver and uCode write and/or read this register to communicate with
363 * each other.
364 * Bit fields:
365 *     4:  UCODE_DISABLE
366 *         Host sets this to request permanent halt of uCode, same as
367 *         sending CARD_STATE command with "halt" bit set.
368 *     3:  CT_KILL_EXIT
369 *         Host sets this to request exit from CT_KILL state, i.e. host thinks
370 *         device temperature is low enough to continue normal operation.
371 *     2:  CMD_BLOCKED
372 *         Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
373 *         to release uCode to clear all Tx and command queues, enter
374 *         unassociated mode, and power down.
375 *         NOTE:  Some devices also use HBUS_TARG_MBX_C register for this bit.
376 *     1:  SW_BIT_RFKILL
377 *         Host sets this when issuing CARD_STATE command to request
378 *         device sleep.
379 *     0:  MAC_SLEEP
380 *         uCode sets this when preparing a power-saving power-down.
381 *         uCode resets this when power-up is complete and SRAM is sane.
382 *         NOTE:  device saves internal SRAM data to host when powering down,
383 *                and must restore this data after powering back up.
384 *                MAC_SLEEP is the best indication that restore is complete.
385 *                Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
386 *                do not need to save/restore it.
387 */
388#define IWM_CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP             (0x00000001)
389#define IWM_CSR_UCODE_SW_BIT_RFKILL                     (0x00000002)
390#define IWM_CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED           (0x00000004)
391#define IWM_CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT      (0x00000008)
392#define IWM_CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE       (0x00000020)
393
394/* GP Driver */
395#define IWM_CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK		    (0x00000003)
396#define IWM_CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB	    (0x00000000)
397#define IWM_CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB	    (0x00000001)
398#define IWM_CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA	    (0x00000002)
399#define IWM_CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6	    (0x00000004)
400#define IWM_CSR_GP_DRIVER_REG_BIT_6050_1x2		    (0x00000008)
401
402#define IWM_CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER	    (0x00000080)
403
404/* GIO Chicken Bits (PCI Express bus link power management) */
405#define IWM_CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX  (0x00800000)
406#define IWM_CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER  (0x20000000)
407
408/* LED */
409#define IWM_CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
410#define IWM_CSR_LED_REG_TURN_ON (0x60)
411#define IWM_CSR_LED_REG_TURN_OFF (0x20)
412
413/* ANA_PLL */
414#define IWM_CSR50_ANA_PLL_CFG_VAL        (0x00880300)
415
416/* HPET MEM debug */
417#define IWM_CSR_DBG_HPET_MEM_REG_VAL	(0xFFFF0000)
418
419/* DRAM INT TABLE */
420#define IWM_CSR_DRAM_INT_TBL_ENABLE		(1 << 31)
421#define IWM_CSR_DRAM_INIT_TBL_WRITE_POINTER	(1 << 28)
422#define IWM_CSR_DRAM_INIT_TBL_WRAP_CHECK	(1 << 27)
423
424/* SECURE boot registers */
425#define IWM_CSR_SECURE_BOOT_CONFIG_ADDR	(0x100)
426enum iwm_secure_boot_config_reg {
427	IWM_CSR_SECURE_BOOT_CONFIG_INSPECTOR_BURNED_IN_OTP	= 0x00000001,
428	IWM_CSR_SECURE_BOOT_CONFIG_INSPECTOR_NOT_REQ	= 0x00000002,
429};
430
431#define IWM_CSR_SECURE_BOOT_CPU1_STATUS_ADDR	(0x100)
432#define IWM_CSR_SECURE_BOOT_CPU2_STATUS_ADDR	(0x100)
433enum iwm_secure_boot_status_reg {
434	IWM_CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS		= 0x00000003,
435	IWM_CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED	= 0x00000002,
436	IWM_CSR_SECURE_BOOT_CPU_STATUS_VERF_SUCCESS		= 0x00000004,
437	IWM_CSR_SECURE_BOOT_CPU_STATUS_VERF_FAIL		= 0x00000008,
438	IWM_CSR_SECURE_BOOT_CPU_STATUS_SIGN_VERF_FAIL	= 0x00000010,
439};
440
441#define IWM_FH_UCODE_LOAD_STATUS	0x1af0
442#define IWM_CSR_UCODE_LOAD_STATUS_ADDR	0x1e70
443enum iwm_secure_load_status_reg {
444	IWM_LMPM_CPU_UCODE_LOADING_STARTED		= 0x00000001,
445	IWM_LMPM_CPU_HDRS_LOADING_COMPLETED		= 0x00000003,
446	IWM_LMPM_CPU_UCODE_LOADING_COMPLETED		= 0x00000007,
447	IWM_LMPM_CPU_STATUS_NUM_OF_LAST_COMPLETED	= 0x000000F8,
448	IWM_LMPM_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK	= 0x0000FF00,
449};
450#define IWM_FH_MEM_TB_MAX_LENGTH	0x20000
451
452#define IWM_LMPM_SECURE_INSPECTOR_CODE_ADDR		0x1e38
453#define IWM_LMPM_SECURE_INSPECTOR_DATA_ADDR		0x1e3c
454#define IWM_LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR	0x1e78
455#define IWM_LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR	0x1e7c
456
457#define IWM_LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE	0x400000
458#define IWM_LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE	0x402000
459#define IWM_LMPM_SECURE_CPU1_HDR_MEM_SPACE		0x420000
460#define IWM_LMPM_SECURE_CPU2_HDR_MEM_SPACE		0x420400
461
462#define IWM_CSR_SECURE_TIME_OUT	(100)
463
464/* extended range in FW SRAM */
465#define IWM_FW_MEM_EXTENDED_START       0x40000
466#define IWM_FW_MEM_EXTENDED_END         0x57FFF
467
468/* FW chicken bits */
469#define IWM_LMPM_CHICK				0xa01ff8
470#define IWM_LMPM_CHICK_EXTENDED_ADDR_SPACE	0x01
471
472#define IWM_FH_TCSR_0_REG0 (0x1D00)
473
474/*
475 * HBUS (Host-side Bus)
476 *
477 * HBUS registers are mapped directly into PCI bus space, but are used
478 * to indirectly access device's internal memory or registers that
479 * may be powered-down.
480 *
481 * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
482 * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
483 * to make sure the MAC (uCode processor, etc.) is powered up for accessing
484 * internal resources.
485 *
486 * Do not use iwl_write32()/iwl_read32() family to access these registers;
487 * these provide only simple PCI bus access, without waking up the MAC.
488 */
489#define IWM_HBUS_BASE	(0x400)
490
491/*
492 * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
493 * structures, error log, event log, verifying uCode load).
494 * First write to address register, then read from or write to data register
495 * to complete the job.  Once the address register is set up, accesses to
496 * data registers auto-increment the address by one dword.
497 * Bit usage for address registers (read or write):
498 *  0-31:  memory address within device
499 */
500#define IWM_HBUS_TARG_MEM_RADDR     (IWM_HBUS_BASE+0x00c)
501#define IWM_HBUS_TARG_MEM_WADDR     (IWM_HBUS_BASE+0x010)
502#define IWM_HBUS_TARG_MEM_WDAT      (IWM_HBUS_BASE+0x018)
503#define IWM_HBUS_TARG_MEM_RDAT      (IWM_HBUS_BASE+0x01c)
504
505/* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
506#define IWM_HBUS_TARG_MBX_C         (IWM_HBUS_BASE+0x030)
507#define IWM_HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED         (0x00000004)
508
509/*
510 * Registers for accessing device's internal peripheral registers
511 * (e.g. SCD, BSM, etc.).  First write to address register,
512 * then read from or write to data register to complete the job.
513 * Bit usage for address registers (read or write):
514 *  0-15:  register address (offset) within device
515 * 24-25:  (# bytes - 1) to read or write (e.g. 3 for dword)
516 */
517#define IWM_HBUS_TARG_PRPH_WADDR    (IWM_HBUS_BASE+0x044)
518#define IWM_HBUS_TARG_PRPH_RADDR    (IWM_HBUS_BASE+0x048)
519#define IWM_HBUS_TARG_PRPH_WDAT     (IWM_HBUS_BASE+0x04c)
520#define IWM_HBUS_TARG_PRPH_RDAT     (IWM_HBUS_BASE+0x050)
521
522/* enable the ID buf for read */
523#define IWM_WFPM_PS_CTL_CLR			0xa0300c
524#define IWM_WFMP_MAC_ADDR_0			0xa03080
525#define IWM_WFMP_MAC_ADDR_1			0xa03084
526#define IWM_LMPM_PMG_EN				0xa01cec
527#define IWM_RADIO_REG_SYS_MANUAL_DFT_0		0xad4078
528#define IWM_RFIC_REG_RD				0xad0470
529#define IWM_WFPM_CTRL_REG			0xa03030
530#define IWM_WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK	0x08000000
531#define IWM_ENABLE_WFPM				0x80000000
532
533#define IWM_AUX_MISC_REG			0xa200b0
534#define IWM_HW_STEP_LOCATION_BITS		24
535
536#define IWM_AUX_MISC_MASTER1_EN			0xa20818
537#define IWM_AUX_MISC_MASTER1_EN_SBE_MSK		0x1
538#define IWM_AUX_MISC_MASTER1_SMPHR_STATUS	0xa20800
539#define IWM_RSA_ENABLE				0xa24b08
540#define IWM_PREG_AUX_BUS_WPROT_0		0xa04cc0
541#define IWM_SB_CFG_OVERRIDE_ADDR		0xa26c78
542#define IWM_SB_CFG_OVERRIDE_ENABLE		0x8000
543#define IWM_SB_CFG_BASE_OVERRIDE		0xa20000
544#define IWM_SB_MODIFY_CFG_FLAG			0xa03088
545#define IWM_SB_CPU_1_STATUS			0xa01e30
546#define IWM_SB_CPU_2_STATUS			0Xa01e34
547
548/* Used to enable DBGM */
549#define IWM_HBUS_TARG_TEST_REG	(IWM_HBUS_BASE+0x05c)
550
551/*
552 * Per-Tx-queue write pointer (index, really!)
553 * Indicates index to next TFD that driver will fill (1 past latest filled).
554 * Bit usage:
555 *  0-7:  queue write index
556 * 11-8:  queue selector
557 */
558#define IWM_HBUS_TARG_WRPTR         (IWM_HBUS_BASE+0x060)
559
560/**********************************************************
561 * CSR values
562 **********************************************************/
563 /*
564 * host interrupt timeout value
565 * used with setting interrupt coalescing timer
566 * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
567 *
568 * default interrupt coalescing timer is 64 x 32 = 2048 usecs
569 */
570#define IWM_HOST_INT_TIMEOUT_MAX	(0xFF)
571#define IWM_HOST_INT_TIMEOUT_DEF	(0x40)
572#define IWM_HOST_INT_TIMEOUT_MIN	(0x0)
573#define IWM_HOST_INT_OPER_MODE		(1 << 31)
574
575/*****************************************************************************
576 *                        7000/3000 series SHR DTS addresses                 *
577 *****************************************************************************/
578
579/* Diode Results Register Structure: */
580enum iwm_dtd_diode_reg {
581	IWM_DTS_DIODE_REG_DIG_VAL		= 0x000000FF, /* bits [7:0] */
582	IWM_DTS_DIODE_REG_VREF_LOW		= 0x0000FF00, /* bits [15:8] */
583	IWM_DTS_DIODE_REG_VREF_HIGH		= 0x00FF0000, /* bits [23:16] */
584	IWM_DTS_DIODE_REG_VREF_ID		= 0x03000000, /* bits [25:24] */
585	IWM_DTS_DIODE_REG_PASS_ONCE		= 0x80000000, /* bits [31:31] */
586	IWM_DTS_DIODE_REG_FLAGS_MSK		= 0xFF000000, /* bits [31:24] */
587/* Those are the masks INSIDE the flags bit-field: */
588	IWM_DTS_DIODE_REG_FLAGS_VREFS_ID_POS	= 0,
589	IWM_DTS_DIODE_REG_FLAGS_VREFS_ID	= 0x00000003, /* bits [1:0] */
590	IWM_DTS_DIODE_REG_FLAGS_PASS_ONCE_POS	= 7,
591	IWM_DTS_DIODE_REG_FLAGS_PASS_ONCE	= 0x00000080, /* bits [7:7] */
592};
593
594/*
595 * END iwl-csr.h
596 */
597
598/*
599 * BEGIN iwl-fw.h
600 */
601
602/**
603 * enum iwm_ucode_tlv_flag - ucode API flags
604 * @IWM_UCODE_TLV_FLAGS_PAN: This is PAN capable microcode; this previously
605 *	was a separate TLV but moved here to save space.
606 * @IWM_UCODE_TLV_FLAGS_NEWSCAN: new uCode scan behaviour on hidden SSID,
607 *	treats good CRC threshold as a boolean
608 * @IWM_UCODE_TLV_FLAGS_MFP: This uCode image supports MFP (802.11w).
609 * @IWM_UCODE_TLV_FLAGS_P2P: This uCode image supports P2P.
610 * @IWM_UCODE_TLV_FLAGS_DW_BC_TABLE: The SCD byte count table is in DWORDS
611 * @IWM_UCODE_TLV_FLAGS_UAPSD: This uCode image supports uAPSD
612 * @IWM_UCODE_TLV_FLAGS_SHORT_BL: 16 entries of black list instead of 64 in scan
613 *	offload profile config command.
614 * @IWM_UCODE_TLV_FLAGS_D3_6_IPV6_ADDRS: D3 image supports up to six
615 *	(rather than two) IPv6 addresses
616 * @IWM_UCODE_TLV_FLAGS_NO_BASIC_SSID: not sending a probe with the SSID element
617 *	from the probe request template.
618 * @IWM_UCODE_TLV_FLAGS_NEW_NSOFFL_SMALL: new NS offload (small version)
619 * @IWM_UCODE_TLV_FLAGS_NEW_NSOFFL_LARGE: new NS offload (large version)
620 * @IWM_UCODE_TLV_FLAGS_P2P_PS: P2P client power save is supported (only on a
621 *	single bound interface).
622 * @IWM_UCODE_TLV_FLAGS_UAPSD_SUPPORT: General support for uAPSD
623 * @IWM_UCODE_TLV_FLAGS_EBS_SUPPORT: this uCode image supports EBS.
624 * @IWM_UCODE_TLV_FLAGS_P2P_PS_UAPSD: P2P client supports uAPSD power save
625 * @IWM_UCODE_TLV_FLAGS_BCAST_FILTERING: uCode supports broadcast filtering.
626 * @IWM_UCODE_TLV_FLAGS_GO_UAPSD: AP/GO interfaces support uAPSD clients
627 *
628 */
629enum iwm_ucode_tlv_flag {
630	IWM_UCODE_TLV_FLAGS_PAN			= (1 << 0),
631	IWM_UCODE_TLV_FLAGS_NEWSCAN		= (1 << 1),
632	IWM_UCODE_TLV_FLAGS_MFP			= (1 << 2),
633	IWM_UCODE_TLV_FLAGS_P2P			= (1 << 3),
634	IWM_UCODE_TLV_FLAGS_DW_BC_TABLE		= (1 << 4),
635	IWM_UCODE_TLV_FLAGS_SHORT_BL		= (1 << 7),
636	IWM_UCODE_TLV_FLAGS_D3_6_IPV6_ADDRS	= (1 << 10),
637	IWM_UCODE_TLV_FLAGS_NO_BASIC_SSID	= (1 << 12),
638	IWM_UCODE_TLV_FLAGS_NEW_NSOFFL_SMALL	= (1 << 15),
639	IWM_UCODE_TLV_FLAGS_NEW_NSOFFL_LARGE	= (1 << 16),
640	IWM_UCODE_TLV_FLAGS_P2P_PS		= (1 << 21),
641	IWM_UCODE_TLV_FLAGS_BSS_P2P_PS_DCM	= (1 << 22),
642	IWM_UCODE_TLV_FLAGS_BSS_P2P_PS_SCM	= (1 << 23),
643	IWM_UCODE_TLV_FLAGS_UAPSD_SUPPORT	= (1 << 24),
644	IWM_UCODE_TLV_FLAGS_EBS_SUPPORT		= (1 << 25),
645	IWM_UCODE_TLV_FLAGS_P2P_PS_UAPSD	= (1 << 26),
646	IWM_UCODE_TLV_FLAGS_BCAST_FILTERING	= (1 << 29),
647	IWM_UCODE_TLV_FLAGS_GO_UAPSD		= (1 << 30),
648	IWM_UCODE_TLV_FLAGS_LTE_COEX		= (1 << 31),
649};
650
651#define IWM_UCODE_TLV_FLAG_BITS \
652	"\020\1PAN\2NEWSCAN\3MFP\4P2P\5DW_BC_TABLE\6NEWBT_COEX\7PM_CMD\10SHORT_BL\11RX_ENERG \
653Y\12TIME_EVENT_V2\13D3_6_IPV6\14BF_UPDATED\15NO_BASIC_SSID\17D3_CONTINUITY\20NEW_NSOFF \
654L_S\21NEW_NSOFFL_L\22SCHED_SCAN\24STA_KEY_CMD\25DEVICE_PS_CMD\26P2P_PS\27P2P_PS_DCM\30 \
655P2P_PS_SCM\31UAPSD_SUPPORT\32EBS\33P2P_PS_UAPSD\36BCAST_FILTERING\37GO_UAPSD\40LTE_COEX"
656
657/**
658 * enum iwm_ucode_tlv_api - ucode api
659 * @IWM_UCODE_TLV_API_FRAGMENTED_SCAN: This ucode supports active dwell time
660 *	longer than the passive one, which is essential for fragmented scan.
661 * @IWM_UCODE_TLV_API_WIFI_MCC_UPDATE: ucode supports MCC updates with source.
662 * @IWM_UCODE_TLV_API_WIDE_CMD_HDR: ucode supports wide command header
663 * @IWM_UCODE_TLV_API_LQ_SS_PARAMS: Configure STBC/BFER via LQ CMD ss_params
664 * @IWM_UCODE_TLV_API_EXT_SCAN_PRIORITY: scan APIs use 8-level priority
665 *	instead of 3.
666 * @IWM_UCODE_TLV_API_TX_POWER_CHAIN: TX power API has larger command size
667 *	(command version 3) that supports per-chain limits
668 *
669 * @IWM_NUM_UCODE_TLV_API: number of bits used
670 */
671enum iwm_ucode_tlv_api {
672	IWM_UCODE_TLV_API_FRAGMENTED_SCAN	= 8,
673	IWM_UCODE_TLV_API_WIFI_MCC_UPDATE	= 9,
674	IWM_UCODE_TLV_API_WIDE_CMD_HDR		= 14,
675	IWM_UCODE_TLV_API_LQ_SS_PARAMS		= 18,
676	IWM_UCODE_TLV_API_EXT_SCAN_PRIORITY	= 24,
677	IWM_UCODE_TLV_API_TX_POWER_CHAIN	= 27,
678
679	IWM_NUM_UCODE_TLV_API = 32
680};
681
682#define IWM_UCODE_TLV_API_BITS \
683	"\020\10FRAGMENTED_SCAN\11WIFI_MCC_UPDATE\16WIDE_CMD_HDR\22LQ_SS_PARAMS\30EXT_SCAN_PRIO\33TX_POWER_CHAIN"
684
685/**
686 * enum iwm_ucode_tlv_capa - ucode capabilities
687 * @IWM_UCODE_TLV_CAPA_D0I3_SUPPORT: supports D0i3
688 * @IWM_UCODE_TLV_CAPA_LAR_SUPPORT: supports Location Aware Regulatory
689 * @IWM_UCODE_TLV_CAPA_UMAC_SCAN: supports UMAC scan.
690 * @IWM_UCODE_TLV_CAPA_BEAMFORMER: supports Beamformer
691 * @IWM_UCODE_TLV_CAPA_TOF_SUPPORT: supports Time of Flight (802.11mc FTM)
692 * @IWM_UCODE_TLV_CAPA_TDLS_SUPPORT: support basic TDLS functionality
693 * @IWM_UCODE_TLV_CAPA_TXPOWER_INSERTION_SUPPORT: supports insertion of current
694 *	tx power value into TPC Report action frame and Link Measurement Report
695 *	action frame
696 * @IWM_UCODE_TLV_CAPA_DS_PARAM_SET_IE_SUPPORT: supports updating current
697 *	channel in DS parameter set element in probe requests.
698 * @IWM_UCODE_TLV_CAPA_WFA_TPC_REP_IE_SUPPORT: supports adding TPC Report IE in
699 *	probe requests.
700 * @IWM_UCODE_TLV_CAPA_QUIET_PERIOD_SUPPORT: supports Quiet Period requests
701 * @IWM_UCODE_TLV_CAPA_DQA_SUPPORT: supports dynamic queue allocation (DQA),
702 *	which also implies support for the scheduler configuration command
703 * @IWM_UCODE_TLV_CAPA_TDLS_CHANNEL_SWITCH: supports TDLS channel switching
704 * @IWM_UCODE_TLV_CAPA_CNSLDTD_D3_D0_IMG: Consolidated D3-D0 image
705 * @IWM_UCODE_TLV_CAPA_HOTSPOT_SUPPORT: supports Hot Spot Command
706 * @IWM_UCODE_TLV_CAPA_DC2DC_SUPPORT: supports DC2DC Command
707 * @IWM_UCODE_TLV_CAPA_2G_COEX_SUPPORT: supports 2G coex Command
708 * @IWM_UCODE_TLV_CAPA_CSUM_SUPPORT: supports TCP Checksum Offload
709 * @IWM_UCODE_TLV_CAPA_RADIO_BEACON_STATS: support radio and beacon statistics
710 * @IWM_UCODE_TLV_CAPA_P2P_STANDALONE_UAPSD: support p2p standalone U-APSD
711 * @IWM_UCODE_TLV_CAPA_BT_COEX_PLCR: enabled BT Coex packet level co-running
712 * @IWM_UCODE_TLV_CAPA_LAR_MULTI_MCC: ucode supports LAR updates with different
713 *	sources for the MCC. This TLV bit is a future replacement to
714 *	IWM_UCODE_TLV_API_WIFI_MCC_UPDATE. When either is set, multi-source LAR
715 *	is supported.
716 * @IWM_UCODE_TLV_CAPA_BT_COEX_RRC: supports BT Coex RRC
717 * @IWM_UCODE_TLV_CAPA_GSCAN_SUPPORT: supports gscan
718 * @IWM_UCODE_TLV_CAPA_NAN_SUPPORT: supports NAN
719 * @IWM_UCODE_TLV_CAPA_UMAC_UPLOAD: supports upload mode in umac (1=supported,
720 *	0=no support)
721 * @IWM_UCODE_TLV_CAPA_EXTENDED_DTS_MEASURE: extended DTS measurement
722 * @IWM_UCODE_TLV_CAPA_SHORT_PM_TIMEOUTS: supports short PM timeouts
723 * @IWM_UCODE_TLV_CAPA_BT_MPLUT_SUPPORT: supports bt-coex Multi-priority LUT
724 * @IWM_UCODE_TLV_CAPA_BEACON_ANT_SELECTION: firmware will decide on what
725 *	antenna the beacon should be transmitted
726 * @IWM_UCODE_TLV_CAPA_BEACON_STORING: firmware will store the latest beacon
727 *	from AP and will send it upon d0i3 exit.
728 * @IWM_UCODE_TLV_CAPA_LAR_SUPPORT_V2: support LAR API V2
729 * @IWM_UCODE_TLV_CAPA_CT_KILL_BY_FW: firmware responsible for CT-kill
730 * @IWM_UCODE_TLV_CAPA_TEMP_THS_REPORT_SUPPORT: supports temperature
731 *	thresholds reporting
732 * @IWM_UCODE_TLV_CAPA_CTDP_SUPPORT: supports cTDP command
733 * @IWM_UCODE_TLV_CAPA_USNIFFER_UNIFIED: supports usniffer enabled in
734 *	regular image.
735 * @IWM_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG: support getting more shared
736 *	memory addresses from the firmware.
737 * @IWM_UCODE_TLV_CAPA_LQM_SUPPORT: supports Link Quality Measurement
738 * @IWM_UCODE_TLV_CAPA_LMAC_UPLOAD: supports upload mode in lmac (1=supported,
739 *	0=no support)
740 *
741 * @IWM_NUM_UCODE_TLV_CAPA: number of bits used
742 */
743enum iwm_ucode_tlv_capa {
744	IWM_UCODE_TLV_CAPA_D0I3_SUPPORT			= 0,
745	IWM_UCODE_TLV_CAPA_LAR_SUPPORT			= 1,
746	IWM_UCODE_TLV_CAPA_UMAC_SCAN			= 2,
747	IWM_UCODE_TLV_CAPA_BEAMFORMER			= 3,
748	IWM_UCODE_TLV_CAPA_TOF_SUPPORT                  = 5,
749	IWM_UCODE_TLV_CAPA_TDLS_SUPPORT			= 6,
750	IWM_UCODE_TLV_CAPA_TXPOWER_INSERTION_SUPPORT	= 8,
751	IWM_UCODE_TLV_CAPA_DS_PARAM_SET_IE_SUPPORT	= 9,
752	IWM_UCODE_TLV_CAPA_WFA_TPC_REP_IE_SUPPORT	= 10,
753	IWM_UCODE_TLV_CAPA_QUIET_PERIOD_SUPPORT		= 11,
754	IWM_UCODE_TLV_CAPA_DQA_SUPPORT			= 12,
755	IWM_UCODE_TLV_CAPA_TDLS_CHANNEL_SWITCH		= 13,
756	IWM_UCODE_TLV_CAPA_CNSLDTD_D3_D0_IMG		= 17,
757	IWM_UCODE_TLV_CAPA_HOTSPOT_SUPPORT		= 18,
758	IWM_UCODE_TLV_CAPA_DC2DC_CONFIG_SUPPORT		= 19,
759	IWM_UCODE_TLV_CAPA_2G_COEX_SUPPORT		= 20,
760	IWM_UCODE_TLV_CAPA_CSUM_SUPPORT			= 21,
761	IWM_UCODE_TLV_CAPA_RADIO_BEACON_STATS		= 22,
762	IWM_UCODE_TLV_CAPA_P2P_STANDALONE_UAPSD		= 26,
763	IWM_UCODE_TLV_CAPA_BT_COEX_PLCR			= 28,
764	IWM_UCODE_TLV_CAPA_LAR_MULTI_MCC		= 29,
765	IWM_UCODE_TLV_CAPA_BT_COEX_RRC			= 30,
766	IWM_UCODE_TLV_CAPA_GSCAN_SUPPORT		= 31,
767	IWM_UCODE_TLV_CAPA_NAN_SUPPORT			= 34,
768	IWM_UCODE_TLV_CAPA_UMAC_UPLOAD			= 35,
769	IWM_UCODE_TLV_CAPA_EXTENDED_DTS_MEASURE		= 64,
770	IWM_UCODE_TLV_CAPA_SHORT_PM_TIMEOUTS		= 65,
771	IWM_UCODE_TLV_CAPA_BT_MPLUT_SUPPORT		= 67,
772	IWM_UCODE_TLV_CAPA_MULTI_QUEUE_RX_SUPPORT	= 68,
773	IWM_UCODE_TLV_CAPA_BEACON_ANT_SELECTION		= 71,
774	IWM_UCODE_TLV_CAPA_BEACON_STORING		= 72,
775	IWM_UCODE_TLV_CAPA_LAR_SUPPORT_V2		= 73,
776	IWM_UCODE_TLV_CAPA_CT_KILL_BY_FW		= 74,
777	IWM_UCODE_TLV_CAPA_TEMP_THS_REPORT_SUPPORT	= 75,
778	IWM_UCODE_TLV_CAPA_CTDP_SUPPORT			= 76,
779	IWM_UCODE_TLV_CAPA_USNIFFER_UNIFIED		= 77,
780	IWM_UCODE_TLV_CAPA_LMAC_UPLOAD			= 79,
781	IWM_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG	= 80,
782	IWM_UCODE_TLV_CAPA_LQM_SUPPORT			= 81,
783
784	IWM_NUM_UCODE_TLV_CAPA = 128
785};
786
787/* The default calibrate table size if not specified by firmware file */
788#define IWM_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE	18
789#define IWM_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE		19
790#define IWM_MAX_PHY_CALIBRATE_TBL_SIZE			253
791
792/* The default max probe length if not specified by the firmware file */
793#define IWM_DEFAULT_MAX_PROBE_LENGTH	200
794
795/*
796 * enumeration of ucode section.
797 * This enumeration is used directly for older firmware (before 16.0).
798 * For new firmware, there can be up to 4 sections (see below) but the
799 * first one packaged into the firmware file is the DATA section and
800 * some debugging code accesses that.
801 */
802enum iwm_ucode_sec {
803	IWM_UCODE_SECTION_DATA,
804	IWM_UCODE_SECTION_INST,
805};
806/*
807 * For 16.0 uCode and above, there is no differentiation between sections,
808 * just an offset to the HW address.
809 */
810#define IWM_CPU1_CPU2_SEPARATOR_SECTION		0xFFFFCCCC
811#define IWM_PAGING_SEPARATOR_SECTION		0xAAAABBBB
812
813/* uCode version contains 4 values: Major/Minor/API/Serial */
814#define IWM_UCODE_MAJOR(ver)	(((ver) & 0xFF000000) >> 24)
815#define IWM_UCODE_MINOR(ver)	(((ver) & 0x00FF0000) >> 16)
816#define IWM_UCODE_API(ver)	(((ver) & 0x0000FF00) >> 8)
817#define IWM_UCODE_SERIAL(ver)	((ver) & 0x000000FF)
818
819/*
820 * Calibration control struct.
821 * Sent as part of the phy configuration command.
822 * @flow_trigger: bitmap for which calibrations to perform according to
823 *		flow triggers.
824 * @event_trigger: bitmap for which calibrations to perform according to
825 *		event triggers.
826 */
827struct iwm_tlv_calib_ctrl {
828	uint32_t flow_trigger;
829	uint32_t event_trigger;
830} __packed;
831
832enum iwm_fw_phy_cfg {
833	IWM_FW_PHY_CFG_RADIO_TYPE_POS = 0,
834	IWM_FW_PHY_CFG_RADIO_TYPE = 0x3 << IWM_FW_PHY_CFG_RADIO_TYPE_POS,
835	IWM_FW_PHY_CFG_RADIO_STEP_POS = 2,
836	IWM_FW_PHY_CFG_RADIO_STEP = 0x3 << IWM_FW_PHY_CFG_RADIO_STEP_POS,
837	IWM_FW_PHY_CFG_RADIO_DASH_POS = 4,
838	IWM_FW_PHY_CFG_RADIO_DASH = 0x3 << IWM_FW_PHY_CFG_RADIO_DASH_POS,
839	IWM_FW_PHY_CFG_TX_CHAIN_POS = 16,
840	IWM_FW_PHY_CFG_TX_CHAIN = 0xf << IWM_FW_PHY_CFG_TX_CHAIN_POS,
841	IWM_FW_PHY_CFG_RX_CHAIN_POS = 20,
842	IWM_FW_PHY_CFG_RX_CHAIN = 0xf << IWM_FW_PHY_CFG_RX_CHAIN_POS,
843};
844
845#define IWM_UCODE_MAX_CS		1
846
847/**
848 * struct iwm_fw_cipher_scheme - a cipher scheme supported by FW.
849 * @cipher: a cipher suite selector
850 * @flags: cipher scheme flags (currently reserved for a future use)
851 * @hdr_len: a size of MPDU security header
852 * @pn_len: a size of PN
853 * @pn_off: an offset of pn from the beginning of the security header
854 * @key_idx_off: an offset of key index byte in the security header
855 * @key_idx_mask: a bit mask of key_idx bits
856 * @key_idx_shift: bit shift needed to get key_idx
857 * @mic_len: mic length in bytes
858 * @hw_cipher: a HW cipher index used in host commands
859 */
860struct iwm_fw_cipher_scheme {
861	uint32_t cipher;
862	uint8_t flags;
863	uint8_t hdr_len;
864	uint8_t pn_len;
865	uint8_t pn_off;
866	uint8_t key_idx_off;
867	uint8_t key_idx_mask;
868	uint8_t key_idx_shift;
869	uint8_t mic_len;
870	uint8_t hw_cipher;
871} __packed;
872
873/**
874 * struct iwm_fw_cscheme_list - a cipher scheme list
875 * @size: a number of entries
876 * @cs: cipher scheme entries
877 */
878struct iwm_fw_cscheme_list {
879	uint8_t size;
880	struct iwm_fw_cipher_scheme cs[];
881} __packed;
882
883/*
884 * END iwl-fw.h
885 */
886
887/*
888 * BEGIN iwl-fw-file.h
889 */
890
891/* v1/v2 uCode file layout */
892struct iwm_ucode_header {
893	uint32_t ver;	/* major/minor/API/serial */
894	union {
895		struct {
896			uint32_t inst_size;	/* bytes of runtime code */
897			uint32_t data_size;	/* bytes of runtime data */
898			uint32_t init_size;	/* bytes of init code */
899			uint32_t init_data_size;	/* bytes of init data */
900			uint32_t boot_size;	/* bytes of bootstrap code */
901			uint8_t data[0];		/* in same order as sizes */
902		} v1;
903		struct {
904			uint32_t build;		/* build number */
905			uint32_t inst_size;	/* bytes of runtime code */
906			uint32_t data_size;	/* bytes of runtime data */
907			uint32_t init_size;	/* bytes of init code */
908			uint32_t init_data_size;	/* bytes of init data */
909			uint32_t boot_size;	/* bytes of bootstrap code */
910			uint8_t data[0];		/* in same order as sizes */
911		} v2;
912	} u;
913};
914
915/*
916 * new TLV uCode file layout
917 *
918 * The new TLV file format contains TLVs, that each specify
919 * some piece of data.
920 */
921
922enum iwm_ucode_tlv_type {
923	IWM_UCODE_TLV_INVALID		= 0, /* unused */
924	IWM_UCODE_TLV_INST		= 1,
925	IWM_UCODE_TLV_DATA		= 2,
926	IWM_UCODE_TLV_INIT		= 3,
927	IWM_UCODE_TLV_INIT_DATA		= 4,
928	IWM_UCODE_TLV_BOOT		= 5,
929	IWM_UCODE_TLV_PROBE_MAX_LEN	= 6, /* a uint32_t value */
930	IWM_UCODE_TLV_PAN		= 7,
931	IWM_UCODE_TLV_RUNT_EVTLOG_PTR	= 8,
932	IWM_UCODE_TLV_RUNT_EVTLOG_SIZE	= 9,
933	IWM_UCODE_TLV_RUNT_ERRLOG_PTR	= 10,
934	IWM_UCODE_TLV_INIT_EVTLOG_PTR	= 11,
935	IWM_UCODE_TLV_INIT_EVTLOG_SIZE	= 12,
936	IWM_UCODE_TLV_INIT_ERRLOG_PTR	= 13,
937	IWM_UCODE_TLV_ENHANCE_SENS_TBL	= 14,
938	IWM_UCODE_TLV_PHY_CALIBRATION_SIZE = 15,
939	IWM_UCODE_TLV_WOWLAN_INST	= 16,
940	IWM_UCODE_TLV_WOWLAN_DATA	= 17,
941	IWM_UCODE_TLV_FLAGS		= 18,
942	IWM_UCODE_TLV_SEC_RT		= 19,
943	IWM_UCODE_TLV_SEC_INIT		= 20,
944	IWM_UCODE_TLV_SEC_WOWLAN	= 21,
945	IWM_UCODE_TLV_DEF_CALIB		= 22,
946	IWM_UCODE_TLV_PHY_SKU		= 23,
947	IWM_UCODE_TLV_SECURE_SEC_RT	= 24,
948	IWM_UCODE_TLV_SECURE_SEC_INIT	= 25,
949	IWM_UCODE_TLV_SECURE_SEC_WOWLAN	= 26,
950	IWM_UCODE_TLV_NUM_OF_CPU	= 27,
951	IWM_UCODE_TLV_CSCHEME		= 28,
952
953	/*
954	 * Following two are not in our base tag, but allow
955	 * handling ucode version 9.
956	 */
957	IWM_UCODE_TLV_API_CHANGES_SET	= 29,
958	IWM_UCODE_TLV_ENABLED_CAPABILITIES = 30,
959
960	IWM_UCODE_TLV_N_SCAN_CHANNELS	= 31,
961	IWM_UCODE_TLV_PAGING		= 32,
962	IWM_UCODE_TLV_SEC_RT_USNIFFER	= 34,
963	IWM_UCODE_TLV_SDIO_ADMA_ADDR	= 35,
964	IWM_UCODE_TLV_FW_VERSION	= 36,
965	IWM_UCODE_TLV_FW_DBG_DEST	= 38,
966	IWM_UCODE_TLV_FW_DBG_CONF	= 39,
967	IWM_UCODE_TLV_FW_DBG_TRIGGER	= 40,
968	IWM_UCODE_TLV_FW_GSCAN_CAPA	= 50,
969	IWM_UCODE_TLV_FW_MEM_SEG	= 51,
970};
971
972struct iwm_ucode_tlv {
973	uint32_t type;		/* see above */
974	uint32_t length;		/* not including type/length fields */
975	uint8_t data[0];
976};
977
978struct iwm_ucode_api {
979	uint32_t api_index;
980	uint32_t api_flags;
981} __packed;
982
983struct iwm_ucode_capa {
984	uint32_t api_index;
985	uint32_t api_capa;
986} __packed;
987
988#define IWM_TLV_UCODE_MAGIC	0x0a4c5749
989
990struct iwm_tlv_ucode_header {
991	/*
992	 * The TLV style ucode header is distinguished from
993	 * the v1/v2 style header by first four bytes being
994	 * zero, as such is an invalid combination of
995	 * major/minor/API/serial versions.
996	 */
997	uint32_t zero;
998	uint32_t magic;
999	uint8_t human_readable[64];
1000	uint32_t ver;		/* major/minor/API/serial */
1001	uint32_t build;
1002	uint64_t ignore;
1003	/*
1004	 * The data contained herein has a TLV layout,
1005	 * see above for the TLV header and types.
1006	 * Note that each TLV is padded to a length
1007	 * that is a multiple of 4 for alignment.
1008	 */
1009	uint8_t data[0];
1010};
1011
1012/*
1013 * END iwl-fw-file.h
1014 */
1015
1016/*
1017 * BEGIN iwl-prph.h
1018 */
1019
1020/*
1021 * Registers in this file are internal, not PCI bus memory mapped.
1022 * Driver accesses these via IWM_HBUS_TARG_PRPH_* registers.
1023 */
1024#define IWM_PRPH_BASE	(0x00000)
1025#define IWM_PRPH_END	(0xFFFFF)
1026
1027/* APMG (power management) constants */
1028#define IWM_APMG_BASE			(IWM_PRPH_BASE + 0x3000)
1029#define IWM_APMG_CLK_CTRL_REG		(IWM_APMG_BASE + 0x0000)
1030#define IWM_APMG_CLK_EN_REG		(IWM_APMG_BASE + 0x0004)
1031#define IWM_APMG_CLK_DIS_REG		(IWM_APMG_BASE + 0x0008)
1032#define IWM_APMG_PS_CTRL_REG		(IWM_APMG_BASE + 0x000c)
1033#define IWM_APMG_PCIDEV_STT_REG		(IWM_APMG_BASE + 0x0010)
1034#define IWM_APMG_RFKILL_REG		(IWM_APMG_BASE + 0x0014)
1035#define IWM_APMG_RTC_INT_STT_REG	(IWM_APMG_BASE + 0x001c)
1036#define IWM_APMG_RTC_INT_MSK_REG	(IWM_APMG_BASE + 0x0020)
1037#define IWM_APMG_DIGITAL_SVR_REG	(IWM_APMG_BASE + 0x0058)
1038#define IWM_APMG_ANALOG_SVR_REG		(IWM_APMG_BASE + 0x006C)
1039
1040#define IWM_APMS_CLK_VAL_MRB_FUNC_MODE	(0x00000001)
1041#define IWM_APMG_CLK_VAL_DMA_CLK_RQT	(0x00000200)
1042#define IWM_APMG_CLK_VAL_BSM_CLK_RQT	(0x00000800)
1043
1044#define IWM_APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS	(0x00400000)
1045#define IWM_APMG_PS_CTRL_VAL_RESET_REQ			(0x04000000)
1046#define IWM_APMG_PS_CTRL_MSK_PWR_SRC			(0x03000000)
1047#define IWM_APMG_PS_CTRL_VAL_PWR_SRC_VMAIN		(0x00000000)
1048#define IWM_APMG_PS_CTRL_VAL_PWR_SRC_VAUX		(0x02000000)
1049#define IWM_APMG_SVR_VOLTAGE_CONFIG_BIT_MSK		(0x000001E0) /* bit 8:5 */
1050#define IWM_APMG_SVR_DIGITAL_VOLTAGE_1_32		(0x00000060)
1051
1052#define IWM_APMG_PCIDEV_STT_VAL_L1_ACT_DIS		(0x00000800)
1053
1054#define IWM_APMG_RTC_INT_STT_RFKILL			(0x10000000)
1055
1056/* Device system time */
1057#define IWM_DEVICE_SYSTEM_TIME_REG 0xA0206C
1058
1059/* Device NMI register */
1060#define IWM_DEVICE_SET_NMI_REG		0x00a01c30
1061#define IWM_DEVICE_SET_NMI_VAL_HW	0x01
1062#define IWM_DEVICE_SET_NMI_VAL_DRV	0x80
1063#define IWM_DEVICE_SET_NMI_8000_REG	0x00a01c24
1064#define IWM_DEVICE_SET_NMI_8000_VAL	0x1000000
1065
1066/*
1067 * Device reset for family 8000
1068 * write to bit 24 in order to reset the CPU
1069 */
1070#define IWM_RELEASE_CPU_RESET		0x300c
1071#define IWM_RELEASE_CPU_RESET_BIT	0x1000000
1072
1073
1074/*****************************************************************************
1075 *                        7000/3000 series SHR DTS addresses                 *
1076 *****************************************************************************/
1077
1078#define IWM_SHR_MISC_WFM_DTS_EN		(0x00a10024)
1079#define IWM_DTSC_CFG_MODE		(0x00a10604)
1080#define IWM_DTSC_VREF_AVG		(0x00a10648)
1081#define IWM_DTSC_VREF5_AVG		(0x00a1064c)
1082#define IWM_DTSC_CFG_MODE_PERIODIC	(0x2)
1083#define IWM_DTSC_PTAT_AVG		(0x00a10650)
1084
1085
1086/**
1087 * Tx Scheduler
1088 *
1089 * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
1090 * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
1091 * host DRAM.  It steers each frame's Tx command (which contains the frame
1092 * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
1093 * device.  A queue maps to only one (selectable by driver) Tx DMA channel,
1094 * but one DMA channel may take input from several queues.
1095 *
1096 * Tx DMA FIFOs have dedicated purposes.
1097 *
1098 * For 5000 series and up, they are used differently
1099 * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
1100 *
1101 * 0 -- EDCA BK (background) frames, lowest priority
1102 * 1 -- EDCA BE (best effort) frames, normal priority
1103 * 2 -- EDCA VI (video) frames, higher priority
1104 * 3 -- EDCA VO (voice) and management frames, highest priority
1105 * 4 -- unused
1106 * 5 -- unused
1107 * 6 -- unused
1108 * 7 -- Commands
1109 *
1110 * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
1111 * In addition, driver can map the remaining queues to Tx DMA/FIFO
1112 * channels 0-3 to support 11n aggregation via EDCA DMA channels.
1113 *
1114 * The driver sets up each queue to work in one of two modes:
1115 *
1116 * 1)  Scheduler-Ack, in which the scheduler automatically supports a
1117 *     block-ack (BA) window of up to 64 TFDs.  In this mode, each queue
1118 *     contains TFDs for a unique combination of Recipient Address (RA)
1119 *     and Traffic Identifier (TID), that is, traffic of a given
1120 *     Quality-Of-Service (QOS) priority, destined for a single station.
1121 *
1122 *     In scheduler-ack mode, the scheduler keeps track of the Tx status of
1123 *     each frame within the BA window, including whether it's been transmitted,
1124 *     and whether it's been acknowledged by the receiving station.  The device
1125 *     automatically processes block-acks received from the receiving STA,
1126 *     and reschedules un-acked frames to be retransmitted (successful
1127 *     Tx completion may end up being out-of-order).
1128 *
1129 *     The driver must maintain the queue's Byte Count table in host DRAM
1130 *     for this mode.
1131 *     This mode does not support fragmentation.
1132 *
1133 * 2)  FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
1134 *     The device may automatically retry Tx, but will retry only one frame
1135 *     at a time, until receiving ACK from receiving station, or reaching
1136 *     retry limit and giving up.
1137 *
1138 *     The command queue (#4/#9) must use this mode!
1139 *     This mode does not require use of the Byte Count table in host DRAM.
1140 *
1141 * Driver controls scheduler operation via 3 means:
1142 * 1)  Scheduler registers
1143 * 2)  Shared scheduler data base in internal SRAM
1144 * 3)  Shared data in host DRAM
1145 *
1146 * Initialization:
1147 *
1148 * When loading, driver should allocate memory for:
1149 * 1)  16 TFD circular buffers, each with space for (typically) 256 TFDs.
1150 * 2)  16 Byte Count circular buffers in 16 KBytes contiguous memory
1151 *     (1024 bytes for each queue).
1152 *
1153 * After receiving "Alive" response from uCode, driver must initialize
1154 * the scheduler (especially for queue #4/#9, the command queue, otherwise
1155 * the driver can't issue commands!):
1156 */
1157#define IWM_SCD_MEM_LOWER_BOUND		(0x0000)
1158
1159/**
1160 * Max Tx window size is the max number of contiguous TFDs that the scheduler
1161 * can keep track of at one time when creating block-ack chains of frames.
1162 * Note that "64" matches the number of ack bits in a block-ack packet.
1163 */
1164#define IWM_SCD_WIN_SIZE				64
1165#define IWM_SCD_FRAME_LIMIT				64
1166
1167#define IWM_SCD_TXFIFO_POS_TID			(0)
1168#define IWM_SCD_TXFIFO_POS_RA			(4)
1169#define IWM_SCD_QUEUE_RA_TID_MAP_RATID_MSK	(0x01FF)
1170
1171/* agn SCD */
1172#define IWM_SCD_QUEUE_STTS_REG_POS_TXF		(0)
1173#define IWM_SCD_QUEUE_STTS_REG_POS_ACTIVE	(3)
1174#define IWM_SCD_QUEUE_STTS_REG_POS_WSL		(4)
1175#define IWM_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN	(19)
1176#define IWM_SCD_QUEUE_STTS_REG_MSK		(0x017F0000)
1177
1178#define IWM_SCD_QUEUE_CTX_REG1_CREDIT_POS	(8)
1179#define IWM_SCD_QUEUE_CTX_REG1_CREDIT_MSK	(0x00FFFF00)
1180#define IWM_SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS	(24)
1181#define IWM_SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK	(0xFF000000)
1182#define IWM_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS	(0)
1183#define IWM_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK	(0x0000007F)
1184#define IWM_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS	(16)
1185#define IWM_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK	(0x007F0000)
1186#define IWM_SCD_GP_CTRL_ENABLE_31_QUEUES	(1 << 0)
1187#define IWM_SCD_GP_CTRL_AUTO_ACTIVE_MODE	(1 << 18)
1188
1189/* Context Data */
1190#define IWM_SCD_CONTEXT_MEM_LOWER_BOUND	(IWM_SCD_MEM_LOWER_BOUND + 0x600)
1191#define IWM_SCD_CONTEXT_MEM_UPPER_BOUND	(IWM_SCD_MEM_LOWER_BOUND + 0x6A0)
1192
1193/* Tx status */
1194#define IWM_SCD_TX_STTS_MEM_LOWER_BOUND	(IWM_SCD_MEM_LOWER_BOUND + 0x6A0)
1195#define IWM_SCD_TX_STTS_MEM_UPPER_BOUND	(IWM_SCD_MEM_LOWER_BOUND + 0x7E0)
1196
1197/* Translation Data */
1198#define IWM_SCD_TRANS_TBL_MEM_LOWER_BOUND (IWM_SCD_MEM_LOWER_BOUND + 0x7E0)
1199#define IWM_SCD_TRANS_TBL_MEM_UPPER_BOUND (IWM_SCD_MEM_LOWER_BOUND + 0x808)
1200
1201#define IWM_SCD_CONTEXT_QUEUE_OFFSET(x)\
1202	(IWM_SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
1203
1204#define IWM_SCD_TX_STTS_QUEUE_OFFSET(x)\
1205	(IWM_SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
1206
1207#define IWM_SCD_TRANS_TBL_OFFSET_QUEUE(x) \
1208	((IWM_SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
1209
1210#define IWM_SCD_BASE			(IWM_PRPH_BASE + 0xa02c00)
1211
1212#define IWM_SCD_SRAM_BASE_ADDR	(IWM_SCD_BASE + 0x0)
1213#define IWM_SCD_DRAM_BASE_ADDR	(IWM_SCD_BASE + 0x8)
1214#define IWM_SCD_AIT		(IWM_SCD_BASE + 0x0c)
1215#define IWM_SCD_TXFACT		(IWM_SCD_BASE + 0x10)
1216#define IWM_SCD_ACTIVE		(IWM_SCD_BASE + 0x14)
1217#define IWM_SCD_QUEUECHAIN_SEL	(IWM_SCD_BASE + 0xe8)
1218#define IWM_SCD_CHAINEXT_EN	(IWM_SCD_BASE + 0x244)
1219#define IWM_SCD_AGGR_SEL	(IWM_SCD_BASE + 0x248)
1220#define IWM_SCD_INTERRUPT_MASK	(IWM_SCD_BASE + 0x108)
1221#define IWM_SCD_GP_CTRL		(IWM_SCD_BASE + 0x1a8)
1222#define IWM_SCD_EN_CTRL		(IWM_SCD_BASE + 0x254)
1223
1224static inline unsigned int IWM_SCD_QUEUE_WRPTR(unsigned int chnl)
1225{
1226	if (chnl < 20)
1227		return IWM_SCD_BASE + 0x18 + chnl * 4;
1228	return IWM_SCD_BASE + 0x284 + (chnl - 20) * 4;
1229}
1230
1231static inline unsigned int IWM_SCD_QUEUE_RDPTR(unsigned int chnl)
1232{
1233	if (chnl < 20)
1234		return IWM_SCD_BASE + 0x68 + chnl * 4;
1235	return IWM_SCD_BASE + 0x2B4 + (chnl - 20) * 4;
1236}
1237
1238static inline unsigned int IWM_SCD_QUEUE_STATUS_BITS(unsigned int chnl)
1239{
1240	if (chnl < 20)
1241		return IWM_SCD_BASE + 0x10c + chnl * 4;
1242	return IWM_SCD_BASE + 0x384 + (chnl - 20) * 4;
1243}
1244
1245/*********************** END TX SCHEDULER *************************************/
1246
1247/* Oscillator clock */
1248#define IWM_OSC_CLK				(0xa04068)
1249#define IWM_OSC_CLK_FORCE_CONTROL		(0x8)
1250
1251/*
1252 * END iwl-prph.h
1253 */
1254
1255/*
1256 * BEGIN iwl-fh.h
1257 */
1258
1259/****************************/
1260/* Flow Handler Definitions */
1261/****************************/
1262
1263/**
1264 * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
1265 * Addresses are offsets from device's PCI hardware base address.
1266 */
1267#define IWM_FH_MEM_LOWER_BOUND                   (0x1000)
1268#define IWM_FH_MEM_UPPER_BOUND                   (0x2000)
1269
1270/**
1271 * Keep-Warm (KW) buffer base address.
1272 *
1273 * Driver must allocate a 4KByte buffer that is for keeping the
1274 * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
1275 * DRAM access when doing Txing or Rxing.  The dummy accesses prevent host
1276 * from going into a power-savings mode that would cause higher DRAM latency,
1277 * and possible data over/under-runs, before all Tx/Rx is complete.
1278 *
1279 * Driver loads IWM_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
1280 * of the buffer, which must be 4K aligned.  Once this is set up, the device
1281 * automatically invokes keep-warm accesses when normal accesses might not
1282 * be sufficient to maintain fast DRAM response.
1283 *
1284 * Bit fields:
1285 *  31-0:  Keep-warm buffer physical base address [35:4], must be 4K aligned
1286 */
1287#define IWM_FH_KW_MEM_ADDR_REG		     (IWM_FH_MEM_LOWER_BOUND + 0x97C)
1288
1289
1290/**
1291 * TFD Circular Buffers Base (CBBC) addresses
1292 *
1293 * Device has 16 base pointer registers, one for each of 16 host-DRAM-resident
1294 * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
1295 * (see struct iwm_tfd_frame).  These 16 pointer registers are offset by 0x04
1296 * bytes from one another.  Each TFD circular buffer in DRAM must be 256-byte
1297 * aligned (address bits 0-7 must be 0).
1298 * Later devices have 20 (5000 series) or 30 (higher) queues, but the registers
1299 * for them are in different places.
1300 *
1301 * Bit fields in each pointer register:
1302 *  27-0: TFD CB physical base address [35:8], must be 256-byte aligned
1303 */
1304#define IWM_FH_MEM_CBBC_0_15_LOWER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0x9D0)
1305#define IWM_FH_MEM_CBBC_0_15_UPPER_BOUN		(IWM_FH_MEM_LOWER_BOUND + 0xA10)
1306#define IWM_FH_MEM_CBBC_16_19_LOWER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0xBF0)
1307#define IWM_FH_MEM_CBBC_16_19_UPPER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0xC00)
1308#define IWM_FH_MEM_CBBC_20_31_LOWER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0xB20)
1309#define IWM_FH_MEM_CBBC_20_31_UPPER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0xB80)
1310
1311/* Find TFD CB base pointer for given queue */
1312static inline unsigned int IWM_FH_MEM_CBBC_QUEUE(unsigned int chnl)
1313{
1314	if (chnl < 16)
1315		return IWM_FH_MEM_CBBC_0_15_LOWER_BOUND + 4 * chnl;
1316	if (chnl < 20)
1317		return IWM_FH_MEM_CBBC_16_19_LOWER_BOUND + 4 * (chnl - 16);
1318	return IWM_FH_MEM_CBBC_20_31_LOWER_BOUND + 4 * (chnl - 20);
1319}
1320
1321
1322/**
1323 * Rx SRAM Control and Status Registers (RSCSR)
1324 *
1325 * These registers provide handshake between driver and device for the Rx queue
1326 * (this queue handles *all* command responses, notifications, Rx data, etc.
1327 * sent from uCode to host driver).  Unlike Tx, there is only one Rx
1328 * queue, and only one Rx DMA/FIFO channel.  Also unlike Tx, which can
1329 * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
1330 * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
1331 * mapping between RBDs and RBs.
1332 *
1333 * Driver must allocate host DRAM memory for the following, and set the
1334 * physical address of each into device registers:
1335 *
1336 * 1)  Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
1337 *     entries (although any power of 2, up to 4096, is selectable by driver).
1338 *     Each entry (1 dword) points to a receive buffer (RB) of consistent size
1339 *     (typically 4K, although 8K or 16K are also selectable by driver).
1340 *     Driver sets up RB size and number of RBDs in the CB via Rx config
1341 *     register IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG.
1342 *
1343 *     Bit fields within one RBD:
1344 *     27-0:  Receive Buffer physical address bits [35:8], 256-byte aligned
1345 *
1346 *     Driver sets physical address [35:8] of base of RBD circular buffer
1347 *     into IWM_FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
1348 *
1349 * 2)  Rx status buffer, 8 bytes, in which uCode indicates which Rx Buffers
1350 *     (RBs) have been filled, via a "write pointer", actually the index of
1351 *     the RB's corresponding RBD within the circular buffer.  Driver sets
1352 *     physical address [35:4] into IWM_FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
1353 *
1354 *     Bit fields in lower dword of Rx status buffer (upper dword not used
1355 *     by driver:
1356 *     31-12:  Not used by driver
1357 *     11- 0:  Index of last filled Rx buffer descriptor
1358 *             (device writes, driver reads this value)
1359 *
1360 * As the driver prepares Receive Buffers (RBs) for device to fill, driver must
1361 * enter pointers to these RBs into contiguous RBD circular buffer entries,
1362 * and update the device's "write" index register,
1363 * IWM_FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
1364 *
1365 * This "write" index corresponds to the *next* RBD that the driver will make
1366 * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
1367 * the circular buffer.  This value should initially be 0 (before preparing any
1368 * RBs), should be 8 after preparing the first 8 RBs (for example), and must
1369 * wrap back to 0 at the end of the circular buffer (but don't wrap before
1370 * "read" index has advanced past 1!  See below).
1371 * NOTE:  DEVICE EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
1372 *
1373 * As the device fills RBs (referenced from contiguous RBDs within the circular
1374 * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
1375 * to tell the driver the index of the latest filled RBD.  The driver must
1376 * read this "read" index from DRAM after receiving an Rx interrupt from device
1377 *
1378 * The driver must also internally keep track of a third index, which is the
1379 * next RBD to process.  When receiving an Rx interrupt, driver should process
1380 * all filled but unprocessed RBs up to, but not including, the RB
1381 * corresponding to the "read" index.  For example, if "read" index becomes "1",
1382 * driver may process the RB pointed to by RBD 0.  Depending on volume of
1383 * traffic, there may be many RBs to process.
1384 *
1385 * If read index == write index, device thinks there is no room to put new data.
1386 * Due to this, the maximum number of filled RBs is 255, instead of 256.  To
1387 * be safe, make sure that there is a gap of at least 2 RBDs between "write"
1388 * and "read" indexes; that is, make sure that there are no more than 254
1389 * buffers waiting to be filled.
1390 */
1391#define IWM_FH_MEM_RSCSR_LOWER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0xBC0)
1392#define IWM_FH_MEM_RSCSR_UPPER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0xC00)
1393#define IWM_FH_MEM_RSCSR_CHNL0		(IWM_FH_MEM_RSCSR_LOWER_BOUND)
1394
1395/**
1396 * Physical base address of 8-byte Rx Status buffer.
1397 * Bit fields:
1398 *  31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
1399 */
1400#define IWM_FH_RSCSR_CHNL0_STTS_WPTR_REG	(IWM_FH_MEM_RSCSR_CHNL0)
1401
1402/**
1403 * Physical base address of Rx Buffer Descriptor Circular Buffer.
1404 * Bit fields:
1405 *  27-0:  RBD CD physical base address [35:8], must be 256-byte aligned.
1406 */
1407#define IWM_FH_RSCSR_CHNL0_RBDCB_BASE_REG	(IWM_FH_MEM_RSCSR_CHNL0 + 0x004)
1408
1409/**
1410 * Rx write pointer (index, really!).
1411 * Bit fields:
1412 *  11-0:  Index of driver's most recent prepared-to-be-filled RBD, + 1.
1413 *         NOTE:  For 256-entry circular buffer, use only bits [7:0].
1414 */
1415#define IWM_FH_RSCSR_CHNL0_RBDCB_WPTR_REG	(IWM_FH_MEM_RSCSR_CHNL0 + 0x008)
1416#define IWM_FH_RSCSR_CHNL0_WPTR		(IWM_FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
1417
1418#define IWM_FW_RSCSR_CHNL0_RXDCB_RDPTR_REG	(IWM_FH_MEM_RSCSR_CHNL0 + 0x00c)
1419#define IWM_FH_RSCSR_CHNL0_RDPTR		IWM_FW_RSCSR_CHNL0_RXDCB_RDPTR_REG
1420
1421/**
1422 * Rx Config/Status Registers (RCSR)
1423 * Rx Config Reg for channel 0 (only channel used)
1424 *
1425 * Driver must initialize IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
1426 * normal operation (see bit fields).
1427 *
1428 * Clearing IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
1429 * Driver should poll IWM_FH_MEM_RSSR_RX_STATUS_REG	for
1430 * IWM_FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
1431 *
1432 * Bit fields:
1433 * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
1434 *        '10' operate normally
1435 * 29-24: reserved
1436 * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
1437 *        min "5" for 32 RBDs, max "12" for 4096 RBDs.
1438 * 19-18: reserved
1439 * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
1440 *        '10' 12K, '11' 16K.
1441 * 15-14: reserved
1442 * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
1443 * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
1444 *        typical value 0x10 (about 1/2 msec)
1445 *  3- 0: reserved
1446 */
1447#define IWM_FH_MEM_RCSR_LOWER_BOUND      (IWM_FH_MEM_LOWER_BOUND + 0xC00)
1448#define IWM_FH_MEM_RCSR_UPPER_BOUND      (IWM_FH_MEM_LOWER_BOUND + 0xCC0)
1449#define IWM_FH_MEM_RCSR_CHNL0            (IWM_FH_MEM_RCSR_LOWER_BOUND)
1450
1451#define IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG	(IWM_FH_MEM_RCSR_CHNL0)
1452#define IWM_FH_MEM_RCSR_CHNL0_RBDCB_WPTR	(IWM_FH_MEM_RCSR_CHNL0 + 0x8)
1453#define IWM_FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ	(IWM_FH_MEM_RCSR_CHNL0 + 0x10)
1454
1455#define IWM_FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MSK (0x00000FF0) /* bits 4-11 */
1456#define IWM_FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MSK   (0x00001000) /* bits 12 */
1457#define IWM_FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK (0x00008000) /* bit 15 */
1458#define IWM_FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MSK   (0x00030000) /* bits 16-17 */
1459#define IWM_FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MSK (0x00F00000) /* bits 20-23 */
1460#define IWM_FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MSK (0xC0000000) /* bits 30-31*/
1461
1462#define IWM_FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS	(20)
1463#define IWM_FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS	(4)
1464#define IWM_RX_RB_TIMEOUT	(0x11)
1465
1466#define IWM_FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL         (0x00000000)
1467#define IWM_FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL     (0x40000000)
1468#define IWM_FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL        (0x80000000)
1469
1470#define IWM_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K    (0x00000000)
1471#define IWM_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K    (0x00010000)
1472#define IWM_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K   (0x00020000)
1473#define IWM_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K   (0x00030000)
1474
1475#define IWM_FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY              (0x00000004)
1476#define IWM_FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL    (0x00000000)
1477#define IWM_FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL  (0x00001000)
1478
1479/**
1480 * Rx Shared Status Registers (RSSR)
1481 *
1482 * After stopping Rx DMA channel (writing 0 to
1483 * IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG), driver must poll
1484 * IWM_FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
1485 *
1486 * Bit fields:
1487 *  24:  1 = Channel 0 is idle
1488 *
1489 * IWM_FH_MEM_RSSR_SHARED_CTRL_REG and IWM_FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV
1490 * contain default values that should not be altered by the driver.
1491 */
1492#define IWM_FH_MEM_RSSR_LOWER_BOUND     (IWM_FH_MEM_LOWER_BOUND + 0xC40)
1493#define IWM_FH_MEM_RSSR_UPPER_BOUND     (IWM_FH_MEM_LOWER_BOUND + 0xD00)
1494
1495#define IWM_FH_MEM_RSSR_SHARED_CTRL_REG (IWM_FH_MEM_RSSR_LOWER_BOUND)
1496#define IWM_FH_MEM_RSSR_RX_STATUS_REG	(IWM_FH_MEM_RSSR_LOWER_BOUND + 0x004)
1497#define IWM_FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV\
1498					(IWM_FH_MEM_RSSR_LOWER_BOUND + 0x008)
1499
1500#define IWM_FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE	(0x01000000)
1501
1502#define IWM_FH_MEM_TFDIB_REG1_ADDR_BITSHIFT	28
1503
1504/* TFDB  Area - TFDs buffer table */
1505#define IWM_FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK      (0xFFFFFFFF)
1506#define IWM_FH_TFDIB_LOWER_BOUND       (IWM_FH_MEM_LOWER_BOUND + 0x900)
1507#define IWM_FH_TFDIB_UPPER_BOUND       (IWM_FH_MEM_LOWER_BOUND + 0x958)
1508#define IWM_FH_TFDIB_CTRL0_REG(_chnl)  (IWM_FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl))
1509#define IWM_FH_TFDIB_CTRL1_REG(_chnl)  (IWM_FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl) + 0x4)
1510
1511/**
1512 * Transmit DMA Channel Control/Status Registers (TCSR)
1513 *
1514 * Device has one configuration register for each of 8 Tx DMA/FIFO channels
1515 * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
1516 * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
1517 *
1518 * To use a Tx DMA channel, driver must initialize its
1519 * IWM_FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
1520 *
1521 * IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1522 * IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
1523 *
1524 * All other bits should be 0.
1525 *
1526 * Bit fields:
1527 * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
1528 *        '10' operate normally
1529 * 29- 4: Reserved, set to "0"
1530 *     3: Enable internal DMA requests (1, normal operation), disable (0)
1531 *  2- 0: Reserved, set to "0"
1532 */
1533#define IWM_FH_TCSR_LOWER_BOUND  (IWM_FH_MEM_LOWER_BOUND + 0xD00)
1534#define IWM_FH_TCSR_UPPER_BOUND  (IWM_FH_MEM_LOWER_BOUND + 0xE60)
1535
1536/* Find Control/Status reg for given Tx DMA/FIFO channel */
1537#define IWM_FH_TCSR_CHNL_NUM                            (8)
1538
1539/* TCSR: tx_config register values */
1540#define IWM_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl)	\
1541		(IWM_FH_TCSR_LOWER_BOUND + 0x20 * (_chnl))
1542#define IWM_FH_TCSR_CHNL_TX_CREDIT_REG(_chnl)	\
1543		(IWM_FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x4)
1544#define IWM_FH_TCSR_CHNL_TX_BUF_STS_REG(_chnl)	\
1545		(IWM_FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x8)
1546
1547#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF	(0x00000000)
1548#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRV	(0x00000001)
1549
1550#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	(0x00000000)
1551#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE		(0x00000008)
1552
1553#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT	(0x00000000)
1554#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD	(0x00100000)
1555#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD	(0x00200000)
1556
1557#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT	(0x00000000)
1558#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD	(0x00400000)
1559#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD	(0x00800000)
1560
1561#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE		(0x00000000)
1562#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF	(0x40000000)
1563#define IWM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE		(0x80000000)
1564
1565#define IWM_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY	(0x00000000)
1566#define IWM_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT	(0x00002000)
1567#define IWM_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID	(0x00000003)
1568
1569#define IWM_FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM		(20)
1570#define IWM_FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX		(12)
1571
1572/**
1573 * Tx Shared Status Registers (TSSR)
1574 *
1575 * After stopping Tx DMA channel (writing 0 to
1576 * IWM_FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
1577 * IWM_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
1578 * (channel's buffers empty | no pending requests).
1579 *
1580 * Bit fields:
1581 * 31-24:  1 = Channel buffers empty (channel 7:0)
1582 * 23-16:  1 = No pending requests (channel 7:0)
1583 */
1584#define IWM_FH_TSSR_LOWER_BOUND		(IWM_FH_MEM_LOWER_BOUND + 0xEA0)
1585#define IWM_FH_TSSR_UPPER_BOUND		(IWM_FH_MEM_LOWER_BOUND + 0xEC0)
1586
1587#define IWM_FH_TSSR_TX_STATUS_REG	(IWM_FH_TSSR_LOWER_BOUND + 0x010)
1588
1589/**
1590 * Bit fields for TSSR(Tx Shared Status & Control) error status register:
1591 * 31:  Indicates an address error when accessed to internal memory
1592 *	uCode/driver must write "1" in order to clear this flag
1593 * 30:  Indicates that Host did not send the expected number of dwords to FH
1594 *	uCode/driver must write "1" in order to clear this flag
1595 * 16-9:Each status bit is for one channel. Indicates that an (Error) ActDMA
1596 *	command was received from the scheduler while the TRB was already full
1597 *	with previous command
1598 *	uCode/driver must write "1" in order to clear this flag
1599 * 7-0: Each status bit indicates a channel's TxCredit error. When an error
1600 *	bit is set, it indicates that the FH has received a full indication
1601 *	from the RTC TxFIFO and the current value of the TxCredit counter was
1602 *	not equal to zero. This mean that the credit mechanism was not
1603 *	synchronized to the TxFIFO status
1604 *	uCode/driver must write "1" in order to clear this flag
1605 */
1606#define IWM_FH_TSSR_TX_ERROR_REG	(IWM_FH_TSSR_LOWER_BOUND + 0x018)
1607#define IWM_FH_TSSR_TX_MSG_CONFIG_REG	(IWM_FH_TSSR_LOWER_BOUND + 0x008)
1608
1609#define IWM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) ((1 << (_chnl)) << 16)
1610
1611/* Tx service channels */
1612#define IWM_FH_SRVC_CHNL		(9)
1613#define IWM_FH_SRVC_LOWER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0x9C8)
1614#define IWM_FH_SRVC_UPPER_BOUND	(IWM_FH_MEM_LOWER_BOUND + 0x9D0)
1615#define IWM_FH_SRVC_CHNL_SRAM_ADDR_REG(_chnl) \
1616		(IWM_FH_SRVC_LOWER_BOUND + ((_chnl) - 9) * 0x4)
1617
1618#define IWM_FH_TX_CHICKEN_BITS_REG	(IWM_FH_MEM_LOWER_BOUND + 0xE98)
1619#define IWM_FH_TX_TRB_REG(_chan)	(IWM_FH_MEM_LOWER_BOUND + 0x958 + \
1620					(_chan) * 4)
1621
1622/* Instruct FH to increment the retry count of a packet when
1623 * it is brought from the memory to TX-FIFO
1624 */
1625#define IWM_FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN	(0x00000002)
1626
1627#define IWM_RX_QUEUE_SIZE                         256
1628#define IWM_RX_QUEUE_MASK                         255
1629#define IWM_RX_QUEUE_SIZE_LOG                     8
1630
1631/*
1632 * RX related structures and functions
1633 */
1634#define IWM_RX_FREE_BUFFERS 64
1635#define IWM_RX_LOW_WATERMARK 8
1636
1637/**
1638 * struct iwm_rb_status - reseve buffer status
1639 * 	host memory mapped FH registers
1640 * @closed_rb_num [0:11] - Indicates the index of the RB which was closed
1641 * @closed_fr_num [0:11] - Indicates the index of the RX Frame which was closed
1642 * @finished_rb_num [0:11] - Indicates the index of the current RB
1643 * 	in which the last frame was written to
1644 * @finished_fr_num [0:11] - Indicates the index of the RX Frame
1645 * 	which was transferred
1646 */
1647struct iwm_rb_status {
1648	uint16_t closed_rb_num;
1649	uint16_t closed_fr_num;
1650	uint16_t finished_rb_num;
1651	uint16_t finished_fr_nam;
1652	uint32_t unused;
1653} __packed;
1654
1655
1656#define IWM_TFD_QUEUE_SIZE_MAX		(256)
1657#define IWM_TFD_QUEUE_SIZE_BC_DUP	(64)
1658#define IWM_TFD_QUEUE_BC_SIZE		(IWM_TFD_QUEUE_SIZE_MAX + \
1659					IWM_TFD_QUEUE_SIZE_BC_DUP)
1660#define IWM_TX_DMA_MASK        DMA_BIT_MASK(36)
1661#define IWM_NUM_OF_TBS		20
1662
1663static inline uint8_t iwm_get_dma_hi_addr(bus_addr_t addr)
1664{
1665	return (sizeof(addr) > sizeof(uint32_t) ? (addr >> 16) >> 16 : 0) & 0xF;
1666}
1667/**
1668 * struct iwm_tfd_tb transmit buffer descriptor within transmit frame descriptor
1669 *
1670 * This structure contains dma address and length of transmission address
1671 *
1672 * @lo: low [31:0] portion of the dma address of TX buffer
1673 * 	every even is unaligned on 16 bit boundary
1674 * @hi_n_len 0-3 [35:32] portion of dma
1675 *	     4-15 length of the tx buffer
1676 */
1677struct iwm_tfd_tb {
1678	uint32_t lo;
1679	uint16_t hi_n_len;
1680} __packed;
1681
1682/**
1683 * struct iwm_tfd
1684 *
1685 * Transmit Frame Descriptor (TFD)
1686 *
1687 * @ __reserved1[3] reserved
1688 * @ num_tbs 0-4 number of active tbs
1689 *	     5   reserved
1690 * 	     6-7 padding (not used)
1691 * @ tbs[20]	transmit frame buffer descriptors
1692 * @ __pad 	padding
1693 *
1694 * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
1695 * Both driver and device share these circular buffers, each of which must be
1696 * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes
1697 *
1698 * Driver must indicate the physical address of the base of each
1699 * circular buffer via the IWM_FH_MEM_CBBC_QUEUE registers.
1700 *
1701 * Each TFD contains pointer/size information for up to 20 data buffers
1702 * in host DRAM.  These buffers collectively contain the (one) frame described
1703 * by the TFD.  Each buffer must be a single contiguous block of memory within
1704 * itself, but buffers may be scattered in host DRAM.  Each buffer has max size
1705 * of (4K - 4).  The concatenates all of a TFD's buffers into a single
1706 * Tx frame, up to 8 KBytes in size.
1707 *
1708 * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
1709 */
1710struct iwm_tfd {
1711	uint8_t __reserved1[3];
1712	uint8_t num_tbs;
1713	struct iwm_tfd_tb tbs[IWM_NUM_OF_TBS];
1714	uint32_t __pad;
1715} __packed;
1716
1717/* Keep Warm Size */
1718#define IWM_KW_SIZE 0x1000	/* 4k */
1719
1720/* Fixed (non-configurable) rx data from phy */
1721
1722/**
1723 * struct iwm_agn_schedq_bc_tbl scheduler byte count table
1724 *	base physical address provided by IWM_SCD_DRAM_BASE_ADDR
1725 * @tfd_offset  0-12 - tx command byte count
1726 *	       12-16 - station index
1727 */
1728struct iwm_agn_scd_bc_tbl {
1729	uint16_t tfd_offset[IWM_TFD_QUEUE_BC_SIZE];
1730} __packed;
1731
1732/*
1733 * END iwl-fh.h
1734 */
1735
1736/*
1737 * BEGIN mvm/fw-api.h
1738 */
1739
1740/* Maximum number of Tx queues. */
1741#define IWM_MVM_MAX_QUEUES	31
1742
1743/* Tx queue numbers */
1744enum {
1745	IWM_MVM_OFFCHANNEL_QUEUE = 8,
1746	IWM_MVM_CMD_QUEUE = 9,
1747	IWM_MVM_AUX_QUEUE = 15,
1748};
1749
1750enum iwm_mvm_tx_fifo {
1751	IWM_MVM_TX_FIFO_BK = 0,
1752	IWM_MVM_TX_FIFO_BE,
1753	IWM_MVM_TX_FIFO_VI,
1754	IWM_MVM_TX_FIFO_VO,
1755	IWM_MVM_TX_FIFO_MCAST = 5,
1756	IWM_MVM_TX_FIFO_CMD = 7,
1757};
1758
1759#define IWM_MVM_STATION_COUNT	16
1760
1761/* commands */
1762enum {
1763	IWM_MVM_ALIVE = 0x1,
1764	IWM_REPLY_ERROR = 0x2,
1765
1766	IWM_INIT_COMPLETE_NOTIF = 0x4,
1767
1768	/* PHY context commands */
1769	IWM_PHY_CONTEXT_CMD = 0x8,
1770	IWM_DBG_CFG = 0x9,
1771
1772	/* UMAC scan commands */
1773	IWM_SCAN_ITERATION_COMPLETE_UMAC = 0xb5,
1774	IWM_SCAN_CFG_CMD = 0xc,
1775	IWM_SCAN_REQ_UMAC = 0xd,
1776	IWM_SCAN_ABORT_UMAC = 0xe,
1777	IWM_SCAN_COMPLETE_UMAC = 0xf,
1778
1779	/* station table */
1780	IWM_ADD_STA_KEY = 0x17,
1781	IWM_ADD_STA = 0x18,
1782	IWM_REMOVE_STA = 0x19,
1783
1784	/* TX */
1785	IWM_TX_CMD = 0x1c,
1786	IWM_TXPATH_FLUSH = 0x1e,
1787	IWM_MGMT_MCAST_KEY = 0x1f,
1788
1789	/* scheduler config */
1790	IWM_SCD_QUEUE_CFG = 0x1d,
1791
1792	/* global key */
1793	IWM_WEP_KEY = 0x20,
1794
1795	/* MAC and Binding commands */
1796	IWM_MAC_CONTEXT_CMD = 0x28,
1797	IWM_TIME_EVENT_CMD = 0x29, /* both CMD and response */
1798	IWM_TIME_EVENT_NOTIFICATION = 0x2a,
1799	IWM_BINDING_CONTEXT_CMD = 0x2b,
1800	IWM_TIME_QUOTA_CMD = 0x2c,
1801	IWM_NON_QOS_TX_COUNTER_CMD = 0x2d,
1802
1803	IWM_LQ_CMD = 0x4e,
1804
1805	/* paging block to FW cpu2 */
1806	IWM_FW_PAGING_BLOCK_CMD = 0x4f,
1807
1808	/* Scan offload */
1809	IWM_SCAN_OFFLOAD_REQUEST_CMD = 0x51,
1810	IWM_SCAN_OFFLOAD_ABORT_CMD = 0x52,
1811	IWM_HOT_SPOT_CMD = 0x53,
1812	IWM_SCAN_OFFLOAD_COMPLETE = 0x6d,
1813	IWM_SCAN_OFFLOAD_UPDATE_PROFILES_CMD = 0x6e,
1814	IWM_SCAN_OFFLOAD_CONFIG_CMD = 0x6f,
1815	IWM_MATCH_FOUND_NOTIFICATION = 0xd9,
1816	IWM_SCAN_ITERATION_COMPLETE = 0xe7,
1817
1818	/* Phy */
1819	IWM_PHY_CONFIGURATION_CMD = 0x6a,
1820	IWM_CALIB_RES_NOTIF_PHY_DB = 0x6b,
1821	/* IWM_PHY_DB_CMD = 0x6c, */
1822
1823	/* Power - legacy power table command */
1824	IWM_POWER_TABLE_CMD = 0x77,
1825	IWM_PSM_UAPSD_AP_MISBEHAVING_NOTIFICATION = 0x78,
1826
1827	/* Thermal Throttling*/
1828	IWM_REPLY_THERMAL_MNG_BACKOFF = 0x7e,
1829
1830	/* Scanning */
1831	IWM_SCAN_ABORT_CMD = 0x81,
1832	IWM_SCAN_START_NOTIFICATION = 0x82,
1833	IWM_SCAN_RESULTS_NOTIFICATION = 0x83,
1834
1835	/* NVM */
1836	IWM_NVM_ACCESS_CMD = 0x88,
1837
1838	IWM_SET_CALIB_DEFAULT_CMD = 0x8e,
1839
1840	IWM_BEACON_NOTIFICATION = 0x90,
1841	IWM_BEACON_TEMPLATE_CMD = 0x91,
1842	IWM_TX_ANT_CONFIGURATION_CMD = 0x98,
1843	IWM_BT_CONFIG = 0x9b,
1844	IWM_STATISTICS_NOTIFICATION = 0x9d,
1845	IWM_REDUCE_TX_POWER_CMD = 0x9f,
1846
1847	/* RF-KILL commands and notifications */
1848	IWM_CARD_STATE_CMD = 0xa0,
1849	IWM_CARD_STATE_NOTIFICATION = 0xa1,
1850
1851	IWM_MISSED_BEACONS_NOTIFICATION = 0xa2,
1852
1853	IWM_MFUART_LOAD_NOTIFICATION = 0xb1,
1854
1855	/* Power - new power table command */
1856	IWM_MAC_PM_POWER_TABLE = 0xa9,
1857
1858	IWM_REPLY_RX_PHY_CMD = 0xc0,
1859	IWM_REPLY_RX_MPDU_CMD = 0xc1,
1860	IWM_BA_NOTIF = 0xc5,
1861
1862	/* Location Aware Regulatory */
1863	IWM_MCC_UPDATE_CMD = 0xc8,
1864	IWM_MCC_CHUB_UPDATE_CMD = 0xc9,
1865
1866	/* BT Coex */
1867	IWM_BT_COEX_PRIO_TABLE = 0xcc,
1868	IWM_BT_COEX_PROT_ENV = 0xcd,
1869	IWM_BT_PROFILE_NOTIFICATION = 0xce,
1870	IWM_BT_COEX_CI = 0x5d,
1871
1872	IWM_REPLY_SF_CFG_CMD = 0xd1,
1873	IWM_REPLY_BEACON_FILTERING_CMD = 0xd2,
1874
1875	/* DTS measurements */
1876	IWM_CMD_DTS_MEASUREMENT_TRIGGER = 0xdc,
1877	IWM_DTS_MEASUREMENT_NOTIFICATION = 0xdd,
1878
1879	IWM_REPLY_DEBUG_CMD = 0xf0,
1880	IWM_DEBUG_LOG_MSG = 0xf7,
1881
1882	IWM_MCAST_FILTER_CMD = 0xd0,
1883
1884	/* D3 commands/notifications */
1885	IWM_D3_CONFIG_CMD = 0xd3,
1886	IWM_PROT_OFFLOAD_CONFIG_CMD = 0xd4,
1887	IWM_OFFLOADS_QUERY_CMD = 0xd5,
1888	IWM_REMOTE_WAKE_CONFIG_CMD = 0xd6,
1889
1890	/* for WoWLAN in particular */
1891	IWM_WOWLAN_PATTERNS = 0xe0,
1892	IWM_WOWLAN_CONFIGURATION = 0xe1,
1893	IWM_WOWLAN_TSC_RSC_PARAM = 0xe2,
1894	IWM_WOWLAN_TKIP_PARAM = 0xe3,
1895	IWM_WOWLAN_KEK_KCK_MATERIAL = 0xe4,
1896	IWM_WOWLAN_GET_STATUSES = 0xe5,
1897	IWM_WOWLAN_TX_POWER_PER_DB = 0xe6,
1898
1899	/* and for NetDetect */
1900	IWM_NET_DETECT_CONFIG_CMD = 0x54,
1901	IWM_NET_DETECT_PROFILES_QUERY_CMD = 0x56,
1902	IWM_NET_DETECT_PROFILES_CMD = 0x57,
1903	IWM_NET_DETECT_HOTSPOTS_CMD = 0x58,
1904	IWM_NET_DETECT_HOTSPOTS_QUERY_CMD = 0x59,
1905
1906	IWM_REPLY_MAX = 0xff,
1907};
1908
1909enum iwm_phy_ops_subcmd_ids {
1910	IWM_CMD_DTS_MEASUREMENT_TRIGGER_WIDE = 0x0,
1911	IWM_CTDP_CONFIG_CMD = 0x03,
1912	IWM_TEMP_REPORTING_THRESHOLDS_CMD = 0x04,
1913	IWM_CT_KILL_NOTIFICATION = 0xFE,
1914	IWM_DTS_MEASUREMENT_NOTIF_WIDE = 0xFF,
1915};
1916
1917/* command groups */
1918enum {
1919	IWM_LEGACY_GROUP = 0x0,
1920	IWM_LONG_GROUP = 0x1,
1921	IWM_SYSTEM_GROUP = 0x2,
1922	IWM_MAC_CONF_GROUP = 0x3,
1923	IWM_PHY_OPS_GROUP = 0x4,
1924	IWM_DATA_PATH_GROUP = 0x5,
1925	IWM_PROT_OFFLOAD_GROUP = 0xb,
1926};
1927
1928/**
1929 * struct iwm_cmd_response - generic response struct for most commands
1930 * @status: status of the command asked, changes for each one
1931 */
1932struct iwm_cmd_response {
1933	uint32_t status;
1934};
1935
1936/*
1937 * struct iwm_tx_ant_cfg_cmd
1938 * @valid: valid antenna configuration
1939 */
1940struct iwm_tx_ant_cfg_cmd {
1941	uint32_t valid;
1942} __packed;
1943
1944/**
1945 * struct iwm_reduce_tx_power_cmd - TX power reduction command
1946 * IWM_REDUCE_TX_POWER_CMD = 0x9f
1947 * @flags: (reserved for future implementation)
1948 * @mac_context_id: id of the mac ctx for which we are reducing TX power.
1949 * @pwr_restriction: TX power restriction in dBms.
1950 */
1951struct iwm_reduce_tx_power_cmd {
1952	uint8_t flags;
1953	uint8_t mac_context_id;
1954	uint16_t pwr_restriction;
1955} __packed; /* IWM_TX_REDUCED_POWER_API_S_VER_1 */
1956
1957/*
1958 * Calibration control struct.
1959 * Sent as part of the phy configuration command.
1960 * @flow_trigger: bitmap for which calibrations to perform according to
1961 *		flow triggers.
1962 * @event_trigger: bitmap for which calibrations to perform according to
1963 *		event triggers.
1964 */
1965struct iwm_calib_ctrl {
1966	uint32_t flow_trigger;
1967	uint32_t event_trigger;
1968} __packed;
1969
1970/* This enum defines the bitmap of various calibrations to enable in both
1971 * init ucode and runtime ucode through IWM_CALIBRATION_CFG_CMD.
1972 */
1973enum iwm_calib_cfg {
1974	IWM_CALIB_CFG_XTAL_IDX			= (1 << 0),
1975	IWM_CALIB_CFG_TEMPERATURE_IDX		= (1 << 1),
1976	IWM_CALIB_CFG_VOLTAGE_READ_IDX		= (1 << 2),
1977	IWM_CALIB_CFG_PAPD_IDX			= (1 << 3),
1978	IWM_CALIB_CFG_TX_PWR_IDX		= (1 << 4),
1979	IWM_CALIB_CFG_DC_IDX			= (1 << 5),
1980	IWM_CALIB_CFG_BB_FILTER_IDX		= (1 << 6),
1981	IWM_CALIB_CFG_LO_LEAKAGE_IDX		= (1 << 7),
1982	IWM_CALIB_CFG_TX_IQ_IDX			= (1 << 8),
1983	IWM_CALIB_CFG_TX_IQ_SKEW_IDX		= (1 << 9),
1984	IWM_CALIB_CFG_RX_IQ_IDX			= (1 << 10),
1985	IWM_CALIB_CFG_RX_IQ_SKEW_IDX		= (1 << 11),
1986	IWM_CALIB_CFG_SENSITIVITY_IDX		= (1 << 12),
1987	IWM_CALIB_CFG_CHAIN_NOISE_IDX		= (1 << 13),
1988	IWM_CALIB_CFG_DISCONNECTED_ANT_IDX	= (1 << 14),
1989	IWM_CALIB_CFG_ANT_COUPLING_IDX		= (1 << 15),
1990	IWM_CALIB_CFG_DAC_IDX			= (1 << 16),
1991	IWM_CALIB_CFG_ABS_IDX			= (1 << 17),
1992	IWM_CALIB_CFG_AGC_IDX			= (1 << 18),
1993};
1994
1995/*
1996 * Phy configuration command.
1997 */
1998struct iwm_phy_cfg_cmd {
1999	uint32_t	phy_cfg;
2000	struct iwm_calib_ctrl calib_control;
2001} __packed;
2002
2003#define IWM_PHY_CFG_RADIO_TYPE	((1 << 0) | (1 << 1))
2004#define IWM_PHY_CFG_RADIO_STEP	((1 << 2) | (1 << 3))
2005#define IWM_PHY_CFG_RADIO_DASH	((1 << 4) | (1 << 5))
2006#define IWM_PHY_CFG_PRODUCT_NUMBER	((1 << 6) | (1 << 7))
2007#define IWM_PHY_CFG_TX_CHAIN_A	(1 << 8)
2008#define IWM_PHY_CFG_TX_CHAIN_B	(1 << 9)
2009#define IWM_PHY_CFG_TX_CHAIN_C	(1 << 10)
2010#define IWM_PHY_CFG_RX_CHAIN_A	(1 << 12)
2011#define IWM_PHY_CFG_RX_CHAIN_B	(1 << 13)
2012#define IWM_PHY_CFG_RX_CHAIN_C	(1 << 14)
2013
2014
2015/* Target of the IWM_NVM_ACCESS_CMD */
2016enum {
2017	IWM_NVM_ACCESS_TARGET_CACHE = 0,
2018	IWM_NVM_ACCESS_TARGET_OTP = 1,
2019	IWM_NVM_ACCESS_TARGET_EEPROM = 2,
2020};
2021
2022/* Section types for IWM_NVM_ACCESS_CMD */
2023enum {
2024	IWM_NVM_SECTION_TYPE_SW = 1,
2025	IWM_NVM_SECTION_TYPE_REGULATORY = 3,
2026	IWM_NVM_SECTION_TYPE_CALIBRATION = 4,
2027	IWM_NVM_SECTION_TYPE_PRODUCTION = 5,
2028	IWM_NVM_SECTION_TYPE_MAC_OVERRIDE = 11,
2029	IWM_NVM_SECTION_TYPE_PHY_SKU = 12,
2030	IWM_NVM_MAX_NUM_SECTIONS = 13,
2031};
2032
2033/**
2034 * struct iwm_nvm_access_cmd_ver2 - Request the device to send an NVM section
2035 * @op_code: 0 - read, 1 - write
2036 * @target: IWM_NVM_ACCESS_TARGET_*
2037 * @type: IWM_NVM_SECTION_TYPE_*
2038 * @offset: offset in bytes into the section
2039 * @length: in bytes, to read/write
2040 * @data: if write operation, the data to write. On read its empty
2041 */
2042struct iwm_nvm_access_cmd {
2043	uint8_t op_code;
2044	uint8_t target;
2045	uint16_t type;
2046	uint16_t offset;
2047	uint16_t length;
2048	uint8_t data[];
2049} __packed; /* IWM_NVM_ACCESS_CMD_API_S_VER_2 */
2050
2051#define IWM_NUM_OF_FW_PAGING_BLOCKS 33 /* 32 for data and 1 block for CSS */
2052
2053/*
2054 * struct iwm_fw_paging_cmd - paging layout
2055 *
2056 * (IWM_FW_PAGING_BLOCK_CMD = 0x4f)
2057 *
2058 * Send to FW the paging layout in the driver.
2059 *
2060 * @flags: various flags for the command
2061 * @block_size: the block size in powers of 2
2062 * @block_num: number of blocks specified in the command.
2063 * @device_phy_addr: virtual addresses from device side
2064*/
2065struct iwm_fw_paging_cmd {
2066	uint32_t flags;
2067	uint32_t block_size;
2068	uint32_t block_num;
2069	uint32_t device_phy_addr[IWM_NUM_OF_FW_PAGING_BLOCKS];
2070} __packed; /* IWM_FW_PAGING_BLOCK_CMD_API_S_VER_1 */
2071
2072/*
2073 * Fw items ID's
2074 *
2075 * @IWM_FW_ITEM_ID_PAGING: Address of the pages that the FW will upload
2076 *      download
2077 */
2078enum iwm_fw_item_id {
2079	IWM_FW_ITEM_ID_PAGING = 3,
2080};
2081
2082/*
2083 * struct iwm_fw_get_item_cmd - get an item from the fw
2084 */
2085struct iwm_fw_get_item_cmd {
2086	uint32_t item_id;
2087} __packed; /* IWM_FW_GET_ITEM_CMD_API_S_VER_1 */
2088
2089/**
2090 * struct iwm_nvm_access_resp_ver2 - response to IWM_NVM_ACCESS_CMD
2091 * @offset: offset in bytes into the section
2092 * @length: in bytes, either how much was written or read
2093 * @type: IWM_NVM_SECTION_TYPE_*
2094 * @status: 0 for success, fail otherwise
2095 * @data: if read operation, the data returned. Empty on write.
2096 */
2097struct iwm_nvm_access_resp {
2098	uint16_t offset;
2099	uint16_t length;
2100	uint16_t type;
2101	uint16_t status;
2102	uint8_t data[];
2103} __packed; /* IWM_NVM_ACCESS_CMD_RESP_API_S_VER_2 */
2104
2105/* IWM_MVM_ALIVE 0x1 */
2106
2107/* alive response is_valid values */
2108#define IWM_ALIVE_RESP_UCODE_OK	(1 << 0)
2109#define IWM_ALIVE_RESP_RFKILL	(1 << 1)
2110
2111/* alive response ver_type values */
2112enum {
2113	IWM_FW_TYPE_HW = 0,
2114	IWM_FW_TYPE_PROT = 1,
2115	IWM_FW_TYPE_AP = 2,
2116	IWM_FW_TYPE_WOWLAN = 3,
2117	IWM_FW_TYPE_TIMING = 4,
2118	IWM_FW_TYPE_WIPAN = 5
2119};
2120
2121/* alive response ver_subtype values */
2122enum {
2123	IWM_FW_SUBTYPE_FULL_FEATURE = 0,
2124	IWM_FW_SUBTYPE_BOOTSRAP = 1, /* Not valid */
2125	IWM_FW_SUBTYPE_REDUCED = 2,
2126	IWM_FW_SUBTYPE_ALIVE_ONLY = 3,
2127	IWM_FW_SUBTYPE_WOWLAN = 4,
2128	IWM_FW_SUBTYPE_AP_SUBTYPE = 5,
2129	IWM_FW_SUBTYPE_WIPAN = 6,
2130	IWM_FW_SUBTYPE_INITIALIZE = 9
2131};
2132
2133#define IWM_ALIVE_STATUS_ERR 0xDEAD
2134#define IWM_ALIVE_STATUS_OK 0xCAFE
2135
2136#define IWM_ALIVE_FLG_RFKILL	(1 << 0)
2137
2138struct iwm_mvm_alive_resp_ver1 {
2139	uint16_t status;
2140	uint16_t flags;
2141	uint8_t ucode_minor;
2142	uint8_t ucode_major;
2143	uint16_t id;
2144	uint8_t api_minor;
2145	uint8_t api_major;
2146	uint8_t ver_subtype;
2147	uint8_t ver_type;
2148	uint8_t mac;
2149	uint8_t opt;
2150	uint16_t reserved2;
2151	uint32_t timestamp;
2152	uint32_t error_event_table_ptr;	/* SRAM address for error log */
2153	uint32_t log_event_table_ptr;	/* SRAM address for event log */
2154	uint32_t cpu_register_ptr;
2155	uint32_t dbgm_config_ptr;
2156	uint32_t alive_counter_ptr;
2157	uint32_t scd_base_ptr;		/* SRAM address for SCD */
2158} __packed; /* IWM_ALIVE_RES_API_S_VER_1 */
2159
2160struct iwm_mvm_alive_resp_ver2 {
2161	uint16_t status;
2162	uint16_t flags;
2163	uint8_t ucode_minor;
2164	uint8_t ucode_major;
2165	uint16_t id;
2166	uint8_t api_minor;
2167	uint8_t api_major;
2168	uint8_t ver_subtype;
2169	uint8_t ver_type;
2170	uint8_t mac;
2171	uint8_t opt;
2172	uint16_t reserved2;
2173	uint32_t timestamp;
2174	uint32_t error_event_table_ptr;	/* SRAM address for error log */
2175	uint32_t log_event_table_ptr;	/* SRAM address for LMAC event log */
2176	uint32_t cpu_register_ptr;
2177	uint32_t dbgm_config_ptr;
2178	uint32_t alive_counter_ptr;
2179	uint32_t scd_base_ptr;		/* SRAM address for SCD */
2180	uint32_t st_fwrd_addr;		/* pointer to Store and forward */
2181	uint32_t st_fwrd_size;
2182	uint8_t umac_minor;		/* UMAC version: minor */
2183	uint8_t umac_major;		/* UMAC version: major */
2184	uint16_t umac_id;		/* UMAC version: id */
2185	uint32_t error_info_addr;	/* SRAM address for UMAC error log */
2186	uint32_t dbg_print_buff_addr;
2187} __packed; /* ALIVE_RES_API_S_VER_2 */
2188
2189struct iwm_mvm_alive_resp {
2190	uint16_t status;
2191	uint16_t flags;
2192	uint32_t ucode_minor;
2193	uint32_t ucode_major;
2194	uint8_t ver_subtype;
2195	uint8_t ver_type;
2196	uint8_t mac;
2197	uint8_t opt;
2198	uint32_t timestamp;
2199	uint32_t error_event_table_ptr;	/* SRAM address for error log */
2200	uint32_t log_event_table_ptr;	/* SRAM address for LMAC event log */
2201	uint32_t cpu_register_ptr;
2202	uint32_t dbgm_config_ptr;
2203	uint32_t alive_counter_ptr;
2204	uint32_t scd_base_ptr;		/* SRAM address for SCD */
2205	uint32_t st_fwrd_addr;		/* pointer to Store and forward */
2206	uint32_t st_fwrd_size;
2207	uint32_t umac_minor;		/* UMAC version: minor */
2208	uint32_t umac_major;		/* UMAC version: major */
2209	uint32_t error_info_addr;	/* SRAM address for UMAC error log */
2210	uint32_t dbg_print_buff_addr;
2211} __packed; /* ALIVE_RES_API_S_VER_3 */
2212
2213/* Error response/notification */
2214enum {
2215	IWM_FW_ERR_UNKNOWN_CMD = 0x0,
2216	IWM_FW_ERR_INVALID_CMD_PARAM = 0x1,
2217	IWM_FW_ERR_SERVICE = 0x2,
2218	IWM_FW_ERR_ARC_MEMORY = 0x3,
2219	IWM_FW_ERR_ARC_CODE = 0x4,
2220	IWM_FW_ERR_WATCH_DOG = 0x5,
2221	IWM_FW_ERR_WEP_GRP_KEY_INDX = 0x10,
2222	IWM_FW_ERR_WEP_KEY_SIZE = 0x11,
2223	IWM_FW_ERR_OBSOLETE_FUNC = 0x12,
2224	IWM_FW_ERR_UNEXPECTED = 0xFE,
2225	IWM_FW_ERR_FATAL = 0xFF
2226};
2227
2228/**
2229 * struct iwm_error_resp - FW error indication
2230 * ( IWM_REPLY_ERROR = 0x2 )
2231 * @error_type: one of IWM_FW_ERR_*
2232 * @cmd_id: the command ID for which the error occurred
2233 * @bad_cmd_seq_num: sequence number of the erroneous command
2234 * @error_service: which service created the error, applicable only if
2235 *	error_type = 2, otherwise 0
2236 * @timestamp: TSF in usecs.
2237 */
2238struct iwm_error_resp {
2239	uint32_t error_type;
2240	uint8_t cmd_id;
2241	uint8_t reserved1;
2242	uint16_t bad_cmd_seq_num;
2243	uint32_t error_service;
2244	uint64_t timestamp;
2245} __packed;
2246
2247
2248/* Common PHY, MAC and Bindings definitions */
2249
2250#define IWM_MAX_MACS_IN_BINDING	(3)
2251#define IWM_MAX_BINDINGS		(4)
2252#define IWM_AUX_BINDING_INDEX	(3)
2253#define IWM_MAX_PHYS		(4)
2254
2255/* Used to extract ID and color from the context dword */
2256#define IWM_FW_CTXT_ID_POS	  (0)
2257#define IWM_FW_CTXT_ID_MSK	  (0xff << IWM_FW_CTXT_ID_POS)
2258#define IWM_FW_CTXT_COLOR_POS (8)
2259#define IWM_FW_CTXT_COLOR_MSK (0xff << IWM_FW_CTXT_COLOR_POS)
2260#define IWM_FW_CTXT_INVALID	  (0xffffffff)
2261
2262#define IWM_FW_CMD_ID_AND_COLOR(_id, _color) ((_id << IWM_FW_CTXT_ID_POS) |\
2263					  (_color << IWM_FW_CTXT_COLOR_POS))
2264
2265/* Possible actions on PHYs, MACs and Bindings */
2266enum {
2267	IWM_FW_CTXT_ACTION_STUB = 0,
2268	IWM_FW_CTXT_ACTION_ADD,
2269	IWM_FW_CTXT_ACTION_MODIFY,
2270	IWM_FW_CTXT_ACTION_REMOVE,
2271	IWM_FW_CTXT_ACTION_NUM
2272}; /* COMMON_CONTEXT_ACTION_API_E_VER_1 */
2273
2274/* Time Events */
2275
2276/* Time Event types, according to MAC type */
2277enum iwm_time_event_type {
2278	/* BSS Station Events */
2279	IWM_TE_BSS_STA_AGGRESSIVE_ASSOC,
2280	IWM_TE_BSS_STA_ASSOC,
2281	IWM_TE_BSS_EAP_DHCP_PROT,
2282	IWM_TE_BSS_QUIET_PERIOD,
2283
2284	/* P2P Device Events */
2285	IWM_TE_P2P_DEVICE_DISCOVERABLE,
2286	IWM_TE_P2P_DEVICE_LISTEN,
2287	IWM_TE_P2P_DEVICE_ACTION_SCAN,
2288	IWM_TE_P2P_DEVICE_FULL_SCAN,
2289
2290	/* P2P Client Events */
2291	IWM_TE_P2P_CLIENT_AGGRESSIVE_ASSOC,
2292	IWM_TE_P2P_CLIENT_ASSOC,
2293	IWM_TE_P2P_CLIENT_QUIET_PERIOD,
2294
2295	/* P2P GO Events */
2296	IWM_TE_P2P_GO_ASSOC_PROT,
2297	IWM_TE_P2P_GO_REPETITIVE_NOA,
2298	IWM_TE_P2P_GO_CT_WINDOW,
2299
2300	/* WiDi Sync Events */
2301	IWM_TE_WIDI_TX_SYNC,
2302
2303	IWM_TE_MAX
2304}; /* IWM_MAC_EVENT_TYPE_API_E_VER_1 */
2305
2306
2307
2308/* Time event - defines for command API v1 */
2309
2310/*
2311 * @IWM_TE_V1_FRAG_NONE: fragmentation of the time event is NOT allowed.
2312 * @IWM_TE_V1_FRAG_SINGLE: fragmentation of the time event is allowed, but only
2313 *	the first fragment is scheduled.
2314 * @IWM_TE_V1_FRAG_DUAL: fragmentation of the time event is allowed, but only
2315 *	the first 2 fragments are scheduled.
2316 * @IWM_TE_V1_FRAG_ENDLESS: fragmentation of the time event is allowed, and any
2317 *	number of fragments are valid.
2318 *
2319 * Other than the constant defined above, specifying a fragmentation value 'x'
2320 * means that the event can be fragmented but only the first 'x' will be
2321 * scheduled.
2322 */
2323enum {
2324	IWM_TE_V1_FRAG_NONE = 0,
2325	IWM_TE_V1_FRAG_SINGLE = 1,
2326	IWM_TE_V1_FRAG_DUAL = 2,
2327	IWM_TE_V1_FRAG_ENDLESS = 0xffffffff
2328};
2329
2330/* If a Time Event can be fragmented, this is the max number of fragments */
2331#define IWM_TE_V1_FRAG_MAX_MSK		0x0fffffff
2332/* Repeat the time event endlessly (until removed) */
2333#define IWM_TE_V1_REPEAT_ENDLESS	0xffffffff
2334/* If a Time Event has bounded repetitions, this is the maximal value */
2335#define IWM_TE_V1_REPEAT_MAX_MSK_V1	0x0fffffff
2336
2337/* Time Event dependencies: none, on another TE, or in a specific time */
2338enum {
2339	IWM_TE_V1_INDEPENDENT		= 0,
2340	IWM_TE_V1_DEP_OTHER		= (1 << 0),
2341	IWM_TE_V1_DEP_TSF		= (1 << 1),
2342	IWM_TE_V1_EVENT_SOCIOPATHIC	= (1 << 2),
2343}; /* IWM_MAC_EVENT_DEPENDENCY_POLICY_API_E_VER_2 */
2344
2345/*
2346 * @IWM_TE_V1_NOTIF_NONE: no notifications
2347 * @IWM_TE_V1_NOTIF_HOST_EVENT_START: request/receive notification on event start
2348 * @IWM_TE_V1_NOTIF_HOST_EVENT_END:request/receive notification on event end
2349 * @IWM_TE_V1_NOTIF_INTERNAL_EVENT_START: internal FW use
2350 * @IWM_TE_V1_NOTIF_INTERNAL_EVENT_END: internal FW use.
2351 * @IWM_TE_V1_NOTIF_HOST_FRAG_START: request/receive notification on frag start
2352 * @IWM_TE_V1_NOTIF_HOST_FRAG_END:request/receive notification on frag end
2353 * @IWM_TE_V1_NOTIF_INTERNAL_FRAG_START: internal FW use.
2354 * @IWM_TE_V1_NOTIF_INTERNAL_FRAG_END: internal FW use.
2355 *
2356 * Supported Time event notifications configuration.
2357 * A notification (both event and fragment) includes a status indicating weather
2358 * the FW was able to schedule the event or not. For fragment start/end
2359 * notification the status is always success. There is no start/end fragment
2360 * notification for monolithic events.
2361 */
2362enum {
2363	IWM_TE_V1_NOTIF_NONE = 0,
2364	IWM_TE_V1_NOTIF_HOST_EVENT_START = (1 << 0),
2365	IWM_TE_V1_NOTIF_HOST_EVENT_END = (1 << 1),
2366	IWM_TE_V1_NOTIF_INTERNAL_EVENT_START = (1 << 2),
2367	IWM_TE_V1_NOTIF_INTERNAL_EVENT_END = (1 << 3),
2368	IWM_TE_V1_NOTIF_HOST_FRAG_START = (1 << 4),
2369	IWM_TE_V1_NOTIF_HOST_FRAG_END = (1 << 5),
2370	IWM_TE_V1_NOTIF_INTERNAL_FRAG_START = (1 << 6),
2371	IWM_TE_V1_NOTIF_INTERNAL_FRAG_END = (1 << 7),
2372	IWM_T2_V2_START_IMMEDIATELY = (1 << 11),
2373}; /* IWM_MAC_EVENT_ACTION_API_E_VER_2 */
2374
2375/* Time event - defines for command API */
2376
2377/*
2378 * @IWM_TE_V2_FRAG_NONE: fragmentation of the time event is NOT allowed.
2379 * @IWM_TE_V2_FRAG_SINGLE: fragmentation of the time event is allowed, but only
2380 *  the first fragment is scheduled.
2381 * @IWM_TE_V2_FRAG_DUAL: fragmentation of the time event is allowed, but only
2382 *  the first 2 fragments are scheduled.
2383 * @IWM_TE_V2_FRAG_ENDLESS: fragmentation of the time event is allowed, and any
2384 *  number of fragments are valid.
2385 *
2386 * Other than the constant defined above, specifying a fragmentation value 'x'
2387 * means that the event can be fragmented but only the first 'x' will be
2388 * scheduled.
2389 */
2390enum {
2391	IWM_TE_V2_FRAG_NONE = 0,
2392	IWM_TE_V2_FRAG_SINGLE = 1,
2393	IWM_TE_V2_FRAG_DUAL = 2,
2394	IWM_TE_V2_FRAG_MAX = 0xfe,
2395	IWM_TE_V2_FRAG_ENDLESS = 0xff
2396};
2397
2398/* Repeat the time event endlessly (until removed) */
2399#define IWM_TE_V2_REPEAT_ENDLESS	0xff
2400/* If a Time Event has bounded repetitions, this is the maximal value */
2401#define IWM_TE_V2_REPEAT_MAX	0xfe
2402
2403#define IWM_TE_V2_PLACEMENT_POS	12
2404#define IWM_TE_V2_ABSENCE_POS	15
2405
2406/* Time event policy values
2407 * A notification (both event and fragment) includes a status indicating weather
2408 * the FW was able to schedule the event or not. For fragment start/end
2409 * notification the status is always success. There is no start/end fragment
2410 * notification for monolithic events.
2411 *
2412 * @IWM_TE_V2_DEFAULT_POLICY: independent, social, present, unoticable
2413 * @IWM_TE_V2_NOTIF_HOST_EVENT_START: request/receive notification on event start
2414 * @IWM_TE_V2_NOTIF_HOST_EVENT_END:request/receive notification on event end
2415 * @IWM_TE_V2_NOTIF_INTERNAL_EVENT_START: internal FW use
2416 * @IWM_TE_V2_NOTIF_INTERNAL_EVENT_END: internal FW use.
2417 * @IWM_TE_V2_NOTIF_HOST_FRAG_START: request/receive notification on frag start
2418 * @IWM_TE_V2_NOTIF_HOST_FRAG_END:request/receive notification on frag end
2419 * @IWM_TE_V2_NOTIF_INTERNAL_FRAG_START: internal FW use.
2420 * @IWM_TE_V2_NOTIF_INTERNAL_FRAG_END: internal FW use.
2421 * @IWM_TE_V2_DEP_OTHER: depends on another time event
2422 * @IWM_TE_V2_DEP_TSF: depends on a specific time
2423 * @IWM_TE_V2_EVENT_SOCIOPATHIC: can't co-exist with other events of tha same MAC
2424 * @IWM_TE_V2_ABSENCE: are we present or absent during the Time Event.
2425 */
2426enum {
2427	IWM_TE_V2_DEFAULT_POLICY = 0x0,
2428
2429	/* notifications (event start/stop, fragment start/stop) */
2430	IWM_TE_V2_NOTIF_HOST_EVENT_START = (1 << 0),
2431	IWM_TE_V2_NOTIF_HOST_EVENT_END = (1 << 1),
2432	IWM_TE_V2_NOTIF_INTERNAL_EVENT_START = (1 << 2),
2433	IWM_TE_V2_NOTIF_INTERNAL_EVENT_END = (1 << 3),
2434
2435	IWM_TE_V2_NOTIF_HOST_FRAG_START = (1 << 4),
2436	IWM_TE_V2_NOTIF_HOST_FRAG_END = (1 << 5),
2437	IWM_TE_V2_NOTIF_INTERNAL_FRAG_START = (1 << 6),
2438	IWM_TE_V2_NOTIF_INTERNAL_FRAG_END = (1 << 7),
2439
2440	IWM_TE_V2_NOTIF_MSK = 0xff,
2441
2442	/* placement characteristics */
2443	IWM_TE_V2_DEP_OTHER = (1 << IWM_TE_V2_PLACEMENT_POS),
2444	IWM_TE_V2_DEP_TSF = (1 << (IWM_TE_V2_PLACEMENT_POS + 1)),
2445	IWM_TE_V2_EVENT_SOCIOPATHIC = (1 << (IWM_TE_V2_PLACEMENT_POS + 2)),
2446
2447	/* are we present or absent during the Time Event. */
2448	IWM_TE_V2_ABSENCE = (1 << IWM_TE_V2_ABSENCE_POS),
2449};
2450
2451/**
2452 * struct iwm_time_event_cmd_api - configuring Time Events
2453 * with struct IWM_MAC_TIME_EVENT_DATA_API_S_VER_2 (see also
2454 * with version 1. determined by IWM_UCODE_TLV_FLAGS)
2455 * ( IWM_TIME_EVENT_CMD = 0x29 )
2456 * @id_and_color: ID and color of the relevant MAC
2457 * @action: action to perform, one of IWM_FW_CTXT_ACTION_*
2458 * @id: this field has two meanings, depending on the action:
2459 *	If the action is ADD, then it means the type of event to add.
2460 *	For all other actions it is the unique event ID assigned when the
2461 *	event was added by the FW.
2462 * @apply_time: When to start the Time Event (in GP2)
2463 * @max_delay: maximum delay to event's start (apply time), in TU
2464 * @depends_on: the unique ID of the event we depend on (if any)
2465 * @interval: interval between repetitions, in TU
2466 * @duration: duration of event in TU
2467 * @repeat: how many repetitions to do, can be IWM_TE_REPEAT_ENDLESS
2468 * @max_frags: maximal number of fragments the Time Event can be divided to
2469 * @policy: defines whether uCode shall notify the host or other uCode modules
2470 *	on event and/or fragment start and/or end
2471 *	using one of IWM_TE_INDEPENDENT, IWM_TE_DEP_OTHER, IWM_TE_DEP_TSF
2472 *	IWM_TE_EVENT_SOCIOPATHIC
2473 *	using IWM_TE_ABSENCE and using IWM_TE_NOTIF_*
2474 */
2475struct iwm_time_event_cmd {
2476	/* COMMON_INDEX_HDR_API_S_VER_1 */
2477	uint32_t id_and_color;
2478	uint32_t action;
2479	uint32_t id;
2480	/* IWM_MAC_TIME_EVENT_DATA_API_S_VER_2 */
2481	uint32_t apply_time;
2482	uint32_t max_delay;
2483	uint32_t depends_on;
2484	uint32_t interval;
2485	uint32_t duration;
2486	uint8_t repeat;
2487	uint8_t max_frags;
2488	uint16_t policy;
2489} __packed; /* IWM_MAC_TIME_EVENT_CMD_API_S_VER_2 */
2490
2491/**
2492 * struct iwm_time_event_resp - response structure to iwm_time_event_cmd
2493 * @status: bit 0 indicates success, all others specify errors
2494 * @id: the Time Event type
2495 * @unique_id: the unique ID assigned (in ADD) or given (others) to the TE
2496 * @id_and_color: ID and color of the relevant MAC
2497 */
2498struct iwm_time_event_resp {
2499	uint32_t status;
2500	uint32_t id;
2501	uint32_t unique_id;
2502	uint32_t id_and_color;
2503} __packed; /* IWM_MAC_TIME_EVENT_RSP_API_S_VER_1 */
2504
2505/**
2506 * struct iwm_time_event_notif - notifications of time event start/stop
2507 * ( IWM_TIME_EVENT_NOTIFICATION = 0x2a )
2508 * @timestamp: action timestamp in GP2
2509 * @session_id: session's unique id
2510 * @unique_id: unique id of the Time Event itself
2511 * @id_and_color: ID and color of the relevant MAC
2512 * @action: one of IWM_TE_NOTIF_START or IWM_TE_NOTIF_END
2513 * @status: true if scheduled, false otherwise (not executed)
2514 */
2515struct iwm_time_event_notif {
2516	uint32_t timestamp;
2517	uint32_t session_id;
2518	uint32_t unique_id;
2519	uint32_t id_and_color;
2520	uint32_t action;
2521	uint32_t status;
2522} __packed; /* IWM_MAC_TIME_EVENT_NTFY_API_S_VER_1 */
2523
2524
2525/* Bindings and Time Quota */
2526
2527/**
2528 * struct iwm_binding_cmd - configuring bindings
2529 * ( IWM_BINDING_CONTEXT_CMD = 0x2b )
2530 * @id_and_color: ID and color of the relevant Binding
2531 * @action: action to perform, one of IWM_FW_CTXT_ACTION_*
2532 * @macs: array of MAC id and colors which belong to the binding
2533 * @phy: PHY id and color which belongs to the binding
2534 */
2535struct iwm_binding_cmd {
2536	/* COMMON_INDEX_HDR_API_S_VER_1 */
2537	uint32_t id_and_color;
2538	uint32_t action;
2539	/* IWM_BINDING_DATA_API_S_VER_1 */
2540	uint32_t macs[IWM_MAX_MACS_IN_BINDING];
2541	uint32_t phy;
2542} __packed; /* IWM_BINDING_CMD_API_S_VER_1 */
2543
2544/* The maximal number of fragments in the FW's schedule session */
2545#define IWM_MVM_MAX_QUOTA 128
2546
2547/**
2548 * struct iwm_time_quota_data - configuration of time quota per binding
2549 * @id_and_color: ID and color of the relevant Binding
2550 * @quota: absolute time quota in TU. The scheduler will try to divide the
2551 *	remainig quota (after Time Events) according to this quota.
2552 * @max_duration: max uninterrupted context duration in TU
2553 */
2554struct iwm_time_quota_data {
2555	uint32_t id_and_color;
2556	uint32_t quota;
2557	uint32_t max_duration;
2558} __packed; /* IWM_TIME_QUOTA_DATA_API_S_VER_1 */
2559
2560/**
2561 * struct iwm_time_quota_cmd - configuration of time quota between bindings
2562 * ( IWM_TIME_QUOTA_CMD = 0x2c )
2563 * @quotas: allocations per binding
2564 */
2565struct iwm_time_quota_cmd {
2566	struct iwm_time_quota_data quotas[IWM_MAX_BINDINGS];
2567} __packed; /* IWM_TIME_QUOTA_ALLOCATION_CMD_API_S_VER_1 */
2568
2569
2570/* PHY context */
2571
2572/* Supported bands */
2573#define IWM_PHY_BAND_5  (0)
2574#define IWM_PHY_BAND_24 (1)
2575
2576/* Supported channel width, vary if there is VHT support */
2577#define IWM_PHY_VHT_CHANNEL_MODE20	(0x0)
2578#define IWM_PHY_VHT_CHANNEL_MODE40	(0x1)
2579#define IWM_PHY_VHT_CHANNEL_MODE80	(0x2)
2580#define IWM_PHY_VHT_CHANNEL_MODE160	(0x3)
2581
2582/*
2583 * Control channel position:
2584 * For legacy set bit means upper channel, otherwise lower.
2585 * For VHT - bit-2 marks if the control is lower/upper relative to center-freq
2586 *   bits-1:0 mark the distance from the center freq. for 20Mhz, offset is 0.
2587 *                                   center_freq
2588 *                                        |
2589 * 40Mhz                          |_______|_______|
2590 * 80Mhz                  |_______|_______|_______|_______|
2591 * 160Mhz |_______|_______|_______|_______|_______|_______|_______|_______|
2592 * code      011     010     001     000  |  100     101     110    111
2593 */
2594#define IWM_PHY_VHT_CTRL_POS_1_BELOW  (0x0)
2595#define IWM_PHY_VHT_CTRL_POS_2_BELOW  (0x1)
2596#define IWM_PHY_VHT_CTRL_POS_3_BELOW  (0x2)
2597#define IWM_PHY_VHT_CTRL_POS_4_BELOW  (0x3)
2598#define IWM_PHY_VHT_CTRL_POS_1_ABOVE  (0x4)
2599#define IWM_PHY_VHT_CTRL_POS_2_ABOVE  (0x5)
2600#define IWM_PHY_VHT_CTRL_POS_3_ABOVE  (0x6)
2601#define IWM_PHY_VHT_CTRL_POS_4_ABOVE  (0x7)
2602
2603/*
2604 * @band: IWM_PHY_BAND_*
2605 * @channel: channel number
2606 * @width: PHY_[VHT|LEGACY]_CHANNEL_*
2607 * @ctrl channel: PHY_[VHT|LEGACY]_CTRL_*
2608 */
2609struct iwm_fw_channel_info {
2610	uint8_t band;
2611	uint8_t channel;
2612	uint8_t width;
2613	uint8_t ctrl_pos;
2614} __packed;
2615
2616#define IWM_PHY_RX_CHAIN_DRIVER_FORCE_POS	(0)
2617#define IWM_PHY_RX_CHAIN_DRIVER_FORCE_MSK \
2618	(0x1 << IWM_PHY_RX_CHAIN_DRIVER_FORCE_POS)
2619#define IWM_PHY_RX_CHAIN_VALID_POS		(1)
2620#define IWM_PHY_RX_CHAIN_VALID_MSK \
2621	(0x7 << IWM_PHY_RX_CHAIN_VALID_POS)
2622#define IWM_PHY_RX_CHAIN_FORCE_SEL_POS	(4)
2623#define IWM_PHY_RX_CHAIN_FORCE_SEL_MSK \
2624	(0x7 << IWM_PHY_RX_CHAIN_FORCE_SEL_POS)
2625#define IWM_PHY_RX_CHAIN_FORCE_MIMO_SEL_POS	(7)
2626#define IWM_PHY_RX_CHAIN_FORCE_MIMO_SEL_MSK \
2627	(0x7 << IWM_PHY_RX_CHAIN_FORCE_MIMO_SEL_POS)
2628#define IWM_PHY_RX_CHAIN_CNT_POS		(10)
2629#define IWM_PHY_RX_CHAIN_CNT_MSK \
2630	(0x3 << IWM_PHY_RX_CHAIN_CNT_POS)
2631#define IWM_PHY_RX_CHAIN_MIMO_CNT_POS	(12)
2632#define IWM_PHY_RX_CHAIN_MIMO_CNT_MSK \
2633	(0x3 << IWM_PHY_RX_CHAIN_MIMO_CNT_POS)
2634#define IWM_PHY_RX_CHAIN_MIMO_FORCE_POS	(14)
2635#define IWM_PHY_RX_CHAIN_MIMO_FORCE_MSK \
2636	(0x1 << IWM_PHY_RX_CHAIN_MIMO_FORCE_POS)
2637
2638/* TODO: fix the value, make it depend on firmware at runtime? */
2639#define IWM_NUM_PHY_CTX	3
2640
2641/* TODO: complete missing documentation */
2642/**
2643 * struct iwm_phy_context_cmd - config of the PHY context
2644 * ( IWM_PHY_CONTEXT_CMD = 0x8 )
2645 * @id_and_color: ID and color of the relevant Binding
2646 * @action: action to perform, one of IWM_FW_CTXT_ACTION_*
2647 * @apply_time: 0 means immediate apply and context switch.
2648 *	other value means apply new params after X usecs
2649 * @tx_param_color: ???
2650 * @channel_info:
2651 * @txchain_info: ???
2652 * @rxchain_info: ???
2653 * @acquisition_data: ???
2654 * @dsp_cfg_flags: set to 0
2655 */
2656struct iwm_phy_context_cmd {
2657	/* COMMON_INDEX_HDR_API_S_VER_1 */
2658	uint32_t id_and_color;
2659	uint32_t action;
2660	/* IWM_PHY_CONTEXT_DATA_API_S_VER_1 */
2661	uint32_t apply_time;
2662	uint32_t tx_param_color;
2663	struct iwm_fw_channel_info ci;
2664	uint32_t txchain_info;
2665	uint32_t rxchain_info;
2666	uint32_t acquisition_data;
2667	uint32_t dsp_cfg_flags;
2668} __packed; /* IWM_PHY_CONTEXT_CMD_API_VER_1 */
2669
2670#define IWM_RX_INFO_PHY_CNT 8
2671#define IWM_RX_INFO_ENERGY_ANT_ABC_IDX 1
2672#define IWM_RX_INFO_ENERGY_ANT_A_MSK 0x000000ff
2673#define IWM_RX_INFO_ENERGY_ANT_B_MSK 0x0000ff00
2674#define IWM_RX_INFO_ENERGY_ANT_C_MSK 0x00ff0000
2675#define IWM_RX_INFO_ENERGY_ANT_A_POS 0
2676#define IWM_RX_INFO_ENERGY_ANT_B_POS 8
2677#define IWM_RX_INFO_ENERGY_ANT_C_POS 16
2678
2679#define IWM_RX_INFO_AGC_IDX 1
2680#define IWM_RX_INFO_RSSI_AB_IDX 2
2681#define IWM_OFDM_AGC_A_MSK 0x0000007f
2682#define IWM_OFDM_AGC_A_POS 0
2683#define IWM_OFDM_AGC_B_MSK 0x00003f80
2684#define IWM_OFDM_AGC_B_POS 7
2685#define IWM_OFDM_AGC_CODE_MSK 0x3fe00000
2686#define IWM_OFDM_AGC_CODE_POS 20
2687#define IWM_OFDM_RSSI_INBAND_A_MSK 0x00ff
2688#define IWM_OFDM_RSSI_A_POS 0
2689#define IWM_OFDM_RSSI_ALLBAND_A_MSK 0xff00
2690#define IWM_OFDM_RSSI_ALLBAND_A_POS 8
2691#define IWM_OFDM_RSSI_INBAND_B_MSK 0xff0000
2692#define IWM_OFDM_RSSI_B_POS 16
2693#define IWM_OFDM_RSSI_ALLBAND_B_MSK 0xff000000
2694#define IWM_OFDM_RSSI_ALLBAND_B_POS 24
2695
2696/**
2697 * struct iwm_rx_phy_info - phy info
2698 * (IWM_REPLY_RX_PHY_CMD = 0xc0)
2699 * @non_cfg_phy_cnt: non configurable DSP phy data byte count
2700 * @cfg_phy_cnt: configurable DSP phy data byte count
2701 * @stat_id: configurable DSP phy data set ID
2702 * @reserved1:
2703 * @system_timestamp: GP2  at on air rise
2704 * @timestamp: TSF at on air rise
2705 * @beacon_time_stamp: beacon at on-air rise
2706 * @phy_flags: general phy flags: band, modulation, ...
2707 * @channel: channel number
2708 * @non_cfg_phy_buf: for various implementations of non_cfg_phy
2709 * @rate_n_flags: IWM_RATE_MCS_*
2710 * @byte_count: frame's byte-count
2711 * @frame_time: frame's time on the air, based on byte count and frame rate
2712 *	calculation
2713 * @mac_active_msk: what MACs were active when the frame was received
2714 *
2715 * Before each Rx, the device sends this data. It contains PHY information
2716 * about the reception of the packet.
2717 */
2718struct iwm_rx_phy_info {
2719	uint8_t non_cfg_phy_cnt;
2720	uint8_t cfg_phy_cnt;
2721	uint8_t stat_id;
2722	uint8_t reserved1;
2723	uint32_t system_timestamp;
2724	uint64_t timestamp;
2725	uint32_t beacon_time_stamp;
2726	uint16_t phy_flags;
2727#define IWM_PHY_INFO_FLAG_SHPREAMBLE	(1 << 2)
2728	uint16_t channel;
2729	uint32_t non_cfg_phy[IWM_RX_INFO_PHY_CNT];
2730	uint8_t rate;
2731	uint8_t rflags;
2732	uint16_t xrflags;
2733	uint32_t byte_count;
2734	uint16_t mac_active_msk;
2735	uint16_t frame_time;
2736} __packed;
2737
2738struct iwm_rx_mpdu_res_start {
2739	uint16_t byte_count;
2740	uint16_t reserved;
2741} __packed;
2742
2743/**
2744 * enum iwm_rx_phy_flags - to parse %iwm_rx_phy_info phy_flags
2745 * @IWM_RX_RES_PHY_FLAGS_BAND_24: true if the packet was received on 2.4 band
2746 * @IWM_RX_RES_PHY_FLAGS_MOD_CCK:
2747 * @IWM_RX_RES_PHY_FLAGS_SHORT_PREAMBLE: true if packet's preamble was short
2748 * @IWM_RX_RES_PHY_FLAGS_NARROW_BAND:
2749 * @IWM_RX_RES_PHY_FLAGS_ANTENNA: antenna on which the packet was received
2750 * @IWM_RX_RES_PHY_FLAGS_AGG: set if the packet was part of an A-MPDU
2751 * @IWM_RX_RES_PHY_FLAGS_OFDM_HT: The frame was an HT frame
2752 * @IWM_RX_RES_PHY_FLAGS_OFDM_GF: The frame used GF preamble
2753 * @IWM_RX_RES_PHY_FLAGS_OFDM_VHT: The frame was a VHT frame
2754 */
2755enum iwm_rx_phy_flags {
2756	IWM_RX_RES_PHY_FLAGS_BAND_24		= (1 << 0),
2757	IWM_RX_RES_PHY_FLAGS_MOD_CCK		= (1 << 1),
2758	IWM_RX_RES_PHY_FLAGS_SHORT_PREAMBLE	= (1 << 2),
2759	IWM_RX_RES_PHY_FLAGS_NARROW_BAND	= (1 << 3),
2760	IWM_RX_RES_PHY_FLAGS_ANTENNA		= (0x7 << 4),
2761	IWM_RX_RES_PHY_FLAGS_ANTENNA_POS	= 4,
2762	IWM_RX_RES_PHY_FLAGS_AGG		= (1 << 7),
2763	IWM_RX_RES_PHY_FLAGS_OFDM_HT		= (1 << 8),
2764	IWM_RX_RES_PHY_FLAGS_OFDM_GF		= (1 << 9),
2765	IWM_RX_RES_PHY_FLAGS_OFDM_VHT		= (1 << 10),
2766};
2767
2768/**
2769 * enum iwm_mvm_rx_status - written by fw for each Rx packet
2770 * @IWM_RX_MPDU_RES_STATUS_CRC_OK: CRC is fine
2771 * @IWM_RX_MPDU_RES_STATUS_OVERRUN_OK: there was no RXE overflow
2772 * @IWM_RX_MPDU_RES_STATUS_SRC_STA_FOUND:
2773 * @IWM_RX_MPDU_RES_STATUS_KEY_VALID:
2774 * @IWM_RX_MPDU_RES_STATUS_KEY_PARAM_OK:
2775 * @IWM_RX_MPDU_RES_STATUS_ICV_OK: ICV is fine, if not, the packet is destroyed
2776 * @IWM_RX_MPDU_RES_STATUS_MIC_OK: used for CCM alg only. TKIP MIC is checked
2777 *	in the driver.
2778 * @IWM_RX_MPDU_RES_STATUS_TTAK_OK: TTAK is fine
2779 * @IWM_RX_MPDU_RES_STATUS_MNG_FRAME_REPLAY_ERR:  valid for alg = CCM_CMAC or
2780 *	alg = CCM only. Checks replay attack for 11w frames. Relevant only if
2781 *	%IWM_RX_MPDU_RES_STATUS_ROBUST_MNG_FRAME is set.
2782 * @IWM_RX_MPDU_RES_STATUS_SEC_NO_ENC: this frame is not encrypted
2783 * @IWM_RX_MPDU_RES_STATUS_SEC_WEP_ENC: this frame is encrypted using WEP
2784 * @IWM_RX_MPDU_RES_STATUS_SEC_CCM_ENC: this frame is encrypted using CCM
2785 * @IWM_RX_MPDU_RES_STATUS_SEC_TKIP_ENC: this frame is encrypted using TKIP
2786 * @IWM_RX_MPDU_RES_STATUS_SEC_CCM_CMAC_ENC: this frame is encrypted using CCM_CMAC
2787 * @IWM_RX_MPDU_RES_STATUS_SEC_ENC_ERR: this frame couldn't be decrypted
2788 * @IWM_RX_MPDU_RES_STATUS_SEC_ENC_MSK: bitmask of the encryption algorithm
2789 * @IWM_RX_MPDU_RES_STATUS_DEC_DONE: this frame has been successfully decrypted
2790 * @IWM_RX_MPDU_RES_STATUS_PROTECT_FRAME_BIT_CMP:
2791 * @IWM_RX_MPDU_RES_STATUS_EXT_IV_BIT_CMP:
2792 * @IWM_RX_MPDU_RES_STATUS_KEY_ID_CMP_BIT:
2793 * @IWM_RX_MPDU_RES_STATUS_ROBUST_MNG_FRAME: this frame is an 11w management frame
2794 * @IWM_RX_MPDU_RES_STATUS_HASH_INDEX_MSK:
2795 * @IWM_RX_MPDU_RES_STATUS_STA_ID_MSK:
2796 * @IWM_RX_MPDU_RES_STATUS_RRF_KILL:
2797 * @IWM_RX_MPDU_RES_STATUS_FILTERING_MSK:
2798 * @IWM_RX_MPDU_RES_STATUS2_FILTERING_MSK:
2799 */
2800enum iwm_mvm_rx_status {
2801	IWM_RX_MPDU_RES_STATUS_CRC_OK			= (1 << 0),
2802	IWM_RX_MPDU_RES_STATUS_OVERRUN_OK		= (1 << 1),
2803	IWM_RX_MPDU_RES_STATUS_SRC_STA_FOUND		= (1 << 2),
2804	IWM_RX_MPDU_RES_STATUS_KEY_VALID		= (1 << 3),
2805	IWM_RX_MPDU_RES_STATUS_KEY_PARAM_OK		= (1 << 4),
2806	IWM_RX_MPDU_RES_STATUS_ICV_OK			= (1 << 5),
2807	IWM_RX_MPDU_RES_STATUS_MIC_OK			= (1 << 6),
2808	IWM_RX_MPDU_RES_STATUS_TTAK_OK			= (1 << 7),
2809	IWM_RX_MPDU_RES_STATUS_MNG_FRAME_REPLAY_ERR	= (1 << 7),
2810	IWM_RX_MPDU_RES_STATUS_SEC_NO_ENC		= (0 << 8),
2811	IWM_RX_MPDU_RES_STATUS_SEC_WEP_ENC		= (1 << 8),
2812	IWM_RX_MPDU_RES_STATUS_SEC_CCM_ENC		= (2 << 8),
2813	IWM_RX_MPDU_RES_STATUS_SEC_TKIP_ENC		= (3 << 8),
2814	IWM_RX_MPDU_RES_STATUS_SEC_EXT_ENC		= (4 << 8),
2815	IWM_RX_MPDU_RES_STATUS_SEC_CCM_CMAC_ENC		= (6 << 8),
2816	IWM_RX_MPDU_RES_STATUS_SEC_ENC_ERR		= (7 << 8),
2817	IWM_RX_MPDU_RES_STATUS_SEC_ENC_MSK		= (7 << 8),
2818	IWM_RX_MPDU_RES_STATUS_DEC_DONE			= (1 << 11),
2819	IWM_RX_MPDU_RES_STATUS_PROTECT_FRAME_BIT_CMP	= (1 << 12),
2820	IWM_RX_MPDU_RES_STATUS_EXT_IV_BIT_CMP		= (1 << 13),
2821	IWM_RX_MPDU_RES_STATUS_KEY_ID_CMP_BIT		= (1 << 14),
2822	IWM_RX_MPDU_RES_STATUS_ROBUST_MNG_FRAME		= (1 << 15),
2823	IWM_RX_MPDU_RES_STATUS_HASH_INDEX_MSK		= (0x3F0000),
2824	IWM_RX_MPDU_RES_STATUS_STA_ID_MSK		= (0x1f000000),
2825	IWM_RX_MPDU_RES_STATUS_RRF_KILL			= (1 << 29),
2826	IWM_RX_MPDU_RES_STATUS_FILTERING_MSK		= (0xc00000),
2827	IWM_RX_MPDU_RES_STATUS2_FILTERING_MSK		= (0xc0000000),
2828};
2829
2830/**
2831 * struct iwm_radio_version_notif - information on the radio version
2832 * ( IWM_RADIO_VERSION_NOTIFICATION = 0x68 )
2833 * @radio_flavor:
2834 * @radio_step:
2835 * @radio_dash:
2836 */
2837struct iwm_radio_version_notif {
2838	uint32_t radio_flavor;
2839	uint32_t radio_step;
2840	uint32_t radio_dash;
2841} __packed; /* IWM_RADIO_VERSION_NOTOFICATION_S_VER_1 */
2842
2843enum iwm_card_state_flags {
2844	IWM_CARD_ENABLED		= 0x00,
2845	IWM_HW_CARD_DISABLED	= 0x01,
2846	IWM_SW_CARD_DISABLED	= 0x02,
2847	IWM_CT_KILL_CARD_DISABLED	= 0x04,
2848	IWM_HALT_CARD_DISABLED	= 0x08,
2849	IWM_CARD_DISABLED_MSK	= 0x0f,
2850	IWM_CARD_IS_RX_ON		= 0x10,
2851};
2852
2853/**
2854 * struct iwm_radio_version_notif - information on the radio version
2855 * (IWM_CARD_STATE_NOTIFICATION = 0xa1 )
2856 * @flags: %iwm_card_state_flags
2857 */
2858struct iwm_card_state_notif {
2859	uint32_t flags;
2860} __packed; /* CARD_STATE_NTFY_API_S_VER_1 */
2861
2862/**
2863 * struct iwm_missed_beacons_notif - information on missed beacons
2864 * ( IWM_MISSED_BEACONS_NOTIFICATION = 0xa2 )
2865 * @mac_id: interface ID
2866 * @consec_missed_beacons_since_last_rx: number of consecutive missed
2867 *	beacons since last RX.
2868 * @consec_missed_beacons: number of consecutive missed beacons
2869 * @num_expected_beacons:
2870 * @num_recvd_beacons:
2871 */
2872struct iwm_missed_beacons_notif {
2873	uint32_t mac_id;
2874	uint32_t consec_missed_beacons_since_last_rx;
2875	uint32_t consec_missed_beacons;
2876	uint32_t num_expected_beacons;
2877	uint32_t num_recvd_beacons;
2878} __packed; /* IWM_MISSED_BEACON_NTFY_API_S_VER_3 */
2879
2880/**
2881 * struct iwm_mfuart_load_notif - mfuart image version & status
2882 * ( IWM_MFUART_LOAD_NOTIFICATION = 0xb1 )
2883 * @installed_ver: installed image version
2884 * @external_ver: external image version
2885 * @status: MFUART loading status
2886 * @duration: MFUART loading time
2887*/
2888struct iwm_mfuart_load_notif {
2889	uint32_t installed_ver;
2890	uint32_t external_ver;
2891	uint32_t status;
2892	uint32_t duration;
2893} __packed; /*MFU_LOADER_NTFY_API_S_VER_1*/
2894
2895/**
2896 * struct iwm_set_calib_default_cmd - set default value for calibration.
2897 * ( IWM_SET_CALIB_DEFAULT_CMD = 0x8e )
2898 * @calib_index: the calibration to set value for
2899 * @length: of data
2900 * @data: the value to set for the calibration result
2901 */
2902struct iwm_set_calib_default_cmd {
2903	uint16_t calib_index;
2904	uint16_t length;
2905	uint8_t data[0];
2906} __packed; /* IWM_PHY_CALIB_OVERRIDE_VALUES_S */
2907
2908#define IWM_MAX_PORT_ID_NUM	2
2909#define IWM_MAX_MCAST_FILTERING_ADDRESSES 256
2910
2911/**
2912 * struct iwm_mcast_filter_cmd - configure multicast filter.
2913 * @filter_own: Set 1 to filter out multicast packets sent by station itself
2914 * @port_id:	Multicast MAC addresses array specifier. This is a strange way
2915 *		to identify network interface adopted in host-device IF.
2916 *		It is used by FW as index in array of addresses. This array has
2917 *		IWM_MAX_PORT_ID_NUM members.
2918 * @count:	Number of MAC addresses in the array
2919 * @pass_all:	Set 1 to pass all multicast packets.
2920 * @bssid:	current association BSSID.
2921 * @addr_list:	Place holder for array of MAC addresses.
2922 *		IMPORTANT: add padding if necessary to ensure DWORD alignment.
2923 */
2924struct iwm_mcast_filter_cmd {
2925	uint8_t filter_own;
2926	uint8_t port_id;
2927	uint8_t count;
2928	uint8_t pass_all;
2929	uint8_t bssid[6];
2930	uint8_t reserved[2];
2931	uint8_t addr_list[0];
2932} __packed; /* IWM_MCAST_FILTERING_CMD_API_S_VER_1 */
2933
2934struct iwm_mvm_statistics_dbg {
2935	uint32_t burst_check;
2936	uint32_t burst_count;
2937	uint32_t wait_for_silence_timeout_cnt;
2938	uint32_t reserved[3];
2939} __packed; /* IWM_STATISTICS_DEBUG_API_S_VER_2 */
2940
2941struct iwm_mvm_statistics_div {
2942	uint32_t tx_on_a;
2943	uint32_t tx_on_b;
2944	uint32_t exec_time;
2945	uint32_t probe_time;
2946	uint32_t rssi_ant;
2947	uint32_t reserved2;
2948} __packed; /* IWM_STATISTICS_SLOW_DIV_API_S_VER_2 */
2949
2950struct iwm_mvm_statistics_general_common {
2951	uint32_t temperature;   /* radio temperature */
2952	uint32_t temperature_m; /* radio voltage */
2953	struct iwm_mvm_statistics_dbg dbg;
2954	uint32_t sleep_time;
2955	uint32_t slots_out;
2956	uint32_t slots_idle;
2957	uint32_t ttl_timestamp;
2958	struct iwm_mvm_statistics_div div;
2959	uint32_t rx_enable_counter;
2960	/*
2961	 * num_of_sos_states:
2962	 *  count the number of times we have to re-tune
2963	 *  in order to get out of bad PHY status
2964	 */
2965	uint32_t num_of_sos_states;
2966} __packed; /* IWM_STATISTICS_GENERAL_API_S_VER_5 */
2967
2968struct iwm_mvm_statistics_rx_non_phy {
2969	uint32_t bogus_cts;	/* CTS received when not expecting CTS */
2970	uint32_t bogus_ack;	/* ACK received when not expecting ACK */
2971	uint32_t non_bssid_frames;	/* number of frames with BSSID that
2972					 * doesn't belong to the STA BSSID */
2973	uint32_t filtered_frames;	/* count frames that were dumped in the
2974				 * filtering process */
2975	uint32_t non_channel_beacons;	/* beacons with our bss id but not on
2976					 * our serving channel */
2977	uint32_t channel_beacons;	/* beacons with our bss id and in our
2978				 * serving channel */
2979	uint32_t num_missed_bcon;	/* number of missed beacons */
2980	uint32_t adc_rx_saturation_time;	/* count in 0.8us units the time the
2981					 * ADC was in saturation */
2982	uint32_t ina_detection_search_time;/* total time (in 0.8us) searched
2983					  * for INA */
2984	uint32_t beacon_silence_rssi[3];/* RSSI silence after beacon frame */
2985	uint32_t interference_data_flag;	/* flag for interference data
2986					 * availability. 1 when data is
2987					 * available. */
2988	uint32_t channel_load;		/* counts RX Enable time in uSec */
2989	uint32_t dsp_false_alarms;	/* DSP false alarm (both OFDM
2990					 * and CCK) counter */
2991	uint32_t beacon_rssi_a;
2992	uint32_t beacon_rssi_b;
2993	uint32_t beacon_rssi_c;
2994	uint32_t beacon_energy_a;
2995	uint32_t beacon_energy_b;
2996	uint32_t beacon_energy_c;
2997	uint32_t num_bt_kills;
2998	uint32_t mac_id;
2999	uint32_t directed_data_mpdu;
3000} __packed; /* IWM_STATISTICS_RX_NON_PHY_API_S_VER_3 */
3001
3002struct iwm_mvm_statistics_rx_phy {
3003	uint32_t ina_cnt;
3004	uint32_t fina_cnt;
3005	uint32_t plcp_err;
3006	uint32_t crc32_err;
3007	uint32_t overrun_err;
3008	uint32_t early_overrun_err;
3009	uint32_t crc32_good;
3010	uint32_t false_alarm_cnt;
3011	uint32_t fina_sync_err_cnt;
3012	uint32_t sfd_timeout;
3013	uint32_t fina_timeout;
3014	uint32_t unresponded_rts;
3015	uint32_t rxe_frame_limit_overrun;
3016	uint32_t sent_ack_cnt;
3017	uint32_t sent_cts_cnt;
3018	uint32_t sent_ba_rsp_cnt;
3019	uint32_t dsp_self_kill;
3020	uint32_t mh_format_err;
3021	uint32_t re_acq_main_rssi_sum;
3022	uint32_t reserved;
3023} __packed; /* IWM_STATISTICS_RX_PHY_API_S_VER_2 */
3024
3025struct iwm_mvm_statistics_rx_ht_phy {
3026	uint32_t plcp_err;
3027	uint32_t overrun_err;
3028	uint32_t early_overrun_err;
3029	uint32_t crc32_good;
3030	uint32_t crc32_err;
3031	uint32_t mh_format_err;
3032	uint32_t agg_crc32_good;
3033	uint32_t agg_mpdu_cnt;
3034	uint32_t agg_cnt;
3035	uint32_t unsupport_mcs;
3036} __packed;  /* IWM_STATISTICS_HT_RX_PHY_API_S_VER_1 */
3037
3038#define IWM_MAX_CHAINS 3
3039
3040struct iwm_mvm_statistics_tx_non_phy_agg {
3041	uint32_t ba_timeout;
3042	uint32_t ba_reschedule_frames;
3043	uint32_t scd_query_agg_frame_cnt;
3044	uint32_t scd_query_no_agg;
3045	uint32_t scd_query_agg;
3046	uint32_t scd_query_mismatch;
3047	uint32_t frame_not_ready;
3048	uint32_t underrun;
3049	uint32_t bt_prio_kill;
3050	uint32_t rx_ba_rsp_cnt;
3051	int8_t txpower[IWM_MAX_CHAINS];
3052	int8_t reserved;
3053	uint32_t reserved2;
3054} __packed; /* IWM_STATISTICS_TX_NON_PHY_AGG_API_S_VER_1 */
3055
3056struct iwm_mvm_statistics_tx_channel_width {
3057	uint32_t ext_cca_narrow_ch20[1];
3058	uint32_t ext_cca_narrow_ch40[2];
3059	uint32_t ext_cca_narrow_ch80[3];
3060	uint32_t ext_cca_narrow_ch160[4];
3061	uint32_t last_tx_ch_width_indx;
3062	uint32_t rx_detected_per_ch_width[4];
3063	uint32_t success_per_ch_width[4];
3064	uint32_t fail_per_ch_width[4];
3065}; /* IWM_STATISTICS_TX_CHANNEL_WIDTH_API_S_VER_1 */
3066
3067struct iwm_mvm_statistics_tx {
3068	uint32_t preamble_cnt;
3069	uint32_t rx_detected_cnt;
3070	uint32_t bt_prio_defer_cnt;
3071	uint32_t bt_prio_kill_cnt;
3072	uint32_t few_bytes_cnt;
3073	uint32_t cts_timeout;
3074	uint32_t ack_timeout;
3075	uint32_t expected_ack_cnt;
3076	uint32_t actual_ack_cnt;
3077	uint32_t dump_msdu_cnt;
3078	uint32_t burst_abort_next_frame_mismatch_cnt;
3079	uint32_t burst_abort_missing_next_frame_cnt;
3080	uint32_t cts_timeout_collision;
3081	uint32_t ack_or_ba_timeout_collision;
3082	struct iwm_mvm_statistics_tx_non_phy_agg agg;
3083	struct iwm_mvm_statistics_tx_channel_width channel_width;
3084} __packed; /* IWM_STATISTICS_TX_API_S_VER_4 */
3085
3086
3087struct iwm_mvm_statistics_bt_activity {
3088	uint32_t hi_priority_tx_req_cnt;
3089	uint32_t hi_priority_tx_denied_cnt;
3090	uint32_t lo_priority_tx_req_cnt;
3091	uint32_t lo_priority_tx_denied_cnt;
3092	uint32_t hi_priority_rx_req_cnt;
3093	uint32_t hi_priority_rx_denied_cnt;
3094	uint32_t lo_priority_rx_req_cnt;
3095	uint32_t lo_priority_rx_denied_cnt;
3096} __packed;  /* IWM_STATISTICS_BT_ACTIVITY_API_S_VER_1 */
3097
3098struct iwm_mvm_statistics_general {
3099	struct iwm_mvm_statistics_general_common common;
3100	uint32_t beacon_filtered;
3101	uint32_t missed_beacons;
3102	int8_t beacon_filter_average_energy;
3103	int8_t beacon_filter_reason;
3104	int8_t beacon_filter_current_energy;
3105	int8_t beacon_filter_reserved;
3106	uint32_t beacon_filter_delta_time;
3107	struct iwm_mvm_statistics_bt_activity bt_activity;
3108} __packed; /* IWM_STATISTICS_GENERAL_API_S_VER_5 */
3109
3110struct iwm_mvm_statistics_rx {
3111	struct iwm_mvm_statistics_rx_phy ofdm;
3112	struct iwm_mvm_statistics_rx_phy cck;
3113	struct iwm_mvm_statistics_rx_non_phy general;
3114	struct iwm_mvm_statistics_rx_ht_phy ofdm_ht;
3115} __packed; /* IWM_STATISTICS_RX_API_S_VER_3 */
3116
3117/*
3118 * IWM_STATISTICS_NOTIFICATION = 0x9d (notification only, not a command)
3119 *
3120 * By default, uCode issues this notification after receiving a beacon
3121 * while associated.  To disable this behavior, set DISABLE_NOTIF flag in the
3122 * IWM_REPLY_STATISTICS_CMD 0x9c, above.
3123 *
3124 * Statistics counters continue to increment beacon after beacon, but are
3125 * cleared when changing channels or when driver issues IWM_REPLY_STATISTICS_CMD
3126 * 0x9c with CLEAR_STATS bit set (see above).
3127 *
3128 * uCode also issues this notification during scans.  uCode clears statistics
3129 * appropriately so that each notification contains statistics for only the
3130 * one channel that has just been scanned.
3131 */
3132
3133struct iwm_notif_statistics { /* IWM_STATISTICS_NTFY_API_S_VER_8 */
3134	uint32_t flag;
3135	struct iwm_mvm_statistics_rx rx;
3136	struct iwm_mvm_statistics_tx tx;
3137	struct iwm_mvm_statistics_general general;
3138} __packed;
3139
3140/***********************************
3141 * Smart Fifo API
3142 ***********************************/
3143/* Smart Fifo state */
3144enum iwm_sf_state {
3145	IWM_SF_LONG_DELAY_ON = 0, /* should never be called by driver */
3146	IWM_SF_FULL_ON,
3147	IWM_SF_UNINIT,
3148	IWM_SF_INIT_OFF,
3149	IWM_SF_HW_NUM_STATES
3150};
3151
3152/* Smart Fifo possible scenario */
3153enum iwm_sf_scenario {
3154	IWM_SF_SCENARIO_SINGLE_UNICAST,
3155	IWM_SF_SCENARIO_AGG_UNICAST,
3156	IWM_SF_SCENARIO_MULTICAST,
3157	IWM_SF_SCENARIO_BA_RESP,
3158	IWM_SF_SCENARIO_TX_RESP,
3159	IWM_SF_NUM_SCENARIO
3160};
3161
3162#define IWM_SF_TRANSIENT_STATES_NUMBER 2 /* IWM_SF_LONG_DELAY_ON and IWM_SF_FULL_ON */
3163#define IWM_SF_NUM_TIMEOUT_TYPES 2	/* Aging timer and Idle timer */
3164
3165/* smart FIFO default values */
3166#define IWM_SF_W_MARK_SISO 4096
3167#define IWM_SF_W_MARK_MIMO2 8192
3168#define IWM_SF_W_MARK_MIMO3 6144
3169#define IWM_SF_W_MARK_LEGACY 4096
3170#define IWM_SF_W_MARK_SCAN 4096
3171
3172/* SF Scenarios timers for default configuration (aligned to 32 uSec) */
3173#define IWM_SF_SINGLE_UNICAST_IDLE_TIMER_DEF 160	/* 150 uSec  */
3174#define IWM_SF_SINGLE_UNICAST_AGING_TIMER_DEF 400	/* 0.4 mSec */
3175#define IWM_SF_AGG_UNICAST_IDLE_TIMER_DEF 160		/* 150 uSec */
3176#define IWM_SF_AGG_UNICAST_AGING_TIMER_DEF 400		/* 0.4 mSec */
3177#define IWM_SF_MCAST_IDLE_TIMER_DEF 160			/* 150 uSec */
3178#define IWM_SF_MCAST_AGING_TIMER_DEF 400		/* 0.4 mSec */
3179#define IWM_SF_BA_IDLE_TIMER_DEF 160			/* 150 uSec */
3180#define IWM_SF_BA_AGING_TIMER_DEF 400			/* 0.4 mSec */
3181#define IWM_SF_TX_RE_IDLE_TIMER_DEF 160			/* 150 uSec */
3182#define IWM_SF_TX_RE_AGING_TIMER_DEF 400		/* 0.4 mSec */
3183
3184/* SF Scenarios timers for FULL_ON state (aligned to 32 uSec) */
3185#define IWM_SF_SINGLE_UNICAST_IDLE_TIMER 320	/* 300 uSec  */
3186#define IWM_SF_SINGLE_UNICAST_AGING_TIMER 2016	/* 2 mSec */
3187#define IWM_SF_AGG_UNICAST_IDLE_TIMER 320	/* 300 uSec */
3188#define IWM_SF_AGG_UNICAST_AGING_TIMER 2016	/* 2 mSec */
3189#define IWM_SF_MCAST_IDLE_TIMER 2016		/* 2 mSec */
3190#define IWM_SF_MCAST_AGING_TIMER 10016		/* 10 mSec */
3191#define IWM_SF_BA_IDLE_TIMER 320		/* 300 uSec */
3192#define IWM_SF_BA_AGING_TIMER 2016		/* 2 mSec */
3193#define IWM_SF_TX_RE_IDLE_TIMER 320		/* 300 uSec */
3194#define IWM_SF_TX_RE_AGING_TIMER 2016		/* 2 mSec */
3195
3196#define IWM_SF_LONG_DELAY_AGING_TIMER 1000000	/* 1 Sec */
3197
3198#define IWM_SF_CFG_DUMMY_NOTIF_OFF	(1 << 16)
3199
3200/**
3201 * Smart Fifo configuration command.
3202 * @state: smart fifo state, types listed in iwm_sf_state.
3203 * @watermark: Minimum allowed available free space in RXF for transient state.
3204 * @long_delay_timeouts: aging and idle timer values for each scenario
3205 * in long delay state.
3206 * @full_on_timeouts: timer values for each scenario in full on state.
3207 */
3208struct iwm_sf_cfg_cmd {
3209	uint32_t state;
3210	uint32_t watermark[IWM_SF_TRANSIENT_STATES_NUMBER];
3211	uint32_t long_delay_timeouts[IWM_SF_NUM_SCENARIO][IWM_SF_NUM_TIMEOUT_TYPES];
3212	uint32_t full_on_timeouts[IWM_SF_NUM_SCENARIO][IWM_SF_NUM_TIMEOUT_TYPES];
3213} __packed; /* IWM_SF_CFG_API_S_VER_2 */
3214
3215/*
3216 * END mvm/fw-api.h
3217 */
3218
3219/*
3220 * BEGIN mvm/fw-api-mac.h
3221 */
3222
3223/*
3224 * The first MAC indices (starting from 0)
3225 * are available to the driver, AUX follows
3226 */
3227#define IWM_MAC_INDEX_AUX		4
3228#define IWM_MAC_INDEX_MIN_DRIVER	0
3229#define IWM_NUM_MAC_INDEX_DRIVER	IWM_MAC_INDEX_AUX
3230
3231enum iwm_ac {
3232	IWM_AC_BK,
3233	IWM_AC_BE,
3234	IWM_AC_VI,
3235	IWM_AC_VO,
3236	IWM_AC_NUM,
3237};
3238
3239/**
3240 * enum iwm_mac_protection_flags - MAC context flags
3241 * @IWM_MAC_PROT_FLG_TGG_PROTECT: 11g protection when transmitting OFDM frames,
3242 *	this will require CCK RTS/CTS2self.
3243 *	RTS/CTS will protect full burst time.
3244 * @IWM_MAC_PROT_FLG_HT_PROT: enable HT protection
3245 * @IWM_MAC_PROT_FLG_FAT_PROT: protect 40 MHz transmissions
3246 * @IWM_MAC_PROT_FLG_SELF_CTS_EN: allow CTS2self
3247 */
3248enum iwm_mac_protection_flags {
3249	IWM_MAC_PROT_FLG_TGG_PROTECT	= (1 << 3),
3250	IWM_MAC_PROT_FLG_HT_PROT		= (1 << 23),
3251	IWM_MAC_PROT_FLG_FAT_PROT		= (1 << 24),
3252	IWM_MAC_PROT_FLG_SELF_CTS_EN	= (1 << 30),
3253};
3254
3255#define IWM_MAC_FLG_SHORT_SLOT		(1 << 4)
3256#define IWM_MAC_FLG_SHORT_PREAMBLE		(1 << 5)
3257
3258/**
3259 * enum iwm_mac_types - Supported MAC types
3260 * @IWM_FW_MAC_TYPE_FIRST: lowest supported MAC type
3261 * @IWM_FW_MAC_TYPE_AUX: Auxiliary MAC (internal)
3262 * @IWM_FW_MAC_TYPE_LISTENER: monitor MAC type (?)
3263 * @IWM_FW_MAC_TYPE_PIBSS: Pseudo-IBSS
3264 * @IWM_FW_MAC_TYPE_IBSS: IBSS
3265 * @IWM_FW_MAC_TYPE_BSS_STA: BSS (managed) station
3266 * @IWM_FW_MAC_TYPE_P2P_DEVICE: P2P Device
3267 * @IWM_FW_MAC_TYPE_P2P_STA: P2P client
3268 * @IWM_FW_MAC_TYPE_GO: P2P GO
3269 * @IWM_FW_MAC_TYPE_TEST: ?
3270 * @IWM_FW_MAC_TYPE_MAX: highest support MAC type
3271 */
3272enum iwm_mac_types {
3273	IWM_FW_MAC_TYPE_FIRST = 1,
3274	IWM_FW_MAC_TYPE_AUX = IWM_FW_MAC_TYPE_FIRST,
3275	IWM_FW_MAC_TYPE_LISTENER,
3276	IWM_FW_MAC_TYPE_PIBSS,
3277	IWM_FW_MAC_TYPE_IBSS,
3278	IWM_FW_MAC_TYPE_BSS_STA,
3279	IWM_FW_MAC_TYPE_P2P_DEVICE,
3280	IWM_FW_MAC_TYPE_P2P_STA,
3281	IWM_FW_MAC_TYPE_GO,
3282	IWM_FW_MAC_TYPE_TEST,
3283	IWM_FW_MAC_TYPE_MAX = IWM_FW_MAC_TYPE_TEST
3284}; /* IWM_MAC_CONTEXT_TYPE_API_E_VER_1 */
3285
3286/**
3287 * enum iwm_tsf_id - TSF hw timer ID
3288 * @IWM_TSF_ID_A: use TSF A
3289 * @IWM_TSF_ID_B: use TSF B
3290 * @IWM_TSF_ID_C: use TSF C
3291 * @IWM_TSF_ID_D: use TSF D
3292 * @IWM_NUM_TSF_IDS: number of TSF timers available
3293 */
3294enum iwm_tsf_id {
3295	IWM_TSF_ID_A = 0,
3296	IWM_TSF_ID_B = 1,
3297	IWM_TSF_ID_C = 2,
3298	IWM_TSF_ID_D = 3,
3299	IWM_NUM_TSF_IDS = 4,
3300}; /* IWM_TSF_ID_API_E_VER_1 */
3301
3302/**
3303 * struct iwm_mac_data_ap - configuration data for AP MAC context
3304 * @beacon_time: beacon transmit time in system time
3305 * @beacon_tsf: beacon transmit time in TSF
3306 * @bi: beacon interval in TU
3307 * @bi_reciprocal: 2^32 / bi
3308 * @dtim_interval: dtim transmit time in TU
3309 * @dtim_reciprocal: 2^32 / dtim_interval
3310 * @mcast_qid: queue ID for multicast traffic
3311 * @beacon_template: beacon template ID
3312 */
3313struct iwm_mac_data_ap {
3314	uint32_t beacon_time;
3315	uint64_t beacon_tsf;
3316	uint32_t bi;
3317	uint32_t bi_reciprocal;
3318	uint32_t dtim_interval;
3319	uint32_t dtim_reciprocal;
3320	uint32_t mcast_qid;
3321	uint32_t beacon_template;
3322} __packed; /* AP_MAC_DATA_API_S_VER_1 */
3323
3324/**
3325 * struct iwm_mac_data_ibss - configuration data for IBSS MAC context
3326 * @beacon_time: beacon transmit time in system time
3327 * @beacon_tsf: beacon transmit time in TSF
3328 * @bi: beacon interval in TU
3329 * @bi_reciprocal: 2^32 / bi
3330 * @beacon_template: beacon template ID
3331 */
3332struct iwm_mac_data_ibss {
3333	uint32_t beacon_time;
3334	uint64_t beacon_tsf;
3335	uint32_t bi;
3336	uint32_t bi_reciprocal;
3337	uint32_t beacon_template;
3338} __packed; /* IBSS_MAC_DATA_API_S_VER_1 */
3339
3340/**
3341 * struct iwm_mac_data_sta - configuration data for station MAC context
3342 * @is_assoc: 1 for associated state, 0 otherwise
3343 * @dtim_time: DTIM arrival time in system time
3344 * @dtim_tsf: DTIM arrival time in TSF
3345 * @bi: beacon interval in TU, applicable only when associated
3346 * @bi_reciprocal: 2^32 / bi , applicable only when associated
3347 * @dtim_interval: DTIM interval in TU, applicable only when associated
3348 * @dtim_reciprocal: 2^32 / dtim_interval , applicable only when associated
3349 * @listen_interval: in beacon intervals, applicable only when associated
3350 * @assoc_id: unique ID assigned by the AP during association
3351 */
3352struct iwm_mac_data_sta {
3353	uint32_t is_assoc;
3354	uint32_t dtim_time;
3355	uint64_t dtim_tsf;
3356	uint32_t bi;
3357	uint32_t bi_reciprocal;
3358	uint32_t dtim_interval;
3359	uint32_t dtim_reciprocal;
3360	uint32_t listen_interval;
3361	uint32_t assoc_id;
3362	uint32_t assoc_beacon_arrive_time;
3363} __packed; /* IWM_STA_MAC_DATA_API_S_VER_1 */
3364
3365/**
3366 * struct iwm_mac_data_go - configuration data for P2P GO MAC context
3367 * @ap: iwm_mac_data_ap struct with most config data
3368 * @ctwin: client traffic window in TU (period after TBTT when GO is present).
3369 *	0 indicates that there is no CT window.
3370 * @opp_ps_enabled: indicate that opportunistic PS allowed
3371 */
3372struct iwm_mac_data_go {
3373	struct iwm_mac_data_ap ap;
3374	uint32_t ctwin;
3375	uint32_t opp_ps_enabled;
3376} __packed; /* GO_MAC_DATA_API_S_VER_1 */
3377
3378/**
3379 * struct iwm_mac_data_p2p_sta - configuration data for P2P client MAC context
3380 * @sta: iwm_mac_data_sta struct with most config data
3381 * @ctwin: client traffic window in TU (period after TBTT when GO is present).
3382 *	0 indicates that there is no CT window.
3383 */
3384struct iwm_mac_data_p2p_sta {
3385	struct iwm_mac_data_sta sta;
3386	uint32_t ctwin;
3387} __packed; /* P2P_STA_MAC_DATA_API_S_VER_1 */
3388
3389/**
3390 * struct iwm_mac_data_pibss - Pseudo IBSS config data
3391 * @stats_interval: interval in TU between statistics notifications to host.
3392 */
3393struct iwm_mac_data_pibss {
3394	uint32_t stats_interval;
3395} __packed; /* PIBSS_MAC_DATA_API_S_VER_1 */
3396
3397/*
3398 * struct iwm_mac_data_p2p_dev - configuration data for the P2P Device MAC
3399 * context.
3400 * @is_disc_extended: if set to true, P2P Device discoverability is enabled on
3401 *	other channels as well. This should be to true only in case that the
3402 *	device is discoverable and there is an active GO. Note that setting this
3403 *	field when not needed, will increase the number of interrupts and have
3404 *	effect on the platform power, as this setting opens the Rx filters on
3405 *	all macs.
3406 */
3407struct iwm_mac_data_p2p_dev {
3408	uint32_t is_disc_extended;
3409} __packed; /* _P2P_DEV_MAC_DATA_API_S_VER_1 */
3410
3411/**
3412 * enum iwm_mac_filter_flags - MAC context filter flags
3413 * @IWM_MAC_FILTER_IN_PROMISC: accept all data frames
3414 * @IWM_MAC_FILTER_IN_CONTROL_AND_MGMT: pass all mangement and
3415 *	control frames to the host
3416 * @IWM_MAC_FILTER_ACCEPT_GRP: accept multicast frames
3417 * @IWM_MAC_FILTER_DIS_DECRYPT: don't decrypt unicast frames
3418 * @IWM_MAC_FILTER_DIS_GRP_DECRYPT: don't decrypt multicast frames
3419 * @IWM_MAC_FILTER_IN_BEACON: transfer foreign BSS's beacons to host
3420 *	(in station mode when associated)
3421 * @IWM_MAC_FILTER_OUT_BCAST: filter out all broadcast frames
3422 * @IWM_MAC_FILTER_IN_CRC32: extract FCS and append it to frames
3423 * @IWM_MAC_FILTER_IN_PROBE_REQUEST: pass probe requests to host
3424 */
3425enum iwm_mac_filter_flags {
3426	IWM_MAC_FILTER_IN_PROMISC		= (1 << 0),
3427	IWM_MAC_FILTER_IN_CONTROL_AND_MGMT	= (1 << 1),
3428	IWM_MAC_FILTER_ACCEPT_GRP		= (1 << 2),
3429	IWM_MAC_FILTER_DIS_DECRYPT		= (1 << 3),
3430	IWM_MAC_FILTER_DIS_GRP_DECRYPT		= (1 << 4),
3431	IWM_MAC_FILTER_IN_BEACON		= (1 << 6),
3432	IWM_MAC_FILTER_OUT_BCAST		= (1 << 8),
3433	IWM_MAC_FILTER_IN_CRC32			= (1 << 11),
3434	IWM_MAC_FILTER_IN_PROBE_REQUEST		= (1 << 12),
3435};
3436
3437/**
3438 * enum iwm_mac_qos_flags - QoS flags
3439 * @IWM_MAC_QOS_FLG_UPDATE_EDCA: ?
3440 * @IWM_MAC_QOS_FLG_TGN: HT is enabled
3441 * @IWM_MAC_QOS_FLG_TXOP_TYPE: ?
3442 *
3443 */
3444enum iwm_mac_qos_flags {
3445	IWM_MAC_QOS_FLG_UPDATE_EDCA	= (1 << 0),
3446	IWM_MAC_QOS_FLG_TGN		= (1 << 1),
3447	IWM_MAC_QOS_FLG_TXOP_TYPE	= (1 << 4),
3448};
3449
3450/**
3451 * struct iwm_ac_qos - QOS timing params for IWM_MAC_CONTEXT_CMD
3452 * @cw_min: Contention window, start value in numbers of slots.
3453 *	Should be a power-of-2, minus 1.  Device's default is 0x0f.
3454 * @cw_max: Contention window, max value in numbers of slots.
3455 *	Should be a power-of-2, minus 1.  Device's default is 0x3f.
3456 * @aifsn:  Number of slots in Arbitration Interframe Space (before
3457 *	performing random backoff timing prior to Tx).  Device default 1.
3458 * @fifos_mask: FIFOs used by this MAC for this AC
3459 * @edca_txop:  Length of Tx opportunity, in uSecs.  Device default is 0.
3460 *
3461 * One instance of this config struct for each of 4 EDCA access categories
3462 * in struct iwm_qosparam_cmd.
3463 *
3464 * Device will automatically increase contention window by (2*CW) + 1 for each
3465 * transmission retry.  Device uses cw_max as a bit mask, ANDed with new CW
3466 * value, to cap the CW value.
3467 */
3468struct iwm_ac_qos {
3469	uint16_t cw_min;
3470	uint16_t cw_max;
3471	uint8_t aifsn;
3472	uint8_t fifos_mask;
3473	uint16_t edca_txop;
3474} __packed; /* IWM_AC_QOS_API_S_VER_2 */
3475
3476/**
3477 * struct iwm_mac_ctx_cmd - command structure to configure MAC contexts
3478 * ( IWM_MAC_CONTEXT_CMD = 0x28 )
3479 * @id_and_color: ID and color of the MAC
3480 * @action: action to perform, one of IWM_FW_CTXT_ACTION_*
3481 * @mac_type: one of IWM_FW_MAC_TYPE_*
3482 * @tsd_id: TSF HW timer, one of IWM_TSF_ID_*
3483 * @node_addr: MAC address
3484 * @bssid_addr: BSSID
3485 * @cck_rates: basic rates available for CCK
3486 * @ofdm_rates: basic rates available for OFDM
3487 * @protection_flags: combination of IWM_MAC_PROT_FLG_FLAG_*
3488 * @cck_short_preamble: 0x20 for enabling short preamble, 0 otherwise
3489 * @short_slot: 0x10 for enabling short slots, 0 otherwise
3490 * @filter_flags: combination of IWM_MAC_FILTER_*
3491 * @qos_flags: from IWM_MAC_QOS_FLG_*
3492 * @ac: one iwm_mac_qos configuration for each AC
3493 * @mac_specific: one of struct iwm_mac_data_*, according to mac_type
3494 */
3495struct iwm_mac_ctx_cmd {
3496	/* COMMON_INDEX_HDR_API_S_VER_1 */
3497	uint32_t id_and_color;
3498	uint32_t action;
3499	/* IWM_MAC_CONTEXT_COMMON_DATA_API_S_VER_1 */
3500	uint32_t mac_type;
3501	uint32_t tsf_id;
3502	uint8_t node_addr[6];
3503	uint16_t reserved_for_node_addr;
3504	uint8_t bssid_addr[6];
3505	uint16_t reserved_for_bssid_addr;
3506	uint32_t cck_rates;
3507	uint32_t ofdm_rates;
3508	uint32_t protection_flags;
3509	uint32_t cck_short_preamble;
3510	uint32_t short_slot;
3511	uint32_t filter_flags;
3512	/* IWM_MAC_QOS_PARAM_API_S_VER_1 */
3513	uint32_t qos_flags;
3514	struct iwm_ac_qos ac[IWM_AC_NUM+1];
3515	/* IWM_MAC_CONTEXT_COMMON_DATA_API_S */
3516	union {
3517		struct iwm_mac_data_ap ap;
3518		struct iwm_mac_data_go go;
3519		struct iwm_mac_data_sta sta;
3520		struct iwm_mac_data_p2p_sta p2p_sta;
3521		struct iwm_mac_data_p2p_dev p2p_dev;
3522		struct iwm_mac_data_pibss pibss;
3523		struct iwm_mac_data_ibss ibss;
3524	};
3525} __packed; /* IWM_MAC_CONTEXT_CMD_API_S_VER_1 */
3526
3527static inline uint32_t iwm_mvm_reciprocal(uint32_t v)
3528{
3529	if (!v)
3530		return 0;
3531	return 0xFFFFFFFF / v;
3532}
3533
3534#define IWM_NONQOS_SEQ_GET	0x1
3535#define IWM_NONQOS_SEQ_SET	0x2
3536struct iwm_nonqos_seq_query_cmd {
3537	uint32_t get_set_flag;
3538	uint32_t mac_id_n_color;
3539	uint16_t value;
3540	uint16_t reserved;
3541} __packed; /* IWM_NON_QOS_TX_COUNTER_GET_SET_API_S_VER_1 */
3542
3543/*
3544 * END mvm/fw-api-mac.h
3545 */
3546
3547/*
3548 * BEGIN mvm/fw-api-power.h
3549 */
3550
3551/* Power Management Commands, Responses, Notifications */
3552
3553/* Radio LP RX Energy Threshold measured in dBm */
3554#define IWM_POWER_LPRX_RSSI_THRESHOLD	75
3555#define IWM_POWER_LPRX_RSSI_THRESHOLD_MAX	94
3556#define IWM_POWER_LPRX_RSSI_THRESHOLD_MIN	30
3557
3558/**
3559 * enum iwm_scan_flags - masks for power table command flags
3560 * @IWM_POWER_FLAGS_POWER_SAVE_ENA_MSK: '1' Allow to save power by turning off
3561 *		receiver and transmitter. '0' - does not allow.
3562 * @IWM_POWER_FLAGS_POWER_MANAGEMENT_ENA_MSK: '0' Driver disables power management,
3563 *		'1' Driver enables PM (use rest of parameters)
3564 * @IWM_POWER_FLAGS_SKIP_OVER_DTIM_MSK: '0' PM have to walk up every DTIM,
3565 *		'1' PM could sleep over DTIM till listen Interval.
3566 * @IWM_POWER_FLAGS_SNOOZE_ENA_MSK: Enable snoozing only if uAPSD is enabled and all
3567 *		access categories are both delivery and trigger enabled.
3568 * @IWM_POWER_FLAGS_BT_SCO_ENA: Enable BT SCO coex only if uAPSD and
3569 *		PBW Snoozing enabled
3570 * @IWM_POWER_FLAGS_ADVANCE_PM_ENA_MSK: Advanced PM (uAPSD) enable mask
3571 * @IWM_POWER_FLAGS_LPRX_ENA_MSK: Low Power RX enable.
3572 * @IWM_POWER_FLAGS_AP_UAPSD_MISBEHAVING_ENA_MSK: AP/GO's uAPSD misbehaving
3573 *		detection enablement
3574*/
3575enum iwm_power_flags {
3576	IWM_POWER_FLAGS_POWER_SAVE_ENA_MSK		= (1 << 0),
3577	IWM_POWER_FLAGS_POWER_MANAGEMENT_ENA_MSK	= (1 << 1),
3578	IWM_POWER_FLAGS_SKIP_OVER_DTIM_MSK		= (1 << 2),
3579	IWM_POWER_FLAGS_SNOOZE_ENA_MSK		= (1 << 5),
3580	IWM_POWER_FLAGS_BT_SCO_ENA			= (1 << 8),
3581	IWM_POWER_FLAGS_ADVANCE_PM_ENA_MSK		= (1 << 9),
3582	IWM_POWER_FLAGS_LPRX_ENA_MSK		= (1 << 11),
3583	IWM_POWER_FLAGS_UAPSD_MISBEHAVING_ENA_MSK	= (1 << 12),
3584};
3585
3586#define IWM_POWER_VEC_SIZE 5
3587
3588/**
3589 * struct iwm_powertable_cmd - legacy power command. Beside old API support this
3590 *	is used also with a new	power API for device wide power settings.
3591 * IWM_POWER_TABLE_CMD = 0x77 (command, has simple generic response)
3592 *
3593 * @flags:		Power table command flags from IWM_POWER_FLAGS_*
3594 * @keep_alive_seconds: Keep alive period in seconds. Default - 25 sec.
3595 *			Minimum allowed:- 3 * DTIM. Keep alive period must be
3596 *			set regardless of power scheme or current power state.
3597 *			FW use this value also when PM is disabled.
3598 * @rx_data_timeout:    Minimum time (usec) from last Rx packet for AM to
3599 *			PSM transition - legacy PM
3600 * @tx_data_timeout:    Minimum time (usec) from last Tx packet for AM to
3601 *			PSM transition - legacy PM
3602 * @sleep_interval:	not in use
3603 * @skip_dtim_periods:	Number of DTIM periods to skip if Skip over DTIM flag
3604 *			is set. For example, if it is required to skip over
3605 *			one DTIM, this value need to be set to 2 (DTIM periods).
3606 * @lprx_rssi_threshold: Signal strength up to which LP RX can be enabled.
3607 *			Default: 80dbm
3608 */
3609struct iwm_powertable_cmd {
3610	/* PM_POWER_TABLE_CMD_API_S_VER_6 */
3611	uint16_t flags;
3612	uint8_t keep_alive_seconds;
3613	uint8_t debug_flags;
3614	uint32_t rx_data_timeout;
3615	uint32_t tx_data_timeout;
3616	uint32_t sleep_interval[IWM_POWER_VEC_SIZE];
3617	uint32_t skip_dtim_periods;
3618	uint32_t lprx_rssi_threshold;
3619} __packed;
3620
3621/**
3622 * enum iwm_device_power_flags - masks for device power command flags
3623 * @IWM_DEVICE_POWER_FLAGS_POWER_SAVE_ENA_MSK: '1' Allow to save power by turning off
3624 *	receiver and transmitter. '0' - does not allow.
3625 */
3626enum iwm_device_power_flags {
3627	IWM_DEVICE_POWER_FLAGS_POWER_SAVE_ENA_MSK	= (1 << 0),
3628};
3629
3630/**
3631 * struct iwm_device_power_cmd - device wide power command.
3632 * IWM_DEVICE_POWER_CMD = 0x77 (command, has simple generic response)
3633 *
3634 * @flags:	Power table command flags from IWM_DEVICE_POWER_FLAGS_*
3635 */
3636struct iwm_device_power_cmd {
3637	/* PM_POWER_TABLE_CMD_API_S_VER_6 */
3638	uint16_t flags;
3639	uint16_t reserved;
3640} __packed;
3641
3642/**
3643 * struct iwm_mac_power_cmd - New power command containing uAPSD support
3644 * IWM_MAC_PM_POWER_TABLE = 0xA9 (command, has simple generic response)
3645 * @id_and_color:	MAC contex identifier
3646 * @flags:		Power table command flags from POWER_FLAGS_*
3647 * @keep_alive_seconds:	Keep alive period in seconds. Default - 25 sec.
3648 *			Minimum allowed:- 3 * DTIM. Keep alive period must be
3649 *			set regardless of power scheme or current power state.
3650 *			FW use this value also when PM is disabled.
3651 * @rx_data_timeout:    Minimum time (usec) from last Rx packet for AM to
3652 *			PSM transition - legacy PM
3653 * @tx_data_timeout:    Minimum time (usec) from last Tx packet for AM to
3654 *			PSM transition - legacy PM
3655 * @sleep_interval:	not in use
3656 * @skip_dtim_periods:	Number of DTIM periods to skip if Skip over DTIM flag
3657 *			is set. For example, if it is required to skip over
3658 *			one DTIM, this value need to be set to 2 (DTIM periods).
3659 * @rx_data_timeout_uapsd: Minimum time (usec) from last Rx packet for AM to
3660 *			PSM transition - uAPSD
3661 * @tx_data_timeout_uapsd: Minimum time (usec) from last Tx packet for AM to
3662 *			PSM transition - uAPSD
3663 * @lprx_rssi_threshold: Signal strength up to which LP RX can be enabled.
3664 *			Default: 80dbm
3665 * @num_skip_dtim:	Number of DTIMs to skip if Skip over DTIM flag is set
3666 * @snooze_interval:	Maximum time between attempts to retrieve buffered data
3667 *			from the AP [msec]
3668 * @snooze_window:	A window of time in which PBW snoozing insures that all
3669 *			packets received. It is also the minimum time from last
3670 *			received unicast RX packet, before client stops snoozing
3671 *			for data. [msec]
3672 * @snooze_step:	TBD
3673 * @qndp_tid:		TID client shall use for uAPSD QNDP triggers
3674 * @uapsd_ac_flags:	Set trigger-enabled and delivery-enabled indication for
3675 *			each corresponding AC.
3676 *			Use IEEE80211_WMM_IE_STA_QOSINFO_AC* for correct values.
3677 * @uapsd_max_sp:	Use IEEE80211_WMM_IE_STA_QOSINFO_SP_* for correct
3678 *			values.
3679 * @heavy_tx_thld_packets:	TX threshold measured in number of packets
3680 * @heavy_rx_thld_packets:	RX threshold measured in number of packets
3681 * @heavy_tx_thld_percentage:	TX threshold measured in load's percentage
3682 * @heavy_rx_thld_percentage:	RX threshold measured in load's percentage
3683 * @limited_ps_threshold:
3684*/
3685struct iwm_mac_power_cmd {
3686	/* CONTEXT_DESC_API_T_VER_1 */
3687	uint32_t id_and_color;
3688
3689	/* CLIENT_PM_POWER_TABLE_S_VER_1 */
3690	uint16_t flags;
3691	uint16_t keep_alive_seconds;
3692	uint32_t rx_data_timeout;
3693	uint32_t tx_data_timeout;
3694	uint32_t rx_data_timeout_uapsd;
3695	uint32_t tx_data_timeout_uapsd;
3696	uint8_t lprx_rssi_threshold;
3697	uint8_t skip_dtim_periods;
3698	uint16_t snooze_interval;
3699	uint16_t snooze_window;
3700	uint8_t snooze_step;
3701	uint8_t qndp_tid;
3702	uint8_t uapsd_ac_flags;
3703	uint8_t uapsd_max_sp;
3704	uint8_t heavy_tx_thld_packets;
3705	uint8_t heavy_rx_thld_packets;
3706	uint8_t heavy_tx_thld_percentage;
3707	uint8_t heavy_rx_thld_percentage;
3708	uint8_t limited_ps_threshold;
3709	uint8_t reserved;
3710} __packed;
3711
3712/*
3713 * struct iwm_uapsd_misbehaving_ap_notif - FW sends this notification when
3714 * associated AP is identified as improperly implementing uAPSD protocol.
3715 * IWM_PSM_UAPSD_AP_MISBEHAVING_NOTIFICATION = 0x78
3716 * @sta_id: index of station in uCode's station table - associated AP ID in
3717 *	    this context.
3718 */
3719struct iwm_uapsd_misbehaving_ap_notif {
3720	uint32_t sta_id;
3721	uint8_t mac_id;
3722	uint8_t reserved[3];
3723} __packed;
3724
3725/**
3726 * struct iwm_beacon_filter_cmd
3727 * IWM_REPLY_BEACON_FILTERING_CMD = 0xd2 (command)
3728 * @id_and_color: MAC contex identifier
3729 * @bf_energy_delta: Used for RSSI filtering, if in 'normal' state. Send beacon
3730 *      to driver if delta in Energy values calculated for this and last
3731 *      passed beacon is greater than this threshold. Zero value means that
3732 *      the Energy change is ignored for beacon filtering, and beacon will
3733 *      not be forced to be sent to driver regardless of this delta. Typical
3734 *      energy delta 5dB.
3735 * @bf_roaming_energy_delta: Used for RSSI filtering, if in 'roaming' state.
3736 *      Send beacon to driver if delta in Energy values calculated for this
3737 *      and last passed beacon is greater than this threshold. Zero value
3738 *      means that the Energy change is ignored for beacon filtering while in
3739 *      Roaming state, typical energy delta 1dB.
3740 * @bf_roaming_state: Used for RSSI filtering. If absolute Energy values
3741 *      calculated for current beacon is less than the threshold, use
3742 *      Roaming Energy Delta Threshold, otherwise use normal Energy Delta
3743 *      Threshold. Typical energy threshold is -72dBm.
3744 * @bf_temp_threshold: This threshold determines the type of temperature
3745 *	filtering (Slow or Fast) that is selected (Units are in Celsuis):
3746 *      If the current temperature is above this threshold - Fast filter
3747 *	will be used, If the current temperature is below this threshold -
3748 *	Slow filter will be used.
3749 * @bf_temp_fast_filter: Send Beacon to driver if delta in temperature values
3750 *      calculated for this and the last passed beacon is greater than this
3751 *      threshold. Zero value means that the temperature change is ignored for
3752 *      beacon filtering; beacons will not be  forced to be sent to driver
3753 *      regardless of whether its temperature has been changed.
3754 * @bf_temp_slow_filter: Send Beacon to driver if delta in temperature values
3755 *      calculated for this and the last passed beacon is greater than this
3756 *      threshold. Zero value means that the temperature change is ignored for
3757 *      beacon filtering; beacons will not be forced to be sent to driver
3758 *      regardless of whether its temperature has been changed.
3759 * @bf_enable_beacon_filter: 1, beacon filtering is enabled; 0, disabled.
3760 * @bf_filter_escape_timer: Send beacons to to driver if no beacons were passed
3761 *      for a specific period of time. Units: Beacons.
3762 * @ba_escape_timer: Fully receive and parse beacon if no beacons were passed
3763 *      for a longer period of time then this escape-timeout. Units: Beacons.
3764 * @ba_enable_beacon_abort: 1, beacon abort is enabled; 0, disabled.
3765 */
3766struct iwm_beacon_filter_cmd {
3767	uint32_t bf_energy_delta;
3768	uint32_t bf_roaming_energy_delta;
3769	uint32_t bf_roaming_state;
3770	uint32_t bf_temp_threshold;
3771	uint32_t bf_temp_fast_filter;
3772	uint32_t bf_temp_slow_filter;
3773	uint32_t bf_enable_beacon_filter;
3774	uint32_t bf_debug_flag;
3775	uint32_t bf_escape_timer;
3776	uint32_t ba_escape_timer;
3777	uint32_t ba_enable_beacon_abort;
3778} __packed;
3779
3780/* Beacon filtering and beacon abort */
3781#define IWM_BF_ENERGY_DELTA_DEFAULT 5
3782#define IWM_BF_ENERGY_DELTA_MAX 255
3783#define IWM_BF_ENERGY_DELTA_MIN 0
3784
3785#define IWM_BF_ROAMING_ENERGY_DELTA_DEFAULT 1
3786#define IWM_BF_ROAMING_ENERGY_DELTA_MAX 255
3787#define IWM_BF_ROAMING_ENERGY_DELTA_MIN 0
3788
3789#define IWM_BF_ROAMING_STATE_DEFAULT 72
3790#define IWM_BF_ROAMING_STATE_MAX 255
3791#define IWM_BF_ROAMING_STATE_MIN 0
3792
3793#define IWM_BF_TEMP_THRESHOLD_DEFAULT 112
3794#define IWM_BF_TEMP_THRESHOLD_MAX 255
3795#define IWM_BF_TEMP_THRESHOLD_MIN 0
3796
3797#define IWM_BF_TEMP_FAST_FILTER_DEFAULT 1
3798#define IWM_BF_TEMP_FAST_FILTER_MAX 255
3799#define IWM_BF_TEMP_FAST_FILTER_MIN 0
3800
3801#define IWM_BF_TEMP_SLOW_FILTER_DEFAULT 5
3802#define IWM_BF_TEMP_SLOW_FILTER_MAX 255
3803#define IWM_BF_TEMP_SLOW_FILTER_MIN 0
3804
3805#define IWM_BF_ENABLE_BEACON_FILTER_DEFAULT 1
3806
3807#define IWM_BF_DEBUG_FLAG_DEFAULT 0
3808
3809#define IWM_BF_ESCAPE_TIMER_DEFAULT 50
3810#define IWM_BF_ESCAPE_TIMER_MAX 1024
3811#define IWM_BF_ESCAPE_TIMER_MIN 0
3812
3813#define IWM_BA_ESCAPE_TIMER_DEFAULT 6
3814#define IWM_BA_ESCAPE_TIMER_D3 9
3815#define IWM_BA_ESCAPE_TIMER_MAX 1024
3816#define IWM_BA_ESCAPE_TIMER_MIN 0
3817
3818#define IWM_BA_ENABLE_BEACON_ABORT_DEFAULT 1
3819
3820#define IWM_BF_CMD_CONFIG_DEFAULTS					     \
3821	.bf_energy_delta = htole32(IWM_BF_ENERGY_DELTA_DEFAULT),	     \
3822	.bf_roaming_energy_delta =					     \
3823		htole32(IWM_BF_ROAMING_ENERGY_DELTA_DEFAULT),	     \
3824	.bf_roaming_state = htole32(IWM_BF_ROAMING_STATE_DEFAULT),	     \
3825	.bf_temp_threshold = htole32(IWM_BF_TEMP_THRESHOLD_DEFAULT),     \
3826	.bf_temp_fast_filter = htole32(IWM_BF_TEMP_FAST_FILTER_DEFAULT), \
3827	.bf_temp_slow_filter = htole32(IWM_BF_TEMP_SLOW_FILTER_DEFAULT), \
3828	.bf_debug_flag = htole32(IWM_BF_DEBUG_FLAG_DEFAULT),	     \
3829	.bf_escape_timer = htole32(IWM_BF_ESCAPE_TIMER_DEFAULT),	     \
3830	.ba_escape_timer = htole32(IWM_BA_ESCAPE_TIMER_DEFAULT)
3831
3832/*
3833 * END mvm/fw-api-power.h
3834 */
3835
3836/*
3837 * BEGIN mvm/fw-api-rs.h
3838 */
3839
3840/*
3841 * These serve as indexes into
3842 * struct iwm_rate_info fw_rate_idx_to_plcp[IWM_RATE_COUNT];
3843 * TODO: avoid overlap between legacy and HT rates
3844 */
3845enum {
3846	IWM_RATE_1M_INDEX = 0,
3847	IWM_FIRST_CCK_RATE = IWM_RATE_1M_INDEX,
3848	IWM_RATE_2M_INDEX,
3849	IWM_RATE_5M_INDEX,
3850	IWM_RATE_11M_INDEX,
3851	IWM_LAST_CCK_RATE = IWM_RATE_11M_INDEX,
3852	IWM_RATE_6M_INDEX,
3853	IWM_FIRST_OFDM_RATE = IWM_RATE_6M_INDEX,
3854	IWM_RATE_MCS_0_INDEX = IWM_RATE_6M_INDEX,
3855	IWM_FIRST_HT_RATE = IWM_RATE_MCS_0_INDEX,
3856	IWM_FIRST_VHT_RATE = IWM_RATE_MCS_0_INDEX,
3857	IWM_RATE_9M_INDEX,
3858	IWM_RATE_12M_INDEX,
3859	IWM_RATE_MCS_1_INDEX = IWM_RATE_12M_INDEX,
3860	IWM_RATE_18M_INDEX,
3861	IWM_RATE_MCS_2_INDEX = IWM_RATE_18M_INDEX,
3862	IWM_RATE_24M_INDEX,
3863	IWM_RATE_MCS_3_INDEX = IWM_RATE_24M_INDEX,
3864	IWM_RATE_36M_INDEX,
3865	IWM_RATE_MCS_4_INDEX = IWM_RATE_36M_INDEX,
3866	IWM_RATE_48M_INDEX,
3867	IWM_RATE_MCS_5_INDEX = IWM_RATE_48M_INDEX,
3868	IWM_RATE_54M_INDEX,
3869	IWM_RATE_MCS_6_INDEX = IWM_RATE_54M_INDEX,
3870	IWM_LAST_NON_HT_RATE = IWM_RATE_54M_INDEX,
3871	IWM_RATE_60M_INDEX,
3872	IWM_RATE_MCS_7_INDEX = IWM_RATE_60M_INDEX,
3873	IWM_LAST_HT_RATE = IWM_RATE_MCS_7_INDEX,
3874	IWM_RATE_MCS_8_INDEX,
3875	IWM_RATE_MCS_9_INDEX,
3876	IWM_LAST_VHT_RATE = IWM_RATE_MCS_9_INDEX,
3877	IWM_RATE_COUNT_LEGACY = IWM_LAST_NON_HT_RATE + 1,
3878	IWM_RATE_COUNT = IWM_LAST_VHT_RATE + 1,
3879};
3880
3881#define IWM_RATE_BIT_MSK(r) (1 << (IWM_RATE_##r##M_INDEX))
3882
3883/* fw API values for legacy bit rates, both OFDM and CCK */
3884enum {
3885	IWM_RATE_6M_PLCP  = 13,
3886	IWM_RATE_9M_PLCP  = 15,
3887	IWM_RATE_12M_PLCP = 5,
3888	IWM_RATE_18M_PLCP = 7,
3889	IWM_RATE_24M_PLCP = 9,
3890	IWM_RATE_36M_PLCP = 11,
3891	IWM_RATE_48M_PLCP = 1,
3892	IWM_RATE_54M_PLCP = 3,
3893	IWM_RATE_1M_PLCP  = 10,
3894	IWM_RATE_2M_PLCP  = 20,
3895	IWM_RATE_5M_PLCP  = 55,
3896	IWM_RATE_11M_PLCP = 110,
3897	IWM_RATE_INVM_PLCP = -1,
3898};
3899
3900/*
3901 * rate_n_flags bit fields
3902 *
3903 * The 32-bit value has different layouts in the low 8 bites depending on the
3904 * format. There are three formats, HT, VHT and legacy (11abg, with subformats
3905 * for CCK and OFDM).
3906 *
3907 * High-throughput (HT) rate format
3908 *	bit 8 is 1, bit 26 is 0, bit 9 is 0 (OFDM)
3909 * Very High-throughput (VHT) rate format
3910 *	bit 8 is 0, bit 26 is 1, bit 9 is 0 (OFDM)
3911 * Legacy OFDM rate format for bits 7:0
3912 *	bit 8 is 0, bit 26 is 0, bit 9 is 0 (OFDM)
3913 * Legacy CCK rate format for bits 7:0:
3914 *	bit 8 is 0, bit 26 is 0, bit 9 is 1 (CCK)
3915 */
3916
3917/* Bit 8: (1) HT format, (0) legacy or VHT format */
3918#define IWM_RATE_MCS_HT_POS 8
3919#define IWM_RATE_MCS_HT_MSK (1 << IWM_RATE_MCS_HT_POS)
3920
3921/* Bit 9: (1) CCK, (0) OFDM.  HT (bit 8) must be "0" for this bit to be valid */
3922#define IWM_RATE_MCS_CCK_POS 9
3923#define IWM_RATE_MCS_CCK_MSK (1 << IWM_RATE_MCS_CCK_POS)
3924
3925/* Bit 26: (1) VHT format, (0) legacy format in bits 8:0 */
3926#define IWM_RATE_MCS_VHT_POS 26
3927#define IWM_RATE_MCS_VHT_MSK (1 << IWM_RATE_MCS_VHT_POS)
3928
3929
3930/*
3931 * High-throughput (HT) rate format for bits 7:0
3932 *
3933 *  2-0:  MCS rate base
3934 *        0)   6 Mbps
3935 *        1)  12 Mbps
3936 *        2)  18 Mbps
3937 *        3)  24 Mbps
3938 *        4)  36 Mbps
3939 *        5)  48 Mbps
3940 *        6)  54 Mbps
3941 *        7)  60 Mbps
3942 *  4-3:  0)  Single stream (SISO)
3943 *        1)  Dual stream (MIMO)
3944 *        2)  Triple stream (MIMO)
3945 *    5:  Value of 0x20 in bits 7:0 indicates 6 Mbps HT40 duplicate data
3946 *  (bits 7-6 are zero)
3947 *
3948 * Together the low 5 bits work out to the MCS index because we don't
3949 * support MCSes above 15/23, and 0-7 have one stream, 8-15 have two
3950 * streams and 16-23 have three streams. We could also support MCS 32
3951 * which is the duplicate 20 MHz MCS (bit 5 set, all others zero.)
3952 */
3953#define IWM_RATE_HT_MCS_RATE_CODE_MSK	0x7
3954#define IWM_RATE_HT_MCS_NSS_POS             3
3955#define IWM_RATE_HT_MCS_NSS_MSK             (3 << IWM_RATE_HT_MCS_NSS_POS)
3956
3957/* Bit 10: (1) Use Green Field preamble */
3958#define IWM_RATE_HT_MCS_GF_POS		10
3959#define IWM_RATE_HT_MCS_GF_MSK		(1 << IWM_RATE_HT_MCS_GF_POS)
3960
3961#define IWM_RATE_HT_MCS_INDEX_MSK		0x3f
3962
3963/*
3964 * Very High-throughput (VHT) rate format for bits 7:0
3965 *
3966 *  3-0:  VHT MCS (0-9)
3967 *  5-4:  number of streams - 1:
3968 *        0)  Single stream (SISO)
3969 *        1)  Dual stream (MIMO)
3970 *        2)  Triple stream (MIMO)
3971 */
3972
3973/* Bit 4-5: (0) SISO, (1) MIMO2 (2) MIMO3 */
3974#define IWM_RATE_VHT_MCS_RATE_CODE_MSK	0xf
3975#define IWM_RATE_VHT_MCS_NSS_POS		4
3976#define IWM_RATE_VHT_MCS_NSS_MSK		(3 << IWM_RATE_VHT_MCS_NSS_POS)
3977
3978/*
3979 * Legacy OFDM rate format for bits 7:0
3980 *
3981 *  3-0:  0xD)   6 Mbps
3982 *        0xF)   9 Mbps
3983 *        0x5)  12 Mbps
3984 *        0x7)  18 Mbps
3985 *        0x9)  24 Mbps
3986 *        0xB)  36 Mbps
3987 *        0x1)  48 Mbps
3988 *        0x3)  54 Mbps
3989 * (bits 7-4 are 0)
3990 *
3991 * Legacy CCK rate format for bits 7:0:
3992 * bit 8 is 0, bit 26 is 0, bit 9 is 1 (CCK):
3993 *
3994 *  6-0:   10)  1 Mbps
3995 *         20)  2 Mbps
3996 *         55)  5.5 Mbps
3997 *        110)  11 Mbps
3998 * (bit 7 is 0)
3999 */
4000#define IWM_RATE_LEGACY_RATE_MSK 0xff
4001
4002
4003/*
4004 * Bit 11-12: (0) 20MHz, (1) 40MHz, (2) 80MHz, (3) 160MHz
4005 * 0 and 1 are valid for HT and VHT, 2 and 3 only for VHT
4006 */
4007#define IWM_RATE_MCS_CHAN_WIDTH_POS		11
4008#define IWM_RATE_MCS_CHAN_WIDTH_MSK		(3 << IWM_RATE_MCS_CHAN_WIDTH_POS)
4009#define IWM_RATE_MCS_CHAN_WIDTH_20		(0 << IWM_RATE_MCS_CHAN_WIDTH_POS)
4010#define IWM_RATE_MCS_CHAN_WIDTH_40		(1 << IWM_RATE_MCS_CHAN_WIDTH_POS)
4011#define IWM_RATE_MCS_CHAN_WIDTH_80		(2 << IWM_RATE_MCS_CHAN_WIDTH_POS)
4012#define IWM_RATE_MCS_CHAN_WIDTH_160		(3 << IWM_RATE_MCS_CHAN_WIDTH_POS)
4013
4014/* Bit 13: (1) Short guard interval (0.4 usec), (0) normal GI (0.8 usec) */
4015#define IWM_RATE_MCS_SGI_POS		13
4016#define IWM_RATE_MCS_SGI_MSK		(1 << IWM_RATE_MCS_SGI_POS)
4017
4018/* Bit 14-16: Antenna selection (1) Ant A, (2) Ant B, (4) Ant C */
4019#define IWM_RATE_MCS_ANT_POS		14
4020#define IWM_RATE_MCS_ANT_A_MSK		(1 << IWM_RATE_MCS_ANT_POS)
4021#define IWM_RATE_MCS_ANT_B_MSK		(2 << IWM_RATE_MCS_ANT_POS)
4022#define IWM_RATE_MCS_ANT_C_MSK		(4 << IWM_RATE_MCS_ANT_POS)
4023#define IWM_RATE_MCS_ANT_AB_MSK		(IWM_RATE_MCS_ANT_A_MSK | \
4024					 IWM_RATE_MCS_ANT_B_MSK)
4025#define IWM_RATE_MCS_ANT_ABC_MSK		(IWM_RATE_MCS_ANT_AB_MSK | \
4026					 IWM_RATE_MCS_ANT_C_MSK)
4027#define IWM_RATE_MCS_ANT_MSK		IWM_RATE_MCS_ANT_ABC_MSK
4028#define IWM_RATE_MCS_ANT_NUM 3
4029
4030/* Bit 17-18: (0) SS, (1) SS*2 */
4031#define IWM_RATE_MCS_STBC_POS		17
4032#define IWM_RATE_MCS_STBC_MSK		(1 << IWM_RATE_MCS_STBC_POS)
4033
4034/* Bit 19: (0) Beamforming is off, (1) Beamforming is on */
4035#define IWM_RATE_MCS_BF_POS			19
4036#define IWM_RATE_MCS_BF_MSK			(1 << IWM_RATE_MCS_BF_POS)
4037
4038/* Bit 20: (0) ZLF is off, (1) ZLF is on */
4039#define IWM_RATE_MCS_ZLF_POS		20
4040#define IWM_RATE_MCS_ZLF_MSK		(1 << IWM_RATE_MCS_ZLF_POS)
4041
4042/* Bit 24-25: (0) 20MHz (no dup), (1) 2x20MHz, (2) 4x20MHz, 3 8x20MHz */
4043#define IWM_RATE_MCS_DUP_POS		24
4044#define IWM_RATE_MCS_DUP_MSK		(3 << IWM_RATE_MCS_DUP_POS)
4045
4046/* Bit 27: (1) LDPC enabled, (0) LDPC disabled */
4047#define IWM_RATE_MCS_LDPC_POS		27
4048#define IWM_RATE_MCS_LDPC_MSK		(1 << IWM_RATE_MCS_LDPC_POS)
4049
4050
4051/* Link Quality definitions */
4052
4053/* # entries in rate scale table to support Tx retries */
4054#define  IWM_LQ_MAX_RETRY_NUM 16
4055
4056/* Link quality command flags bit fields */
4057
4058/* Bit 0: (0) Don't use RTS (1) Use RTS */
4059#define IWM_LQ_FLAG_USE_RTS_POS             0
4060#define IWM_LQ_FLAG_USE_RTS_MSK	        (1 << IWM_LQ_FLAG_USE_RTS_POS)
4061
4062/* Bit 1-3: LQ command color. Used to match responses to LQ commands */
4063#define IWM_LQ_FLAG_COLOR_POS               1
4064#define IWM_LQ_FLAG_COLOR_MSK               (7 << IWM_LQ_FLAG_COLOR_POS)
4065
4066/* Bit 4-5: Tx RTS BW Signalling
4067 * (0) No RTS BW signalling
4068 * (1) Static BW signalling
4069 * (2) Dynamic BW signalling
4070 */
4071#define IWM_LQ_FLAG_RTS_BW_SIG_POS          4
4072#define IWM_LQ_FLAG_RTS_BW_SIG_NONE         (0 << IWM_LQ_FLAG_RTS_BW_SIG_POS)
4073#define IWM_LQ_FLAG_RTS_BW_SIG_STATIC       (1 << IWM_LQ_FLAG_RTS_BW_SIG_POS)
4074#define IWM_LQ_FLAG_RTS_BW_SIG_DYNAMIC      (2 << IWM_LQ_FLAG_RTS_BW_SIG_POS)
4075
4076/* Bit 6: (0) No dynamic BW selection (1) Allow dynamic BW selection
4077 * Dyanmic BW selection allows Tx with narrower BW then requested in rates
4078 */
4079#define IWM_LQ_FLAG_DYNAMIC_BW_POS          6
4080#define IWM_LQ_FLAG_DYNAMIC_BW_MSK          (1 << IWM_LQ_FLAG_DYNAMIC_BW_POS)
4081
4082/**
4083 * struct iwm_lq_cmd - link quality command
4084 * @sta_id: station to update
4085 * @control: not used
4086 * @flags: combination of IWM_LQ_FLAG_*
4087 * @mimo_delim: the first SISO index in rs_table, which separates MIMO
4088 *	and SISO rates
4089 * @single_stream_ant_msk: best antenna for SISO (can be dual in CDD).
4090 *	Should be ANT_[ABC]
4091 * @dual_stream_ant_msk: best antennas for MIMO, combination of ANT_[ABC]
4092 * @initial_rate_index: first index from rs_table per AC category
4093 * @agg_time_limit: aggregation max time threshold in usec/100, meaning
4094 *	value of 100 is one usec. Range is 100 to 8000
4095 * @agg_disable_start_th: try-count threshold for starting aggregation.
4096 *	If a frame has higher try-count, it should not be selected for
4097 *	starting an aggregation sequence.
4098 * @agg_frame_cnt_limit: max frame count in an aggregation.
4099 *	0: no limit
4100 *	1: no aggregation (one frame per aggregation)
4101 *	2 - 0x3f: maximal number of frames (up to 3f == 63)
4102 * @rs_table: array of rates for each TX try, each is rate_n_flags,
4103 *	meaning it is a combination of IWM_RATE_MCS_* and IWM_RATE_*_PLCP
4104 * @bf_params: beam forming params, currently not used
4105 */
4106struct iwm_lq_cmd {
4107	uint8_t sta_id;
4108	uint8_t reserved1;
4109	uint16_t control;
4110	/* LINK_QUAL_GENERAL_PARAMS_API_S_VER_1 */
4111	uint8_t flags;
4112	uint8_t mimo_delim;
4113	uint8_t single_stream_ant_msk;
4114	uint8_t dual_stream_ant_msk;
4115	uint8_t initial_rate_index[IWM_AC_NUM];
4116	/* LINK_QUAL_AGG_PARAMS_API_S_VER_1 */
4117	uint16_t agg_time_limit;
4118	uint8_t agg_disable_start_th;
4119	uint8_t agg_frame_cnt_limit;
4120	uint32_t reserved2;
4121	uint32_t rs_table[IWM_LQ_MAX_RETRY_NUM];
4122	uint32_t bf_params;
4123}; /* LINK_QUALITY_CMD_API_S_VER_1 */
4124
4125/*
4126 * END mvm/fw-api-rs.h
4127 */
4128
4129/*
4130 * BEGIN mvm/fw-api-tx.h
4131 */
4132
4133/**
4134 * enum iwm_tx_flags - bitmasks for tx_flags in TX command
4135 * @IWM_TX_CMD_FLG_PROT_REQUIRE: use RTS or CTS-to-self to protect the frame
4136 * @IWM_TX_CMD_FLG_ACK: expect ACK from receiving station
4137 * @IWM_TX_CMD_FLG_STA_RATE: use RS table with initial index from the TX command.
4138 *	Otherwise, use rate_n_flags from the TX command
4139 * @IWM_TX_CMD_FLG_BA: this frame is a block ack
4140 * @IWM_TX_CMD_FLG_BAR: this frame is a BA request, immediate BAR is expected
4141 *	Must set IWM_TX_CMD_FLG_ACK with this flag.
4142 * @IWM_TX_CMD_FLG_TXOP_PROT: protect frame with full TXOP protection
4143 * @IWM_TX_CMD_FLG_VHT_NDPA: mark frame is NDPA for VHT beamformer sequence
4144 * @IWM_TX_CMD_FLG_HT_NDPA: mark frame is NDPA for HT beamformer sequence
4145 * @IWM_TX_CMD_FLG_CSI_FDBK2HOST: mark to send feedback to host (only if good CRC)
4146 * @IWM_TX_CMD_FLG_BT_DIS: disable BT priority for this frame
4147 * @IWM_TX_CMD_FLG_SEQ_CTL: set if FW should override the sequence control.
4148 *	Should be set for mgmt, non-QOS data, mcast, bcast and in scan command
4149 * @IWM_TX_CMD_FLG_MORE_FRAG: this frame is non-last MPDU
4150 * @IWM_TX_CMD_FLG_NEXT_FRAME: this frame includes information of the next frame
4151 * @IWM_TX_CMD_FLG_TSF: FW should calculate and insert TSF in the frame
4152 *	Should be set for beacons and probe responses
4153 * @IWM_TX_CMD_FLG_CALIB: activate PA TX power calibrations
4154 * @IWM_TX_CMD_FLG_KEEP_SEQ_CTL: if seq_ctl is set, don't increase inner seq count
4155 * @IWM_TX_CMD_FLG_AGG_START: allow this frame to start aggregation
4156 * @IWM_TX_CMD_FLG_MH_PAD: driver inserted 2 byte padding after MAC header.
4157 *	Should be set for 26/30 length MAC headers
4158 * @IWM_TX_CMD_FLG_RESP_TO_DRV: zero this if the response should go only to FW
4159 * @IWM_TX_CMD_FLG_CCMP_AGG: this frame uses CCMP for aggregation acceleration
4160 * @IWM_TX_CMD_FLG_TKIP_MIC_DONE: FW already performed TKIP MIC calculation
4161 * @IWM_TX_CMD_FLG_DUR: disable duration overwriting used in PS-Poll Assoc-id
4162 * @IWM_TX_CMD_FLG_FW_DROP: FW should mark frame to be dropped
4163 * @IWM_TX_CMD_FLG_EXEC_PAPD: execute PAPD
4164 * @IWM_TX_CMD_FLG_PAPD_TYPE: 0 for reference power, 1 for nominal power
4165 * @IWM_TX_CMD_FLG_HCCA_CHUNK: mark start of TSPEC chunk
4166 */
4167enum iwm_tx_flags {
4168	IWM_TX_CMD_FLG_PROT_REQUIRE	= (1 << 0),
4169	IWM_TX_CMD_FLG_ACK		= (1 << 3),
4170	IWM_TX_CMD_FLG_STA_RATE		= (1 << 4),
4171	IWM_TX_CMD_FLG_BA		= (1 << 5),
4172	IWM_TX_CMD_FLG_BAR		= (1 << 6),
4173	IWM_TX_CMD_FLG_TXOP_PROT	= (1 << 7),
4174	IWM_TX_CMD_FLG_VHT_NDPA		= (1 << 8),
4175	IWM_TX_CMD_FLG_HT_NDPA		= (1 << 9),
4176	IWM_TX_CMD_FLG_CSI_FDBK2HOST	= (1 << 10),
4177	IWM_TX_CMD_FLG_BT_DIS		= (1 << 12),
4178	IWM_TX_CMD_FLG_SEQ_CTL		= (1 << 13),
4179	IWM_TX_CMD_FLG_MORE_FRAG	= (1 << 14),
4180	IWM_TX_CMD_FLG_NEXT_FRAME	= (1 << 15),
4181	IWM_TX_CMD_FLG_TSF		= (1 << 16),
4182	IWM_TX_CMD_FLG_CALIB		= (1 << 17),
4183	IWM_TX_CMD_FLG_KEEP_SEQ_CTL	= (1 << 18),
4184	IWM_TX_CMD_FLG_AGG_START	= (1 << 19),
4185	IWM_TX_CMD_FLG_MH_PAD		= (1 << 20),
4186	IWM_TX_CMD_FLG_RESP_TO_DRV	= (1 << 21),
4187	IWM_TX_CMD_FLG_CCMP_AGG		= (1 << 22),
4188	IWM_TX_CMD_FLG_TKIP_MIC_DONE	= (1 << 23),
4189	IWM_TX_CMD_FLG_DUR		= (1 << 25),
4190	IWM_TX_CMD_FLG_FW_DROP		= (1 << 26),
4191	IWM_TX_CMD_FLG_EXEC_PAPD	= (1 << 27),
4192	IWM_TX_CMD_FLG_PAPD_TYPE	= (1 << 28),
4193	IWM_TX_CMD_FLG_HCCA_CHUNK	= (1 << 31)
4194}; /* IWM_TX_FLAGS_BITS_API_S_VER_1 */
4195
4196/**
4197 * enum iwm_tx_pm_timeouts - pm timeout values in TX command
4198 * @IWM_PM_FRAME_NONE: no need to suspend sleep mode
4199 * @IWM_PM_FRAME_MGMT: fw suspend sleep mode for 100TU
4200 * @IWM_PM_FRAME_ASSOC: fw suspend sleep mode for 10sec
4201 */
4202enum iwm_tx_pm_timeouts {
4203	IWM_PM_FRAME_NONE           = 0,
4204	IWM_PM_FRAME_MGMT           = 2,
4205	IWM_PM_FRAME_ASSOC          = 3,
4206};
4207
4208/*
4209 * TX command security control
4210 */
4211#define IWM_TX_CMD_SEC_WEP		0x01
4212#define IWM_TX_CMD_SEC_CCM		0x02
4213#define IWM_TX_CMD_SEC_TKIP		0x03
4214#define IWM_TX_CMD_SEC_EXT		0x04
4215#define IWM_TX_CMD_SEC_MSK		0x07
4216#define IWM_TX_CMD_SEC_WEP_KEY_IDX_POS	6
4217#define IWM_TX_CMD_SEC_WEP_KEY_IDX_MSK	0xc0
4218#define IWM_TX_CMD_SEC_KEY128		0x08
4219
4220/* TODO: how does these values are OK with only 16 bit variable??? */
4221/*
4222 * TX command next frame info
4223 *
4224 * bits 0:2 - security control (IWM_TX_CMD_SEC_*)
4225 * bit 3 - immediate ACK required
4226 * bit 4 - rate is taken from STA table
4227 * bit 5 - frame belongs to BA stream
4228 * bit 6 - immediate BA response expected
4229 * bit 7 - unused
4230 * bits 8:15 - Station ID
4231 * bits 16:31 - rate
4232 */
4233#define IWM_TX_CMD_NEXT_FRAME_ACK_MSK		(0x8)
4234#define IWM_TX_CMD_NEXT_FRAME_STA_RATE_MSK	(0x10)
4235#define IWM_TX_CMD_NEXT_FRAME_BA_MSK		(0x20)
4236#define IWM_TX_CMD_NEXT_FRAME_IMM_BA_RSP_MSK	(0x40)
4237#define IWM_TX_CMD_NEXT_FRAME_FLAGS_MSK		(0xf8)
4238#define IWM_TX_CMD_NEXT_FRAME_STA_ID_MSK	(0xff00)
4239#define IWM_TX_CMD_NEXT_FRAME_STA_ID_POS	(8)
4240#define IWM_TX_CMD_NEXT_FRAME_RATE_MSK		(0xffff0000)
4241#define IWM_TX_CMD_NEXT_FRAME_RATE_POS		(16)
4242
4243/*
4244 * TX command Frame life time in us - to be written in pm_frame_timeout
4245 */
4246#define IWM_TX_CMD_LIFE_TIME_INFINITE	0xFFFFFFFF
4247#define IWM_TX_CMD_LIFE_TIME_DEFAULT	2000000 /* 2000 ms*/
4248#define IWM_TX_CMD_LIFE_TIME_PROBE_RESP	40000 /* 40 ms */
4249#define IWM_TX_CMD_LIFE_TIME_EXPIRED_FRAME	0
4250
4251/*
4252 * TID for non QoS frames - to be written in tid_tspec
4253 */
4254#define IWM_TID_NON_QOS	IWM_MAX_TID_COUNT
4255
4256/*
4257 * Limits on the retransmissions - to be written in {data,rts}_retry_limit
4258 */
4259#define IWM_DEFAULT_TX_RETRY			15
4260#define IWM_MGMT_DFAULT_RETRY_LIMIT		3
4261#define IWM_RTS_DFAULT_RETRY_LIMIT		60
4262#define IWM_BAR_DFAULT_RETRY_LIMIT		60
4263#define IWM_LOW_RETRY_LIMIT			7
4264
4265/* TODO: complete documentation for try_cnt and btkill_cnt */
4266/**
4267 * struct iwm_tx_cmd - TX command struct to FW
4268 * ( IWM_TX_CMD = 0x1c )
4269 * @len: in bytes of the payload, see below for details
4270 * @next_frame_len: same as len, but for next frame (0 if not applicable)
4271 *	Used for fragmentation and bursting, but not in 11n aggregation.
4272 * @tx_flags: combination of IWM_TX_CMD_FLG_*
4273 * @rate_n_flags: rate for *all* Tx attempts, if IWM_TX_CMD_FLG_STA_RATE_MSK is
4274 *	cleared. Combination of IWM_RATE_MCS_*
4275 * @sta_id: index of destination station in FW station table
4276 * @sec_ctl: security control, IWM_TX_CMD_SEC_*
4277 * @initial_rate_index: index into the rate table for initial TX attempt.
4278 *	Applied if IWM_TX_CMD_FLG_STA_RATE_MSK is set, normally 0 for data frames.
4279 * @key: security key
4280 * @next_frame_flags: IWM_TX_CMD_SEC_* and IWM_TX_CMD_NEXT_FRAME_*
4281 * @life_time: frame life time (usecs??)
4282 * @dram_lsb_ptr: Physical address of scratch area in the command (try_cnt +
4283 *	btkill_cnd + reserved), first 32 bits. "0" disables usage.
4284 * @dram_msb_ptr: upper bits of the scratch physical address
4285 * @rts_retry_limit: max attempts for RTS
4286 * @data_retry_limit: max attempts to send the data packet
4287 * @tid_spec: TID/tspec
4288 * @pm_frame_timeout: PM TX frame timeout
4289 * @driver_txop: duration od EDCA TXOP, in 32-usec units. Set this if not
4290 *	specified by HCCA protocol
4291 *
4292 * The byte count (both len and next_frame_len) includes MAC header
4293 * (24/26/30/32 bytes)
4294 * + 2 bytes pad if 26/30 header size
4295 * + 8 byte IV for CCM or TKIP (not used for WEP)
4296 * + Data payload
4297 * + 8-byte MIC (not used for CCM/WEP)
4298 * It does not include post-MAC padding, i.e.,
4299 * MIC (CCM) 8 bytes, ICV (WEP/TKIP/CKIP) 4 bytes, CRC 4 bytes.
4300 * Range of len: 14-2342 bytes.
4301 *
4302 * After the struct fields the MAC header is placed, plus any padding,
4303 * and then the actial payload.
4304 */
4305struct iwm_tx_cmd {
4306	uint16_t len;
4307	uint16_t next_frame_len;
4308	uint32_t tx_flags;
4309	struct {
4310		uint8_t try_cnt;
4311		uint8_t btkill_cnt;
4312		uint16_t reserved;
4313	} scratch; /* DRAM_SCRATCH_API_U_VER_1 */
4314	uint32_t rate_n_flags;
4315	uint8_t sta_id;
4316	uint8_t sec_ctl;
4317	uint8_t initial_rate_index;
4318	uint8_t reserved2;
4319	uint8_t key[16];
4320	uint16_t next_frame_flags;
4321	uint16_t reserved3;
4322	uint32_t life_time;
4323	uint32_t dram_lsb_ptr;
4324	uint8_t dram_msb_ptr;
4325	uint8_t rts_retry_limit;
4326	uint8_t data_retry_limit;
4327	uint8_t tid_tspec;
4328	uint16_t pm_frame_timeout;
4329	uint16_t driver_txop;
4330	uint8_t payload[0];
4331	struct ieee80211_frame hdr[0];
4332} __packed; /* IWM_TX_CMD_API_S_VER_3 */
4333
4334/*
4335 * TX response related data
4336 */
4337
4338/*
4339 * enum iwm_tx_status - status that is returned by the fw after attempts to Tx
4340 * @IWM_TX_STATUS_SUCCESS:
4341 * @IWM_TX_STATUS_DIRECT_DONE:
4342 * @IWM_TX_STATUS_POSTPONE_DELAY:
4343 * @IWM_TX_STATUS_POSTPONE_FEW_BYTES:
4344 * @IWM_TX_STATUS_POSTPONE_BT_PRIO:
4345 * @IWM_TX_STATUS_POSTPONE_QUIET_PERIOD:
4346 * @IWM_TX_STATUS_POSTPONE_CALC_TTAK:
4347 * @IWM_TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
4348 * @IWM_TX_STATUS_FAIL_SHORT_LIMIT:
4349 * @IWM_TX_STATUS_FAIL_LONG_LIMIT:
4350 * @IWM_TX_STATUS_FAIL_UNDERRUN:
4351 * @IWM_TX_STATUS_FAIL_DRAIN_FLOW:
4352 * @IWM_TX_STATUS_FAIL_RFKILL_FLUSH:
4353 * @IWM_TX_STATUS_FAIL_LIFE_EXPIRE:
4354 * @IWM_TX_STATUS_FAIL_DEST_PS:
4355 * @IWM_TX_STATUS_FAIL_HOST_ABORTED:
4356 * @IWM_TX_STATUS_FAIL_BT_RETRY:
4357 * @IWM_TX_STATUS_FAIL_STA_INVALID:
4358 * @IWM_TX_TATUS_FAIL_FRAG_DROPPED:
4359 * @IWM_TX_STATUS_FAIL_TID_DISABLE:
4360 * @IWM_TX_STATUS_FAIL_FIFO_FLUSHED:
4361 * @IWM_TX_STATUS_FAIL_SMALL_CF_POLL:
4362 * @IWM_TX_STATUS_FAIL_FW_DROP:
4363 * @IWM_TX_STATUS_FAIL_STA_COLOR_MISMATCH: mismatch between color of Tx cmd and
4364 *	STA table
4365 * @IWM_TX_FRAME_STATUS_INTERNAL_ABORT:
4366 * @IWM_TX_MODE_MSK:
4367 * @IWM_TX_MODE_NO_BURST:
4368 * @IWM_TX_MODE_IN_BURST_SEQ:
4369 * @IWM_TX_MODE_FIRST_IN_BURST:
4370 * @IWM_TX_QUEUE_NUM_MSK:
4371 *
4372 * Valid only if frame_count =1
4373 * TODO: complete documentation
4374 */
4375enum iwm_tx_status {
4376	IWM_TX_STATUS_MSK = 0x000000ff,
4377	IWM_TX_STATUS_SUCCESS = 0x01,
4378	IWM_TX_STATUS_DIRECT_DONE = 0x02,
4379	/* postpone TX */
4380	IWM_TX_STATUS_POSTPONE_DELAY = 0x40,
4381	IWM_TX_STATUS_POSTPONE_FEW_BYTES = 0x41,
4382	IWM_TX_STATUS_POSTPONE_BT_PRIO = 0x42,
4383	IWM_TX_STATUS_POSTPONE_QUIET_PERIOD = 0x43,
4384	IWM_TX_STATUS_POSTPONE_CALC_TTAK = 0x44,
4385	/* abort TX */
4386	IWM_TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY = 0x81,
4387	IWM_TX_STATUS_FAIL_SHORT_LIMIT = 0x82,
4388	IWM_TX_STATUS_FAIL_LONG_LIMIT = 0x83,
4389	IWM_TX_STATUS_FAIL_UNDERRUN = 0x84,
4390	IWM_TX_STATUS_FAIL_DRAIN_FLOW = 0x85,
4391	IWM_TX_STATUS_FAIL_RFKILL_FLUSH = 0x86,
4392	IWM_TX_STATUS_FAIL_LIFE_EXPIRE = 0x87,
4393	IWM_TX_STATUS_FAIL_DEST_PS = 0x88,
4394	IWM_TX_STATUS_FAIL_HOST_ABORTED = 0x89,
4395	IWM_TX_STATUS_FAIL_BT_RETRY = 0x8a,
4396	IWM_TX_STATUS_FAIL_STA_INVALID = 0x8b,
4397	IWM_TX_STATUS_FAIL_FRAG_DROPPED = 0x8c,
4398	IWM_TX_STATUS_FAIL_TID_DISABLE = 0x8d,
4399	IWM_TX_STATUS_FAIL_FIFO_FLUSHED = 0x8e,
4400	IWM_TX_STATUS_FAIL_SMALL_CF_POLL = 0x8f,
4401	IWM_TX_STATUS_FAIL_FW_DROP = 0x90,
4402	IWM_TX_STATUS_FAIL_STA_COLOR_MISMATCH = 0x91,
4403	IWM_TX_STATUS_INTERNAL_ABORT = 0x92,
4404	IWM_TX_MODE_MSK = 0x00000f00,
4405	IWM_TX_MODE_NO_BURST = 0x00000000,
4406	IWM_TX_MODE_IN_BURST_SEQ = 0x00000100,
4407	IWM_TX_MODE_FIRST_IN_BURST = 0x00000200,
4408	IWM_TX_QUEUE_NUM_MSK = 0x0001f000,
4409	IWM_TX_NARROW_BW_MSK = 0x00060000,
4410	IWM_TX_NARROW_BW_1DIV2 = 0x00020000,
4411	IWM_TX_NARROW_BW_1DIV4 = 0x00040000,
4412	IWM_TX_NARROW_BW_1DIV8 = 0x00060000,
4413};
4414
4415/*
4416 * enum iwm_tx_agg_status - TX aggregation status
4417 * @IWM_AGG_TX_STATE_STATUS_MSK:
4418 * @IWM_AGG_TX_STATE_TRANSMITTED:
4419 * @IWM_AGG_TX_STATE_UNDERRUN:
4420 * @IWM_AGG_TX_STATE_BT_PRIO:
4421 * @IWM_AGG_TX_STATE_FEW_BYTES:
4422 * @IWM_AGG_TX_STATE_ABORT:
4423 * @IWM_AGG_TX_STATE_LAST_SENT_TTL:
4424 * @IWM_AGG_TX_STATE_LAST_SENT_TRY_CNT:
4425 * @IWM_AGG_TX_STATE_LAST_SENT_BT_KILL:
4426 * @IWM_AGG_TX_STATE_SCD_QUERY:
4427 * @IWM_AGG_TX_STATE_TEST_BAD_CRC32:
4428 * @IWM_AGG_TX_STATE_RESPONSE:
4429 * @IWM_AGG_TX_STATE_DUMP_TX:
4430 * @IWM_AGG_TX_STATE_DELAY_TX:
4431 * @IWM_AGG_TX_STATE_TRY_CNT_MSK: Retry count for 1st frame in aggregation (retries
4432 *	occur if tx failed for this frame when it was a member of a previous
4433 *	aggregation block). If rate scaling is used, retry count indicates the
4434 *	rate table entry used for all frames in the new agg.
4435 *@ IWM_AGG_TX_STATE_SEQ_NUM_MSK: Command ID and sequence number of Tx command for
4436 *	this frame
4437 *
4438 * TODO: complete documentation
4439 */
4440enum iwm_tx_agg_status {
4441	IWM_AGG_TX_STATE_STATUS_MSK = 0x00fff,
4442	IWM_AGG_TX_STATE_TRANSMITTED = 0x000,
4443	IWM_AGG_TX_STATE_UNDERRUN = 0x001,
4444	IWM_AGG_TX_STATE_BT_PRIO = 0x002,
4445	IWM_AGG_TX_STATE_FEW_BYTES = 0x004,
4446	IWM_AGG_TX_STATE_ABORT = 0x008,
4447	IWM_AGG_TX_STATE_LAST_SENT_TTL = 0x010,
4448	IWM_AGG_TX_STATE_LAST_SENT_TRY_CNT = 0x020,
4449	IWM_AGG_TX_STATE_LAST_SENT_BT_KILL = 0x040,
4450	IWM_AGG_TX_STATE_SCD_QUERY = 0x080,
4451	IWM_AGG_TX_STATE_TEST_BAD_CRC32 = 0x0100,
4452	IWM_AGG_TX_STATE_RESPONSE = 0x1ff,
4453	IWM_AGG_TX_STATE_DUMP_TX = 0x200,
4454	IWM_AGG_TX_STATE_DELAY_TX = 0x400,
4455	IWM_AGG_TX_STATE_TRY_CNT_POS = 12,
4456	IWM_AGG_TX_STATE_TRY_CNT_MSK = 0xf << IWM_AGG_TX_STATE_TRY_CNT_POS,
4457};
4458
4459#define IWM_AGG_TX_STATE_LAST_SENT_MSK  (IWM_AGG_TX_STATE_LAST_SENT_TTL| \
4460				     IWM_AGG_TX_STATE_LAST_SENT_TRY_CNT| \
4461				     IWM_AGG_TX_STATE_LAST_SENT_BT_KILL)
4462
4463/*
4464 * The mask below describes a status where we are absolutely sure that the MPDU
4465 * wasn't sent. For BA/Underrun we cannot be that sure. All we know that we've
4466 * written the bytes to the TXE, but we know nothing about what the DSP did.
4467 */
4468#define IWM_AGG_TX_STAT_FRAME_NOT_SENT (IWM_AGG_TX_STATE_FEW_BYTES | \
4469				    IWM_AGG_TX_STATE_ABORT | \
4470				    IWM_AGG_TX_STATE_SCD_QUERY)
4471
4472/*
4473 * IWM_REPLY_TX = 0x1c (response)
4474 *
4475 * This response may be in one of two slightly different formats, indicated
4476 * by the frame_count field:
4477 *
4478 * 1)	No aggregation (frame_count == 1).  This reports Tx results for a single
4479 *	frame. Multiple attempts, at various bit rates, may have been made for
4480 *	this frame.
4481 *
4482 * 2)	Aggregation (frame_count > 1).  This reports Tx results for two or more
4483 *	frames that used block-acknowledge.  All frames were transmitted at
4484 *	same rate. Rate scaling may have been used if first frame in this new
4485 *	agg block failed in previous agg block(s).
4486 *
4487 *	Note that, for aggregation, ACK (block-ack) status is not delivered
4488 *	here; block-ack has not been received by the time the device records
4489 *	this status.
4490 *	This status relates to reasons the tx might have been blocked or aborted
4491 *	within the device, rather than whether it was received successfully by
4492 *	the destination station.
4493 */
4494
4495/**
4496 * struct iwm_agg_tx_status - per packet TX aggregation status
4497 * @status: enum iwm_tx_agg_status
4498 * @sequence: Sequence # for this frame's Tx cmd (not SSN!)
4499 */
4500struct iwm_agg_tx_status {
4501	uint16_t status;
4502	uint16_t sequence;
4503} __packed;
4504
4505/*
4506 * definitions for initial rate index field
4507 * bits [3:0] initial rate index
4508 * bits [6:4] rate table color, used for the initial rate
4509 * bit-7 invalid rate indication
4510 */
4511#define IWM_TX_RES_INIT_RATE_INDEX_MSK 0x0f
4512#define IWM_TX_RES_RATE_TABLE_COLOR_MSK 0x70
4513#define IWM_TX_RES_INV_RATE_INDEX_MSK 0x80
4514
4515#define IWM_MVM_TX_RES_GET_TID(_ra_tid) ((_ra_tid) & 0x0f)
4516#define IWM_MVM_TX_RES_GET_RA(_ra_tid) ((_ra_tid) >> 4)
4517
4518/**
4519 * struct iwm_mvm_tx_resp - notifies that fw is TXing a packet
4520 * ( IWM_REPLY_TX = 0x1c )
4521 * @frame_count: 1 no aggregation, >1 aggregation
4522 * @bt_kill_count: num of times blocked by bluetooth (unused for agg)
4523 * @failure_rts: num of failures due to unsuccessful RTS
4524 * @failure_frame: num failures due to no ACK (unused for agg)
4525 * @initial_rate: for non-agg: rate of the successful Tx. For agg: rate of the
4526 *	Tx of all the batch. IWM_RATE_MCS_*
4527 * @wireless_media_time: for non-agg: RTS + CTS + frame tx attempts time + ACK.
4528 *	for agg: RTS + CTS + aggregation tx time + block-ack time.
4529 *	in usec.
4530 * @pa_status: tx power info
4531 * @pa_integ_res_a: tx power info
4532 * @pa_integ_res_b: tx power info
4533 * @pa_integ_res_c: tx power info
4534 * @measurement_req_id: tx power info
4535 * @tfd_info: TFD information set by the FH
4536 * @seq_ctl: sequence control from the Tx cmd
4537 * @byte_cnt: byte count from the Tx cmd
4538 * @tlc_info: TLC rate info
4539 * @ra_tid: bits [3:0] = ra, bits [7:4] = tid
4540 * @frame_ctrl: frame control
4541 * @status: for non-agg:  frame status IWM_TX_STATUS_*
4542 *	for agg: status of 1st frame, IWM_AGG_TX_STATE_*; other frame status fields
4543 *	follow this one, up to frame_count.
4544 *
4545 * After the array of statuses comes the SSN of the SCD. Look at
4546 * %iwm_mvm_get_scd_ssn for more details.
4547 */
4548struct iwm_mvm_tx_resp {
4549	uint8_t frame_count;
4550	uint8_t bt_kill_count;
4551	uint8_t failure_rts;
4552	uint8_t failure_frame;
4553	uint32_t initial_rate;
4554	uint16_t wireless_media_time;
4555
4556	uint8_t pa_status;
4557	uint8_t pa_integ_res_a[3];
4558	uint8_t pa_integ_res_b[3];
4559	uint8_t pa_integ_res_c[3];
4560	uint16_t measurement_req_id;
4561	uint16_t reserved;
4562
4563	uint32_t tfd_info;
4564	uint16_t seq_ctl;
4565	uint16_t byte_cnt;
4566	uint8_t tlc_info;
4567	uint8_t ra_tid;
4568	uint16_t frame_ctrl;
4569
4570	struct iwm_agg_tx_status status;
4571} __packed; /* IWM_TX_RSP_API_S_VER_3 */
4572
4573/**
4574 * struct iwm_mvm_ba_notif - notifies about reception of BA
4575 * ( IWM_BA_NOTIF = 0xc5 )
4576 * @sta_addr_lo32: lower 32 bits of the MAC address
4577 * @sta_addr_hi16: upper 16 bits of the MAC address
4578 * @sta_id: Index of recipient (BA-sending) station in fw's station table
4579 * @tid: tid of the session
4580 * @seq_ctl:
4581 * @bitmap: the bitmap of the BA notification as seen in the air
4582 * @scd_flow: the tx queue this BA relates to
4583 * @scd_ssn: the index of the last contiguously sent packet
4584 * @txed: number of Txed frames in this batch
4585 * @txed_2_done: number of Acked frames in this batch
4586 */
4587struct iwm_mvm_ba_notif {
4588	uint32_t sta_addr_lo32;
4589	uint16_t sta_addr_hi16;
4590	uint16_t reserved;
4591
4592	uint8_t sta_id;
4593	uint8_t tid;
4594	uint16_t seq_ctl;
4595	uint64_t bitmap;
4596	uint16_t scd_flow;
4597	uint16_t scd_ssn;
4598	uint8_t txed;
4599	uint8_t txed_2_done;
4600	uint16_t reserved1;
4601} __packed;
4602
4603/*
4604 * struct iwm_mac_beacon_cmd - beacon template command
4605 * @tx: the tx commands associated with the beacon frame
4606 * @template_id: currently equal to the mac context id of the coresponding
4607 *  mac.
4608 * @tim_idx: the offset of the tim IE in the beacon
4609 * @tim_size: the length of the tim IE
4610 * @frame: the template of the beacon frame
4611 */
4612struct iwm_mac_beacon_cmd {
4613	struct iwm_tx_cmd tx;
4614	uint32_t template_id;
4615	uint32_t tim_idx;
4616	uint32_t tim_size;
4617	struct ieee80211_frame frame[0];
4618} __packed;
4619
4620struct iwm_beacon_notif {
4621	struct iwm_mvm_tx_resp beacon_notify_hdr;
4622	uint64_t tsf;
4623	uint32_t ibss_mgr_status;
4624} __packed;
4625
4626/**
4627 * enum iwm_dump_control - dump (flush) control flags
4628 * @IWM_DUMP_TX_FIFO_FLUSH: Dump MSDUs until the FIFO is empty
4629 *	and the TFD queues are empty.
4630 */
4631enum iwm_dump_control {
4632	IWM_DUMP_TX_FIFO_FLUSH	= (1 << 1),
4633};
4634
4635/**
4636 * struct iwm_tx_path_flush_cmd -- queue/FIFO flush command
4637 * @queues_ctl: bitmap of queues to flush
4638 * @flush_ctl: control flags
4639 * @reserved: reserved
4640 */
4641struct iwm_tx_path_flush_cmd {
4642	uint32_t queues_ctl;
4643	uint16_t flush_ctl;
4644	uint16_t reserved;
4645} __packed; /* IWM_TX_PATH_FLUSH_CMD_API_S_VER_1 */
4646
4647/**
4648 * iwm_mvm_get_scd_ssn - returns the SSN of the SCD
4649 * @tx_resp: the Tx response from the fw (agg or non-agg)
4650 *
4651 * When the fw sends an AMPDU, it fetches the MPDUs one after the other. Since
4652 * it can't know that everything will go well until the end of the AMPDU, it
4653 * can't know in advance the number of MPDUs that will be sent in the current
4654 * batch. This is why it writes the agg Tx response while it fetches the MPDUs.
4655 * Hence, it can't know in advance what the SSN of the SCD will be at the end
4656 * of the batch. This is why the SSN of the SCD is written at the end of the
4657 * whole struct at a variable offset. This function knows how to cope with the
4658 * variable offset and returns the SSN of the SCD.
4659 */
4660static inline uint32_t iwm_mvm_get_scd_ssn(struct iwm_mvm_tx_resp *tx_resp)
4661{
4662	return le32_to_cpup((uint32_t *)&tx_resp->status +
4663			    tx_resp->frame_count) & 0xfff;
4664}
4665
4666/*
4667 * END mvm/fw-api-tx.h
4668 */
4669
4670/*
4671 * BEGIN mvm/fw-api-scan.h
4672 */
4673
4674/**
4675 * struct iwm_scd_txq_cfg_cmd - New txq hw scheduler config command
4676 * @token:
4677 * @sta_id: station id
4678 * @tid:
4679 * @scd_queue: scheduler queue to confiug
4680 * @enable: 1 queue enable, 0 queue disable
4681 * @aggregate: 1 aggregated queue, 0 otherwise
4682 * @tx_fifo: %enum iwm_mvm_tx_fifo
4683 * @window: BA window size
4684 * @ssn: SSN for the BA agreement
4685 */
4686struct iwm_scd_txq_cfg_cmd {
4687	uint8_t token;
4688	uint8_t sta_id;
4689	uint8_t tid;
4690	uint8_t scd_queue;
4691	uint8_t enable;
4692	uint8_t aggregate;
4693	uint8_t tx_fifo;
4694	uint8_t window;
4695	uint16_t ssn;
4696	uint16_t reserved;
4697} __packed; /* SCD_QUEUE_CFG_CMD_API_S_VER_1 */
4698
4699/**
4700 * struct iwm_scd_txq_cfg_rsp
4701 * @token: taken from the command
4702 * @sta_id: station id from the command
4703 * @tid: tid from the command
4704 * @scd_queue: scd_queue from the command
4705 */
4706struct iwm_scd_txq_cfg_rsp {
4707	uint8_t token;
4708	uint8_t sta_id;
4709	uint8_t tid;
4710	uint8_t scd_queue;
4711} __packed; /* SCD_QUEUE_CFG_RSP_API_S_VER_1 */
4712
4713
4714/* Scan Commands, Responses, Notifications */
4715
4716/* Masks for iwm_scan_channel.type flags */
4717#define IWM_SCAN_CHANNEL_TYPE_ACTIVE	(1 << 0)
4718#define IWM_SCAN_CHANNEL_NSSIDS(x)	(((1 << (x)) - 1) << 1)
4719
4720/* Max number of IEs for direct SSID scans in a command */
4721#define IWM_PROBE_OPTION_MAX		20
4722
4723/**
4724 * struct iwm_ssid_ie - directed scan network information element
4725 *
4726 * Up to 20 of these may appear in IWM_REPLY_SCAN_CMD,
4727 * selected by "type" bit field in struct iwm_scan_channel;
4728 * each channel may select different ssids from among the 20 entries.
4729 * SSID IEs get transmitted in reverse order of entry.
4730 */
4731struct iwm_ssid_ie {
4732	uint8_t id;
4733	uint8_t len;
4734	uint8_t ssid[IEEE80211_NWID_LEN];
4735} __packed; /* IWM_SCAN_DIRECT_SSID_IE_API_S_VER_1 */
4736
4737/* scan offload */
4738#define IWM_SCAN_MAX_BLACKLIST_LEN	64
4739#define IWM_SCAN_SHORT_BLACKLIST_LEN	16
4740#define IWM_SCAN_MAX_PROFILES		11
4741#define IWM_SCAN_OFFLOAD_PROBE_REQ_SIZE	512
4742
4743/* Default watchdog (in MS) for scheduled scan iteration */
4744#define IWM_SCHED_SCAN_WATCHDOG cpu_to_le16(15000)
4745
4746#define IWM_GOOD_CRC_TH_DEFAULT cpu_to_le16(1)
4747#define IWM_CAN_ABORT_STATUS 1
4748
4749#define IWM_FULL_SCAN_MULTIPLIER 5
4750#define IWM_FAST_SCHED_SCAN_ITERATIONS 3
4751#define IWM_MAX_SCHED_SCAN_PLANS 2
4752
4753/**
4754 * iwm_scan_schedule_lmac - schedule of scan offload
4755 * @delay:		delay between iterations, in seconds.
4756 * @iterations:		num of scan iterations
4757 * @full_scan_mul:	number of partial scans before each full scan
4758 */
4759struct iwm_scan_schedule_lmac {
4760	uint16_t delay;
4761	uint8_t iterations;
4762	uint8_t full_scan_mul;
4763} __packed; /* SCAN_SCHEDULE_API_S */
4764
4765/**
4766 * iwm_scan_req_tx_cmd - SCAN_REQ_TX_CMD_API_S
4767 * @tx_flags: combination of TX_CMD_FLG_*
4768 * @rate_n_flags: rate for *all* Tx attempts, if TX_CMD_FLG_STA_RATE_MSK is
4769 *	cleared. Combination of RATE_MCS_*
4770 * @sta_id: index of destination station in FW station table
4771 * @reserved: for alignment and future use
4772 */
4773struct iwm_scan_req_tx_cmd {
4774	uint32_t tx_flags;
4775	uint32_t rate_n_flags;
4776	uint8_t sta_id;
4777	uint8_t reserved[3];
4778} __packed;
4779
4780enum iwm_scan_channel_flags_lmac {
4781	IWM_UNIFIED_SCAN_CHANNEL_FULL		= (1 << 27),
4782	IWM_UNIFIED_SCAN_CHANNEL_PARTIAL	= (1 << 28),
4783};
4784
4785/**
4786 * iwm_scan_channel_cfg_lmac - SCAN_CHANNEL_CFG_S_VER2
4787 * @flags:		bits 1-20: directed scan to i'th ssid
4788 *			other bits &enum iwm_scan_channel_flags_lmac
4789 * @channel_number:	channel number 1-13 etc
4790 * @iter_count:		scan iteration on this channel
4791 * @iter_interval:	interval in seconds between iterations on one channel
4792 */
4793struct iwm_scan_channel_cfg_lmac {
4794	uint32_t flags;
4795	uint16_t channel_num;
4796	uint16_t iter_count;
4797	uint32_t iter_interval;
4798} __packed;
4799
4800/*
4801 * iwm_scan_probe_segment - PROBE_SEGMENT_API_S_VER_1
4802 * @offset: offset in the data block
4803 * @len: length of the segment
4804 */
4805struct iwm_scan_probe_segment {
4806	uint16_t offset;
4807	uint16_t len;
4808} __packed;
4809
4810/* iwm_scan_probe_req - PROBE_REQUEST_FRAME_API_S_VER_2
4811 * @mac_header: first (and common) part of the probe
4812 * @band_data: band specific data
4813 * @common_data: last (and common) part of the probe
4814 * @buf: raw data block
4815 */
4816struct iwm_scan_probe_req {
4817	struct iwm_scan_probe_segment mac_header;
4818	struct iwm_scan_probe_segment band_data[2];
4819	struct iwm_scan_probe_segment common_data;
4820	uint8_t buf[IWM_SCAN_OFFLOAD_PROBE_REQ_SIZE];
4821} __packed;
4822
4823enum iwm_scan_channel_flags {
4824	IWM_SCAN_CHANNEL_FLAG_EBS		= (1 << 0),
4825	IWM_SCAN_CHANNEL_FLAG_EBS_ACCURATE	= (1 << 1),
4826	IWM_SCAN_CHANNEL_FLAG_CACHE_ADD		= (1 << 2),
4827};
4828
4829/* iwm_scan_channel_opt - CHANNEL_OPTIMIZATION_API_S
4830 * @flags: enum iwm_scan_channel_flags
4831 * @non_ebs_ratio: defines the ratio of number of scan iterations where EBS is
4832 *	involved.
4833 *	1 - EBS is disabled.
4834 *	2 - every second scan will be full scan(and so on).
4835 */
4836struct iwm_scan_channel_opt {
4837	uint16_t flags;
4838	uint16_t non_ebs_ratio;
4839} __packed;
4840
4841/**
4842 * iwm_mvm_lmac_scan_flags
4843 * @IWM_MVM_LMAC_SCAN_FLAG_PASS_ALL: pass all beacons and probe responses
4844 *      without filtering.
4845 * @IWM_MVM_LMAC_SCAN_FLAG_PASSIVE: force passive scan on all channels
4846 * @IWM_MVM_LMAC_SCAN_FLAG_PRE_CONNECTION: single channel scan
4847 * @IWM_MVM_LMAC_SCAN_FLAG_ITER_COMPLETE: send iteration complete notification
4848 * @IWM_MVM_LMAC_SCAN_FLAG_MULTIPLE_SSIDS multiple SSID matching
4849 * @IWM_MVM_LMAC_SCAN_FLAG_FRAGMENTED: all passive scans will be fragmented
4850 * @IWM_MVM_LMAC_SCAN_FLAGS_RRM_ENABLED: insert WFA vendor-specific TPC report
4851 *      and DS parameter set IEs into probe requests.
4852 * @IWM_MVM_LMAC_SCAN_FLAG_EXTENDED_DWELL: use extended dwell time on channels
4853 *      1, 6 and 11.
4854 * @IWM_MVM_LMAC_SCAN_FLAG_MATCH: Send match found notification on matches
4855 */
4856enum iwm_mvm_lmac_scan_flags {
4857	IWM_MVM_LMAC_SCAN_FLAG_PASS_ALL		= (1 << 0),
4858	IWM_MVM_LMAC_SCAN_FLAG_PASSIVE		= (1 << 1),
4859	IWM_MVM_LMAC_SCAN_FLAG_PRE_CONNECTION	= (1 << 2),
4860	IWM_MVM_LMAC_SCAN_FLAG_ITER_COMPLETE	= (1 << 3),
4861	IWM_MVM_LMAC_SCAN_FLAG_MULTIPLE_SSIDS	= (1 << 4),
4862	IWM_MVM_LMAC_SCAN_FLAG_FRAGMENTED	= (1 << 5),
4863	IWM_MVM_LMAC_SCAN_FLAGS_RRM_ENABLED	= (1 << 6),
4864	IWM_MVM_LMAC_SCAN_FLAG_EXTENDED_DWELL	= (1 << 7),
4865	IWM_MVM_LMAC_SCAN_FLAG_MATCH		= (1 << 9),
4866};
4867
4868enum iwm_scan_priority {
4869	IWM_SCAN_PRIORITY_LOW,
4870	IWM_SCAN_PRIORITY_MEDIUM,
4871	IWM_SCAN_PRIORITY_HIGH,
4872};
4873
4874/**
4875 * iwm_scan_req_lmac - SCAN_REQUEST_CMD_API_S_VER_1
4876 * @reserved1: for alignment and future use
4877 * @channel_num: num of channels to scan
4878 * @active-dwell: dwell time for active channels
4879 * @passive-dwell: dwell time for passive channels
4880 * @fragmented-dwell: dwell time for fragmented passive scan
4881 * @extended_dwell: dwell time for channels 1, 6 and 11 (in certain cases)
4882 * @reserved2: for alignment and future use
4883 * @rx_chain_selct: PHY_RX_CHAIN_* flags
4884 * @scan_flags: &enum iwm_mvm_lmac_scan_flags
4885 * @max_out_time: max time (in TU) to be out of associated channel
4886 * @suspend_time: pause scan this long (TUs) when returning to service channel
4887 * @flags: RXON flags
4888 * @filter_flags: RXON filter
4889 * @tx_cmd: tx command for active scan; for 2GHz and for 5GHz
4890 * @direct_scan: list of SSIDs for directed active scan
4891 * @scan_prio: enum iwm_scan_priority
4892 * @iter_num: number of scan iterations
4893 * @delay: delay in seconds before first iteration
4894 * @schedule: two scheduling plans. The first one is finite, the second one can
4895 *	be infinite.
4896 * @channel_opt: channel optimization options, for full and partial scan
4897 * @data: channel configuration and probe request packet.
4898 */
4899struct iwm_scan_req_lmac {
4900	/* SCAN_REQUEST_FIXED_PART_API_S_VER_7 */
4901	uint32_t reserved1;
4902	uint8_t n_channels;
4903	uint8_t active_dwell;
4904	uint8_t passive_dwell;
4905	uint8_t fragmented_dwell;
4906	uint8_t extended_dwell;
4907	uint8_t reserved2;
4908	uint16_t rx_chain_select;
4909	uint32_t scan_flags;
4910	uint32_t max_out_time;
4911	uint32_t suspend_time;
4912	/* RX_ON_FLAGS_API_S_VER_1 */
4913	uint32_t flags;
4914	uint32_t filter_flags;
4915	struct iwm_scan_req_tx_cmd tx_cmd[2];
4916	struct iwm_ssid_ie direct_scan[IWM_PROBE_OPTION_MAX];
4917	uint32_t scan_prio;
4918	/* SCAN_REQ_PERIODIC_PARAMS_API_S */
4919	uint32_t iter_num;
4920	uint32_t delay;
4921	struct iwm_scan_schedule_lmac schedule[IWM_MAX_SCHED_SCAN_PLANS];
4922	struct iwm_scan_channel_opt channel_opt[2];
4923	uint8_t data[];
4924} __packed;
4925
4926/**
4927 * iwm_scan_offload_complete - PERIODIC_SCAN_COMPLETE_NTF_API_S_VER_2
4928 * @last_schedule_line: last schedule line executed (fast or regular)
4929 * @last_schedule_iteration: last scan iteration executed before scan abort
4930 * @status: enum iwm_scan_offload_complete_status
4931 * @ebs_status: EBS success status &enum iwm_scan_ebs_status
4932 * @time_after_last_iter; time in seconds elapsed after last iteration
4933 */
4934struct iwm_periodic_scan_complete {
4935	uint8_t last_schedule_line;
4936	uint8_t last_schedule_iteration;
4937	uint8_t status;
4938	uint8_t ebs_status;
4939	uint32_t time_after_last_iter;
4940	uint32_t reserved;
4941} __packed;
4942
4943/* How many statistics are gathered for each channel */
4944#define IWM_SCAN_RESULTS_STATISTICS 1
4945
4946/**
4947 * enum iwm_scan_complete_status - status codes for scan complete notifications
4948 * @IWM_SCAN_COMP_STATUS_OK:  scan completed successfully
4949 * @IWM_SCAN_COMP_STATUS_ABORT: scan was aborted by user
4950 * @IWM_SCAN_COMP_STATUS_ERR_SLEEP: sending null sleep packet failed
4951 * @IWM_SCAN_COMP_STATUS_ERR_CHAN_TIMEOUT: timeout before channel is ready
4952 * @IWM_SCAN_COMP_STATUS_ERR_PROBE: sending probe request failed
4953 * @IWM_SCAN_COMP_STATUS_ERR_WAKEUP: sending null wakeup packet failed
4954 * @IWM_SCAN_COMP_STATUS_ERR_ANTENNAS: invalid antennas chosen at scan command
4955 * @IWM_SCAN_COMP_STATUS_ERR_INTERNAL: internal error caused scan abort
4956 * @IWM_SCAN_COMP_STATUS_ERR_COEX: medium was lost ot WiMax
4957 * @IWM_SCAN_COMP_STATUS_P2P_ACTION_OK: P2P public action frame TX was successful
4958 *	(not an error!)
4959 * @IWM_SCAN_COMP_STATUS_ITERATION_END: indicates end of one repeatition the driver
4960 *	asked for
4961 * @IWM_SCAN_COMP_STATUS_ERR_ALLOC_TE: scan could not allocate time events
4962*/
4963enum iwm_scan_complete_status {
4964	IWM_SCAN_COMP_STATUS_OK = 0x1,
4965	IWM_SCAN_COMP_STATUS_ABORT = 0x2,
4966	IWM_SCAN_COMP_STATUS_ERR_SLEEP = 0x3,
4967	IWM_SCAN_COMP_STATUS_ERR_CHAN_TIMEOUT = 0x4,
4968	IWM_SCAN_COMP_STATUS_ERR_PROBE = 0x5,
4969	IWM_SCAN_COMP_STATUS_ERR_WAKEUP = 0x6,
4970	IWM_SCAN_COMP_STATUS_ERR_ANTENNAS = 0x7,
4971	IWM_SCAN_COMP_STATUS_ERR_INTERNAL = 0x8,
4972	IWM_SCAN_COMP_STATUS_ERR_COEX = 0x9,
4973	IWM_SCAN_COMP_STATUS_P2P_ACTION_OK = 0xA,
4974	IWM_SCAN_COMP_STATUS_ITERATION_END = 0x0B,
4975	IWM_SCAN_COMP_STATUS_ERR_ALLOC_TE = 0x0C,
4976};
4977
4978/**
4979 * struct iwm_scan_results_notif - scan results for one channel
4980 * ( IWM_SCAN_RESULTS_NOTIFICATION = 0x83 )
4981 * @channel: which channel the results are from
4982 * @band: 0 for 5.2 GHz, 1 for 2.4 GHz
4983 * @probe_status: IWM_SCAN_PROBE_STATUS_*, indicates success of probe request
4984 * @num_probe_not_sent: # of request that weren't sent due to not enough time
4985 * @duration: duration spent in channel, in usecs
4986 * @statistics: statistics gathered for this channel
4987 */
4988struct iwm_scan_results_notif {
4989	uint8_t channel;
4990	uint8_t band;
4991	uint8_t probe_status;
4992	uint8_t num_probe_not_sent;
4993	uint32_t duration;
4994	uint32_t statistics[IWM_SCAN_RESULTS_STATISTICS];
4995} __packed; /* IWM_SCAN_RESULT_NTF_API_S_VER_2 */
4996
4997enum iwm_scan_framework_client {
4998	IWM_SCAN_CLIENT_SCHED_SCAN	= (1 << 0),
4999	IWM_SCAN_CLIENT_NETDETECT	= (1 << 1),
5000	IWM_SCAN_CLIENT_ASSET_TRACKING	= (1 << 2),
5001};
5002
5003/**
5004 * iwm_scan_offload_blacklist - IWM_SCAN_OFFLOAD_BLACKLIST_S
5005 * @ssid:		MAC address to filter out
5006 * @reported_rssi:	AP rssi reported to the host
5007 * @client_bitmap: clients ignore this entry  - enum scan_framework_client
5008 */
5009struct iwm_scan_offload_blacklist {
5010	uint8_t ssid[IEEE80211_ADDR_LEN];
5011	uint8_t reported_rssi;
5012	uint8_t client_bitmap;
5013} __packed;
5014
5015enum iwm_scan_offload_network_type {
5016	IWM_NETWORK_TYPE_BSS	= 1,
5017	IWM_NETWORK_TYPE_IBSS	= 2,
5018	IWM_NETWORK_TYPE_ANY	= 3,
5019};
5020
5021enum iwm_scan_offload_band_selection {
5022	IWM_SCAN_OFFLOAD_SELECT_2_4	= 0x4,
5023	IWM_SCAN_OFFLOAD_SELECT_5_2	= 0x8,
5024	IWM_SCAN_OFFLOAD_SELECT_ANY	= 0xc,
5025};
5026
5027/**
5028 * iwm_scan_offload_profile - IWM_SCAN_OFFLOAD_PROFILE_S
5029 * @ssid_index:		index to ssid list in fixed part
5030 * @unicast_cipher:	encryption olgorithm to match - bitmap
5031 * @aut_alg:		authentication olgorithm to match - bitmap
5032 * @network_type:	enum iwm_scan_offload_network_type
5033 * @band_selection:	enum iwm_scan_offload_band_selection
5034 * @client_bitmap:	clients waiting for match - enum scan_framework_client
5035 */
5036struct iwm_scan_offload_profile {
5037	uint8_t ssid_index;
5038	uint8_t unicast_cipher;
5039	uint8_t auth_alg;
5040	uint8_t network_type;
5041	uint8_t band_selection;
5042	uint8_t client_bitmap;
5043	uint8_t reserved[2];
5044} __packed;
5045
5046/**
5047 * iwm_scan_offload_profile_cfg - IWM_SCAN_OFFLOAD_PROFILES_CFG_API_S_VER_1
5048 * @blaclist:		AP list to filter off from scan results
5049 * @profiles:		profiles to search for match
5050 * @blacklist_len:	length of blacklist
5051 * @num_profiles:	num of profiles in the list
5052 * @match_notify:	clients waiting for match found notification
5053 * @pass_match:		clients waiting for the results
5054 * @active_clients:	active clients bitmap - enum scan_framework_client
5055 * @any_beacon_notify:	clients waiting for match notification without match
5056 */
5057struct iwm_scan_offload_profile_cfg {
5058	struct iwm_scan_offload_profile profiles[IWM_SCAN_MAX_PROFILES];
5059	uint8_t blacklist_len;
5060	uint8_t num_profiles;
5061	uint8_t match_notify;
5062	uint8_t pass_match;
5063	uint8_t active_clients;
5064	uint8_t any_beacon_notify;
5065	uint8_t reserved[2];
5066} __packed;
5067
5068enum iwm_scan_offload_complete_status {
5069	IWM_SCAN_OFFLOAD_COMPLETED	= 1,
5070	IWM_SCAN_OFFLOAD_ABORTED	= 2,
5071};
5072
5073/**
5074 * struct iwm_lmac_scan_complete_notif - notifies end of scanning (all channels)
5075 *	SCAN_COMPLETE_NTF_API_S_VER_3
5076 * @scanned_channels: number of channels scanned (and number of valid results)
5077 * @status: one of SCAN_COMP_STATUS_*
5078 * @bt_status: BT on/off status
5079 * @last_channel: last channel that was scanned
5080 * @tsf_low: TSF timer (lower half) in usecs
5081 * @tsf_high: TSF timer (higher half) in usecs
5082 * @results: an array of scan results, only "scanned_channels" of them are valid
5083 */
5084struct iwm_lmac_scan_complete_notif {
5085	uint8_t scanned_channels;
5086	uint8_t status;
5087	uint8_t bt_status;
5088	uint8_t last_channel;
5089	uint32_t tsf_low;
5090	uint32_t tsf_high;
5091	struct iwm_scan_results_notif results[];
5092} __packed;
5093
5094
5095/*
5096 * END mvm/fw-api-scan.h
5097 */
5098
5099/*
5100 * BEGIN mvm/fw-api-sta.h
5101 */
5102
5103/* UMAC Scan API */
5104
5105/* The maximum of either of these cannot exceed 8, because we use an
5106 * 8-bit mask (see IWM_MVM_SCAN_MASK).
5107 */
5108#define IWM_MVM_MAX_UMAC_SCANS 8
5109#define IWM_MVM_MAX_LMAC_SCANS 1
5110
5111enum iwm_scan_config_flags {
5112	IWM_SCAN_CONFIG_FLAG_ACTIVATE			= (1 << 0),
5113	IWM_SCAN_CONFIG_FLAG_DEACTIVATE			= (1 << 1),
5114	IWM_SCAN_CONFIG_FLAG_FORBID_CHUB_REQS		= (1 << 2),
5115	IWM_SCAN_CONFIG_FLAG_ALLOW_CHUB_REQS		= (1 << 3),
5116	IWM_SCAN_CONFIG_FLAG_SET_TX_CHAINS		= (1 << 8),
5117	IWM_SCAN_CONFIG_FLAG_SET_RX_CHAINS		= (1 << 9),
5118	IWM_SCAN_CONFIG_FLAG_SET_AUX_STA_ID		= (1 << 10),
5119	IWM_SCAN_CONFIG_FLAG_SET_ALL_TIMES		= (1 << 11),
5120	IWM_SCAN_CONFIG_FLAG_SET_EFFECTIVE_TIMES	= (1 << 12),
5121	IWM_SCAN_CONFIG_FLAG_SET_CHANNEL_FLAGS		= (1 << 13),
5122	IWM_SCAN_CONFIG_FLAG_SET_LEGACY_RATES		= (1 << 14),
5123	IWM_SCAN_CONFIG_FLAG_SET_MAC_ADDR		= (1 << 15),
5124	IWM_SCAN_CONFIG_FLAG_SET_FRAGMENTED		= (1 << 16),
5125	IWM_SCAN_CONFIG_FLAG_CLEAR_FRAGMENTED		= (1 << 17),
5126	IWM_SCAN_CONFIG_FLAG_SET_CAM_MODE		= (1 << 18),
5127	IWM_SCAN_CONFIG_FLAG_CLEAR_CAM_MODE		= (1 << 19),
5128	IWM_SCAN_CONFIG_FLAG_SET_PROMISC_MODE		= (1 << 20),
5129	IWM_SCAN_CONFIG_FLAG_CLEAR_PROMISC_MODE		= (1 << 21),
5130
5131	/* Bits 26-31 are for num of channels in channel_array */
5132#define IWM_SCAN_CONFIG_N_CHANNELS(n) ((n) << 26)
5133};
5134
5135enum iwm_scan_config_rates {
5136	/* OFDM basic rates */
5137	IWM_SCAN_CONFIG_RATE_6M		= (1 << 0),
5138	IWM_SCAN_CONFIG_RATE_9M		= (1 << 1),
5139	IWM_SCAN_CONFIG_RATE_12M	= (1 << 2),
5140	IWM_SCAN_CONFIG_RATE_18M	= (1 << 3),
5141	IWM_SCAN_CONFIG_RATE_24M	= (1 << 4),
5142	IWM_SCAN_CONFIG_RATE_36M	= (1 << 5),
5143	IWM_SCAN_CONFIG_RATE_48M	= (1 << 6),
5144	IWM_SCAN_CONFIG_RATE_54M	= (1 << 7),
5145	/* CCK basic rates */
5146	IWM_SCAN_CONFIG_RATE_1M		= (1 << 8),
5147	IWM_SCAN_CONFIG_RATE_2M		= (1 << 9),
5148	IWM_SCAN_CONFIG_RATE_5M		= (1 << 10),
5149	IWM_SCAN_CONFIG_RATE_11M	= (1 << 11),
5150
5151	/* Bits 16-27 are for supported rates */
5152#define IWM_SCAN_CONFIG_SUPPORTED_RATE(rate)	((rate) << 16)
5153};
5154
5155enum iwm_channel_flags {
5156	IWM_CHANNEL_FLAG_EBS				= (1 << 0),
5157	IWM_CHANNEL_FLAG_ACCURATE_EBS			= (1 << 1),
5158	IWM_CHANNEL_FLAG_EBS_ADD			= (1 << 2),
5159	IWM_CHANNEL_FLAG_PRE_SCAN_PASSIVE2ACTIVE	= (1 << 3),
5160};
5161
5162/**
5163 * struct iwm_scan_config
5164 * @flags:			enum scan_config_flags
5165 * @tx_chains:			valid_tx antenna - ANT_* definitions
5166 * @rx_chains:			valid_rx antenna - ANT_* definitions
5167 * @legacy_rates:		default legacy rates - enum scan_config_rates
5168 * @out_of_channel_time:	default max out of serving channel time
5169 * @suspend_time:		default max suspend time
5170 * @dwell_active:		default dwell time for active scan
5171 * @dwell_passive:		default dwell time for passive scan
5172 * @dwell_fragmented:		default dwell time for fragmented scan
5173 * @dwell_extended:		default dwell time for channels 1, 6 and 11
5174 * @mac_addr:			default mac address to be used in probes
5175 * @bcast_sta_id:		the index of the station in the fw
5176 * @channel_flags:		default channel flags - enum iwm_channel_flags
5177 *				scan_config_channel_flag
5178 * @channel_array:		default supported channels
5179 */
5180struct iwm_scan_config {
5181	uint32_t flags;
5182	uint32_t tx_chains;
5183	uint32_t rx_chains;
5184	uint32_t legacy_rates;
5185	uint32_t out_of_channel_time;
5186	uint32_t suspend_time;
5187	uint8_t dwell_active;
5188	uint8_t dwell_passive;
5189	uint8_t dwell_fragmented;
5190	uint8_t dwell_extended;
5191	uint8_t mac_addr[IEEE80211_ADDR_LEN];
5192	uint8_t bcast_sta_id;
5193	uint8_t channel_flags;
5194	uint8_t channel_array[];
5195} __packed; /* SCAN_CONFIG_DB_CMD_API_S */
5196
5197/**
5198 * iwm_umac_scan_flags
5199 *@IWM_UMAC_SCAN_FLAG_PREEMPTIVE: scan process triggered by this scan request
5200 *	can be preempted by other scan requests with higher priority.
5201 *	The low priority scan will be resumed when the higher proirity scan is
5202 *	completed.
5203 *@IWM_UMAC_SCAN_FLAG_START_NOTIF: notification will be sent to the driver
5204 *	when scan starts.
5205 */
5206enum iwm_umac_scan_flags {
5207	IWM_UMAC_SCAN_FLAG_PREEMPTIVE		= (1 << 0),
5208	IWM_UMAC_SCAN_FLAG_START_NOTIF		= (1 << 1),
5209};
5210
5211enum iwm_umac_scan_uid_offsets {
5212	IWM_UMAC_SCAN_UID_TYPE_OFFSET		= 0,
5213	IWM_UMAC_SCAN_UID_SEQ_OFFSET		= 8,
5214};
5215
5216enum iwm_umac_scan_general_flags {
5217	IWM_UMAC_SCAN_GEN_FLAGS_PERIODIC	= (1 << 0),
5218	IWM_UMAC_SCAN_GEN_FLAGS_OVER_BT		= (1 << 1),
5219	IWM_UMAC_SCAN_GEN_FLAGS_PASS_ALL	= (1 << 2),
5220	IWM_UMAC_SCAN_GEN_FLAGS_PASSIVE		= (1 << 3),
5221	IWM_UMAC_SCAN_GEN_FLAGS_PRE_CONNECT	= (1 << 4),
5222	IWM_UMAC_SCAN_GEN_FLAGS_ITER_COMPLETE	= (1 << 5),
5223	IWM_UMAC_SCAN_GEN_FLAGS_MULTIPLE_SSID	= (1 << 6),
5224	IWM_UMAC_SCAN_GEN_FLAGS_FRAGMENTED	= (1 << 7),
5225	IWM_UMAC_SCAN_GEN_FLAGS_RRM_ENABLED	= (1 << 8),
5226	IWM_UMAC_SCAN_GEN_FLAGS_MATCH		= (1 << 9),
5227	IWM_UMAC_SCAN_GEN_FLAGS_EXTENDED_DWELL	= (1 << 10),
5228};
5229
5230/**
5231 * struct iwm_scan_channel_cfg_umac
5232 * @flags:		bitmap - 0-19:	directed scan to i'th ssid.
5233 * @channel_num:	channel number 1-13 etc.
5234 * @iter_count:		repetition count for the channel.
5235 * @iter_interval:	interval between two scan iterations on one channel.
5236 */
5237struct iwm_scan_channel_cfg_umac {
5238	uint32_t flags;
5239#define IWM_SCAN_CHANNEL_UMAC_NSSIDS(x)		((1 << (x)) - 1)
5240
5241	uint8_t channel_num;
5242	uint8_t iter_count;
5243	uint16_t iter_interval;
5244} __packed; /* SCAN_CHANNEL_CFG_S_VER2 */
5245
5246/**
5247 * struct iwm_scan_umac_schedule
5248 * @interval: interval in seconds between scan iterations
5249 * @iter_count: num of scan iterations for schedule plan, 0xff for infinite loop
5250 * @reserved: for alignment and future use
5251 */
5252struct iwm_scan_umac_schedule {
5253	uint16_t interval;
5254	uint8_t iter_count;
5255	uint8_t reserved;
5256} __packed; /* SCAN_SCHED_PARAM_API_S_VER_1 */
5257
5258/**
5259 * struct iwm_scan_req_umac_tail - the rest of the UMAC scan request command
5260 *      parameters following channels configuration array.
5261 * @schedule: two scheduling plans.
5262 * @delay: delay in TUs before starting the first scan iteration
5263 * @reserved: for future use and alignment
5264 * @preq: probe request with IEs blocks
5265 * @direct_scan: list of SSIDs for directed active scan
5266 */
5267struct iwm_scan_req_umac_tail {
5268	/* SCAN_PERIODIC_PARAMS_API_S_VER_1 */
5269	struct iwm_scan_umac_schedule schedule[IWM_MAX_SCHED_SCAN_PLANS];
5270	uint16_t delay;
5271	uint16_t reserved;
5272	/* SCAN_PROBE_PARAMS_API_S_VER_1 */
5273	struct iwm_scan_probe_req preq;
5274	struct iwm_ssid_ie direct_scan[IWM_PROBE_OPTION_MAX];
5275} __packed;
5276
5277/**
5278 * struct iwm_scan_req_umac
5279 * @flags: &enum iwm_umac_scan_flags
5280 * @uid: scan id, &enum iwm_umac_scan_uid_offsets
5281 * @ooc_priority: out of channel priority - &enum iwm_scan_priority
5282 * @general_flags: &enum iwm_umac_scan_general_flags
5283 * @extended_dwell: dwell time for channels 1, 6 and 11
5284 * @active_dwell: dwell time for active scan
5285 * @passive_dwell: dwell time for passive scan
5286 * @fragmented_dwell: dwell time for fragmented passive scan
5287 * @max_out_time: max out of serving channel time
5288 * @suspend_time: max suspend time
5289 * @scan_priority: scan internal prioritization &enum iwm_scan_priority
5290 * @channel_flags: &enum iwm_scan_channel_flags
5291 * @n_channels: num of channels in scan request
5292 * @reserved: for future use and alignment
5293 * @data: &struct iwm_scan_channel_cfg_umac and
5294 *	&struct iwm_scan_req_umac_tail
5295 */
5296struct iwm_scan_req_umac {
5297	uint32_t flags;
5298	uint32_t uid;
5299	uint32_t ooc_priority;
5300	/* SCAN_GENERAL_PARAMS_API_S_VER_1 */
5301	uint32_t general_flags;
5302	uint8_t extended_dwell;
5303	uint8_t active_dwell;
5304	uint8_t passive_dwell;
5305	uint8_t fragmented_dwell;
5306	uint32_t max_out_time;
5307	uint32_t suspend_time;
5308	uint32_t scan_priority;
5309	/* SCAN_CHANNEL_PARAMS_API_S_VER_1 */
5310	uint8_t channel_flags;
5311	uint8_t n_channels;
5312	uint16_t reserved;
5313	uint8_t data[];
5314} __packed; /* SCAN_REQUEST_CMD_UMAC_API_S_VER_1 */
5315
5316/**
5317 * struct iwm_umac_scan_abort
5318 * @uid: scan id, &enum iwm_umac_scan_uid_offsets
5319 * @flags: reserved
5320 */
5321struct iwm_umac_scan_abort {
5322	uint32_t uid;
5323	uint32_t flags;
5324} __packed; /* SCAN_ABORT_CMD_UMAC_API_S_VER_1 */
5325
5326/**
5327 * struct iwm_umac_scan_complete
5328 * @uid: scan id, &enum iwm_umac_scan_uid_offsets
5329 * @last_schedule: last scheduling line
5330 * @last_iter:	last scan iteration number
5331 * @scan status: &enum iwm_scan_offload_complete_status
5332 * @ebs_status: &enum iwm_scan_ebs_status
5333 * @time_from_last_iter: time elapsed from last iteration
5334 * @reserved: for future use
5335 */
5336struct iwm_umac_scan_complete {
5337	uint32_t uid;
5338	uint8_t last_schedule;
5339	uint8_t last_iter;
5340	uint8_t status;
5341	uint8_t ebs_status;
5342	uint32_t time_from_last_iter;
5343	uint32_t reserved;
5344} __packed; /* SCAN_COMPLETE_NTF_UMAC_API_S_VER_1 */
5345
5346#define IWM_SCAN_OFFLOAD_MATCHING_CHANNELS_LEN 5
5347/**
5348 * struct iwm_scan_offload_profile_match - match information
5349 * @bssid: matched bssid
5350 * @channel: channel where the match occurred
5351 * @energy:
5352 * @matching_feature:
5353 * @matching_channels: bitmap of channels that matched, referencing
5354 *	the channels passed in tue scan offload request
5355 */
5356struct iwm_scan_offload_profile_match {
5357	uint8_t bssid[IEEE80211_ADDR_LEN];
5358	uint16_t reserved;
5359	uint8_t channel;
5360	uint8_t energy;
5361	uint8_t matching_feature;
5362	uint8_t matching_channels[IWM_SCAN_OFFLOAD_MATCHING_CHANNELS_LEN];
5363} __packed; /* SCAN_OFFLOAD_PROFILE_MATCH_RESULTS_S_VER_1 */
5364
5365/**
5366 * struct iwm_scan_offload_profiles_query - match results query response
5367 * @matched_profiles: bitmap of matched profiles, referencing the
5368 *	matches passed in the scan offload request
5369 * @last_scan_age: age of the last offloaded scan
5370 * @n_scans_done: number of offloaded scans done
5371 * @gp2_d0u: GP2 when D0U occurred
5372 * @gp2_invoked: GP2 when scan offload was invoked
5373 * @resume_while_scanning: not used
5374 * @self_recovery: obsolete
5375 * @reserved: reserved
5376 * @matches: array of match information, one for each match
5377 */
5378struct iwm_scan_offload_profiles_query {
5379	uint32_t matched_profiles;
5380	uint32_t last_scan_age;
5381	uint32_t n_scans_done;
5382	uint32_t gp2_d0u;
5383	uint32_t gp2_invoked;
5384	uint8_t resume_while_scanning;
5385	uint8_t self_recovery;
5386	uint16_t reserved;
5387	struct iwm_scan_offload_profile_match matches[IWM_SCAN_MAX_PROFILES];
5388} __packed; /* SCAN_OFFLOAD_PROFILES_QUERY_RSP_S_VER_2 */
5389
5390/**
5391 * struct iwm_umac_scan_iter_complete_notif - notifies end of scanning iteration
5392 * @uid: scan id, &enum iwm_umac_scan_uid_offsets
5393 * @scanned_channels: number of channels scanned and number of valid elements in
5394 *	results array
5395 * @status: one of SCAN_COMP_STATUS_*
5396 * @bt_status: BT on/off status
5397 * @last_channel: last channel that was scanned
5398 * @tsf_low: TSF timer (lower half) in usecs
5399 * @tsf_high: TSF timer (higher half) in usecs
5400 * @results: array of scan results, only "scanned_channels" of them are valid
5401 */
5402struct iwm_umac_scan_iter_complete_notif {
5403	uint32_t uid;
5404	uint8_t scanned_channels;
5405	uint8_t status;
5406	uint8_t bt_status;
5407	uint8_t last_channel;
5408	uint32_t tsf_low;
5409	uint32_t tsf_high;
5410	struct iwm_scan_results_notif results[];
5411} __packed; /* SCAN_ITER_COMPLETE_NTF_UMAC_API_S_VER_1 */
5412
5413/* Please keep this enum *SORTED* by hex value.
5414 * Needed for binary search, otherwise a warning will be triggered.
5415 */
5416enum iwm_scan_subcmd_ids {
5417	IWM_GSCAN_START_CMD = 0x0,
5418	IWM_GSCAN_STOP_CMD = 0x1,
5419	IWM_GSCAN_SET_HOTLIST_CMD = 0x2,
5420	IWM_GSCAN_RESET_HOTLIST_CMD = 0x3,
5421	IWM_GSCAN_SET_SIGNIFICANT_CHANGE_CMD = 0x4,
5422	IWM_GSCAN_RESET_SIGNIFICANT_CHANGE_CMD = 0x5,
5423	IWM_GSCAN_SIGNIFICANT_CHANGE_EVENT = 0xFD,
5424	IWM_GSCAN_HOTLIST_CHANGE_EVENT = 0xFE,
5425	IWM_GSCAN_RESULTS_AVAILABLE_EVENT = 0xFF,
5426};
5427
5428/* STA API */
5429
5430/**
5431 * enum iwm_sta_flags - flags for the ADD_STA host command
5432 * @IWM_STA_FLG_REDUCED_TX_PWR_CTRL:
5433 * @IWM_STA_FLG_REDUCED_TX_PWR_DATA:
5434 * @IWM_STA_FLG_DISABLE_TX: set if TX should be disabled
5435 * @IWM_STA_FLG_PS: set if STA is in Power Save
5436 * @IWM_STA_FLG_INVALID: set if STA is invalid
5437 * @IWM_STA_FLG_DLP_EN: Direct Link Protocol is enabled
5438 * @IWM_STA_FLG_SET_ALL_KEYS: the current key applies to all key IDs
5439 * @IWM_STA_FLG_DRAIN_FLOW: drain flow
5440 * @IWM_STA_FLG_PAN: STA is for PAN interface
5441 * @IWM_STA_FLG_CLASS_AUTH:
5442 * @IWM_STA_FLG_CLASS_ASSOC:
5443 * @IWM_STA_FLG_CLASS_MIMO_PROT:
5444 * @IWM_STA_FLG_MAX_AGG_SIZE_MSK: maximal size for A-MPDU
5445 * @IWM_STA_FLG_AGG_MPDU_DENS_MSK: maximal MPDU density for Tx aggregation
5446 * @IWM_STA_FLG_FAT_EN_MSK: support for channel width (for Tx). This flag is
5447 *	initialised by driver and can be updated by fw upon reception of
5448 *	action frames that can change the channel width. When cleared the fw
5449 *	will send all the frames in 20MHz even when FAT channel is requested.
5450 * @IWM_STA_FLG_MIMO_EN_MSK: support for MIMO. This flag is initialised by the
5451 *	driver and can be updated by fw upon reception of action frames.
5452 * @IWM_STA_FLG_MFP_EN: Management Frame Protection
5453 */
5454enum iwm_sta_flags {
5455	IWM_STA_FLG_REDUCED_TX_PWR_CTRL	= (1 << 3),
5456	IWM_STA_FLG_REDUCED_TX_PWR_DATA	= (1 << 6),
5457
5458	IWM_STA_FLG_DISABLE_TX		= (1 << 4),
5459
5460	IWM_STA_FLG_PS			= (1 << 8),
5461	IWM_STA_FLG_DRAIN_FLOW		= (1 << 12),
5462	IWM_STA_FLG_PAN			= (1 << 13),
5463	IWM_STA_FLG_CLASS_AUTH		= (1 << 14),
5464	IWM_STA_FLG_CLASS_ASSOC		= (1 << 15),
5465	IWM_STA_FLG_RTS_MIMO_PROT	= (1 << 17),
5466
5467	IWM_STA_FLG_MAX_AGG_SIZE_SHIFT	= 19,
5468	IWM_STA_FLG_MAX_AGG_SIZE_8K	= (0 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5469	IWM_STA_FLG_MAX_AGG_SIZE_16K	= (1 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5470	IWM_STA_FLG_MAX_AGG_SIZE_32K	= (2 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5471	IWM_STA_FLG_MAX_AGG_SIZE_64K	= (3 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5472	IWM_STA_FLG_MAX_AGG_SIZE_128K	= (4 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5473	IWM_STA_FLG_MAX_AGG_SIZE_256K	= (5 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5474	IWM_STA_FLG_MAX_AGG_SIZE_512K	= (6 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5475	IWM_STA_FLG_MAX_AGG_SIZE_1024K	= (7 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5476	IWM_STA_FLG_MAX_AGG_SIZE_MSK	= (7 << IWM_STA_FLG_MAX_AGG_SIZE_SHIFT),
5477
5478	IWM_STA_FLG_AGG_MPDU_DENS_SHIFT	= 23,
5479	IWM_STA_FLG_AGG_MPDU_DENS_2US	= (4 << IWM_STA_FLG_AGG_MPDU_DENS_SHIFT),
5480	IWM_STA_FLG_AGG_MPDU_DENS_4US	= (5 << IWM_STA_FLG_AGG_MPDU_DENS_SHIFT),
5481	IWM_STA_FLG_AGG_MPDU_DENS_8US	= (6 << IWM_STA_FLG_AGG_MPDU_DENS_SHIFT),
5482	IWM_STA_FLG_AGG_MPDU_DENS_16US	= (7 << IWM_STA_FLG_AGG_MPDU_DENS_SHIFT),
5483	IWM_STA_FLG_AGG_MPDU_DENS_MSK	= (7 << IWM_STA_FLG_AGG_MPDU_DENS_SHIFT),
5484
5485	IWM_STA_FLG_FAT_EN_20MHZ	= (0 << 26),
5486	IWM_STA_FLG_FAT_EN_40MHZ	= (1 << 26),
5487	IWM_STA_FLG_FAT_EN_80MHZ	= (2 << 26),
5488	IWM_STA_FLG_FAT_EN_160MHZ	= (3 << 26),
5489	IWM_STA_FLG_FAT_EN_MSK		= (3 << 26),
5490
5491	IWM_STA_FLG_MIMO_EN_SISO	= (0 << 28),
5492	IWM_STA_FLG_MIMO_EN_MIMO2	= (1 << 28),
5493	IWM_STA_FLG_MIMO_EN_MIMO3	= (2 << 28),
5494	IWM_STA_FLG_MIMO_EN_MSK		= (3 << 28),
5495};
5496
5497/**
5498 * enum iwm_sta_key_flag - key flags for the ADD_STA host command
5499 * @IWM_STA_KEY_FLG_NO_ENC: no encryption
5500 * @IWM_STA_KEY_FLG_WEP: WEP encryption algorithm
5501 * @IWM_STA_KEY_FLG_CCM: CCMP encryption algorithm
5502 * @IWM_STA_KEY_FLG_TKIP: TKIP encryption algorithm
5503 * @IWM_STA_KEY_FLG_EXT: extended cipher algorithm (depends on the FW support)
5504 * @IWM_STA_KEY_FLG_CMAC: CMAC encryption algorithm
5505 * @IWM_STA_KEY_FLG_ENC_UNKNOWN: unknown encryption algorithm
5506 * @IWM_STA_KEY_FLG_EN_MSK: mask for encryption algorithmi value
5507 * @IWM_STA_KEY_FLG_WEP_KEY_MAP: wep is either a group key (0 - legacy WEP) or from
5508 *	station info array (1 - n 1X mode)
5509 * @IWM_STA_KEY_FLG_KEYID_MSK: the index of the key
5510 * @IWM_STA_KEY_NOT_VALID: key is invalid
5511 * @IWM_STA_KEY_FLG_WEP_13BYTES: set for 13 bytes WEP key
5512 * @IWM_STA_KEY_MULTICAST: set for multical key
5513 * @IWM_STA_KEY_MFP: key is used for Management Frame Protection
5514 */
5515enum iwm_sta_key_flag {
5516	IWM_STA_KEY_FLG_NO_ENC		= (0 << 0),
5517	IWM_STA_KEY_FLG_WEP		= (1 << 0),
5518	IWM_STA_KEY_FLG_CCM		= (2 << 0),
5519	IWM_STA_KEY_FLG_TKIP		= (3 << 0),
5520	IWM_STA_KEY_FLG_EXT		= (4 << 0),
5521	IWM_STA_KEY_FLG_CMAC		= (6 << 0),
5522	IWM_STA_KEY_FLG_ENC_UNKNOWN	= (7 << 0),
5523	IWM_STA_KEY_FLG_EN_MSK		= (7 << 0),
5524
5525	IWM_STA_KEY_FLG_WEP_KEY_MAP	= (1 << 3),
5526	IWM_STA_KEY_FLG_KEYID_POS	= 8,
5527	IWM_STA_KEY_FLG_KEYID_MSK	= (3 << IWM_STA_KEY_FLG_KEYID_POS),
5528	IWM_STA_KEY_NOT_VALID		= (1 << 11),
5529	IWM_STA_KEY_FLG_WEP_13BYTES	= (1 << 12),
5530	IWM_STA_KEY_MULTICAST		= (1 << 14),
5531	IWM_STA_KEY_MFP			= (1 << 15),
5532};
5533
5534/**
5535 * enum iwm_sta_modify_flag - indicate to the fw what flag are being changed
5536 * @IWM_STA_MODIFY_QUEUE_REMOVAL: this command removes a queue
5537 * @IWM_STA_MODIFY_TID_DISABLE_TX: this command modifies %tid_disable_tx
5538 * @IWM_STA_MODIFY_TX_RATE: unused
5539 * @IWM_STA_MODIFY_ADD_BA_TID: this command modifies %add_immediate_ba_tid
5540 * @IWM_STA_MODIFY_REMOVE_BA_TID: this command modifies %remove_immediate_ba_tid
5541 * @IWM_STA_MODIFY_SLEEPING_STA_TX_COUNT: this command modifies %sleep_tx_count
5542 * @IWM_STA_MODIFY_PROT_TH:
5543 * @IWM_STA_MODIFY_QUEUES: modify the queues used by this station
5544 */
5545enum iwm_sta_modify_flag {
5546	IWM_STA_MODIFY_QUEUE_REMOVAL		= (1 << 0),
5547	IWM_STA_MODIFY_TID_DISABLE_TX		= (1 << 1),
5548	IWM_STA_MODIFY_TX_RATE			= (1 << 2),
5549	IWM_STA_MODIFY_ADD_BA_TID		= (1 << 3),
5550	IWM_STA_MODIFY_REMOVE_BA_TID		= (1 << 4),
5551	IWM_STA_MODIFY_SLEEPING_STA_TX_COUNT	= (1 << 5),
5552	IWM_STA_MODIFY_PROT_TH			= (1 << 6),
5553	IWM_STA_MODIFY_QUEUES			= (1 << 7),
5554};
5555
5556#define IWM_STA_MODE_MODIFY	1
5557
5558/**
5559 * enum iwm_sta_sleep_flag - type of sleep of the station
5560 * @IWM_STA_SLEEP_STATE_AWAKE:
5561 * @IWM_STA_SLEEP_STATE_PS_POLL:
5562 * @IWM_STA_SLEEP_STATE_UAPSD:
5563 * @IWM_STA_SLEEP_STATE_MOREDATA: set more-data bit on
5564 *	(last) released frame
5565 */
5566enum iwm_sta_sleep_flag {
5567	IWM_STA_SLEEP_STATE_AWAKE	= 0,
5568	IWM_STA_SLEEP_STATE_PS_POLL	= (1 << 0),
5569	IWM_STA_SLEEP_STATE_UAPSD	= (1 << 1),
5570	IWM_STA_SLEEP_STATE_MOREDATA	= (1 << 2),
5571};
5572
5573/* STA ID and color bits definitions */
5574#define IWM_STA_ID_SEED		(0x0f)
5575#define IWM_STA_ID_POS		(0)
5576#define IWM_STA_ID_MSK		(IWM_STA_ID_SEED << IWM_STA_ID_POS)
5577
5578#define IWM_STA_COLOR_SEED	(0x7)
5579#define IWM_STA_COLOR_POS	(4)
5580#define IWM_STA_COLOR_MSK	(IWM_STA_COLOR_SEED << IWM_STA_COLOR_POS)
5581
5582#define IWM_STA_ID_N_COLOR_GET_COLOR(id_n_color) \
5583	(((id_n_color) & IWM_STA_COLOR_MSK) >> IWM_STA_COLOR_POS)
5584#define IWM_STA_ID_N_COLOR_GET_ID(id_n_color)    \
5585	(((id_n_color) & IWM_STA_ID_MSK) >> IWM_STA_ID_POS)
5586
5587#define IWM_STA_KEY_MAX_NUM (16)
5588#define IWM_STA_KEY_IDX_INVALID (0xff)
5589#define IWM_STA_KEY_MAX_DATA_KEY_NUM (4)
5590#define IWM_MAX_GLOBAL_KEYS (4)
5591#define IWM_STA_KEY_LEN_WEP40 (5)
5592#define IWM_STA_KEY_LEN_WEP104 (13)
5593
5594/**
5595 * struct iwm_mvm_keyinfo - key information
5596 * @key_flags: type %iwm_sta_key_flag
5597 * @tkip_rx_tsc_byte2: TSC[2] for key mix ph1 detection
5598 * @tkip_rx_ttak: 10-byte unicast TKIP TTAK for Rx
5599 * @key_offset: key offset in the fw's key table
5600 * @key: 16-byte unicast decryption key
5601 * @tx_secur_seq_cnt: initial RSC / PN needed for replay check
5602 * @hw_tkip_mic_rx_key: byte: MIC Rx Key - used for TKIP only
5603 * @hw_tkip_mic_tx_key: byte: MIC Tx Key - used for TKIP only
5604 */
5605struct iwm_mvm_keyinfo {
5606	uint16_t key_flags;
5607	uint8_t tkip_rx_tsc_byte2;
5608	uint8_t reserved1;
5609	uint16_t tkip_rx_ttak[5];
5610	uint8_t key_offset;
5611	uint8_t reserved2;
5612	uint8_t key[16];
5613	uint64_t tx_secur_seq_cnt;
5614	uint64_t hw_tkip_mic_rx_key;
5615	uint64_t hw_tkip_mic_tx_key;
5616} __packed;
5617
5618#define IWM_ADD_STA_STATUS_MASK		0xFF
5619#define IWM_ADD_STA_BAID_VALID_MASK	0x8000
5620#define IWM_ADD_STA_BAID_MASK		0x7F00
5621#define IWM_ADD_STA_BAID_SHIFT		8
5622
5623/**
5624 * struct iwm_mvm_add_sta_cmd - Add/modify a station in the fw's sta table.
5625 * ( REPLY_ADD_STA = 0x18 )
5626 * @add_modify: 1: modify existing, 0: add new station
5627 * @awake_acs:
5628 * @tid_disable_tx: is tid BIT(tid) enabled for Tx. Clear BIT(x) to enable
5629 *	AMPDU for tid x. Set %IWM_STA_MODIFY_TID_DISABLE_TX to change this field.
5630 * @mac_id_n_color: the Mac context this station belongs to
5631 * @addr[IEEE80211_ADDR_LEN]: station's MAC address
5632 * @sta_id: index of station in uCode's station table
5633 * @modify_mask: IWM_STA_MODIFY_*, selects which parameters to modify vs. leave
5634 *	alone. 1 - modify, 0 - don't change.
5635 * @station_flags: look at %iwm_sta_flags
5636 * @station_flags_msk: what of %station_flags have changed
5637 * @add_immediate_ba_tid: tid for which to add block-ack support (Rx)
5638 *	Set %IWM_STA_MODIFY_ADD_BA_TID to use this field, and also set
5639 *	add_immediate_ba_ssn.
5640 * @remove_immediate_ba_tid: tid for which to remove block-ack support (Rx)
5641 *	Set %IWM_STA_MODIFY_REMOVE_BA_TID to use this field
5642 * @add_immediate_ba_ssn: ssn for the Rx block-ack session. Used together with
5643 *	add_immediate_ba_tid.
5644 * @sleep_tx_count: number of packets to transmit to station even though it is
5645 *	asleep. Used to synchronise PS-poll and u-APSD responses while ucode
5646 *	keeps track of STA sleep state.
5647 * @sleep_state_flags: Look at %iwm_sta_sleep_flag.
5648 * @assoc_id: assoc_id to be sent in VHT PLCP (9-bit), for grp use 0, for AP
5649 *	mac-addr.
5650 * @beamform_flags: beam forming controls
5651 * @tfd_queue_msk: tfd queues used by this station
5652 *
5653 * The device contains an internal table of per-station information, with info
5654 * on security keys, aggregation parameters, and Tx rates for initial Tx
5655 * attempt and any retries (set by IWM_REPLY_TX_LINK_QUALITY_CMD).
5656 *
5657 * ADD_STA sets up the table entry for one station, either creating a new
5658 * entry, or modifying a pre-existing one.
5659 */
5660struct iwm_mvm_add_sta_cmd {
5661	uint8_t add_modify;
5662	uint8_t awake_acs;
5663	uint16_t tid_disable_tx;
5664	uint32_t mac_id_n_color;
5665	uint8_t addr[IEEE80211_ADDR_LEN]; /* _STA_ID_MODIFY_INFO_API_S_VER_1 */
5666	uint16_t reserved2;
5667	uint8_t sta_id;
5668	uint8_t modify_mask;
5669	uint16_t reserved3;
5670	uint32_t station_flags;
5671	uint32_t station_flags_msk;
5672	uint8_t add_immediate_ba_tid;
5673	uint8_t remove_immediate_ba_tid;
5674	uint16_t add_immediate_ba_ssn;
5675	uint16_t sleep_tx_count;
5676	uint16_t sleep_state_flags;
5677	uint16_t assoc_id;
5678	uint16_t beamform_flags;
5679	uint32_t tfd_queue_msk;
5680} __packed; /* ADD_STA_CMD_API_S_VER_7 */
5681
5682/**
5683 * struct iwm_mvm_add_sta_key_cmd - add/modify sta key
5684 * ( IWM_REPLY_ADD_STA_KEY = 0x17 )
5685 * @sta_id: index of station in uCode's station table
5686 * @key_offset: key offset in key storage
5687 * @key_flags: type %iwm_sta_key_flag
5688 * @key: key material data
5689 * @key2: key material data
5690 * @rx_secur_seq_cnt: RX security sequence counter for the key
5691 * @tkip_rx_tsc_byte2: TSC[2] for key mix ph1 detection
5692 * @tkip_rx_ttak: 10-byte unicast TKIP TTAK for Rx
5693 */
5694struct iwm_mvm_add_sta_key_cmd {
5695	uint8_t sta_id;
5696	uint8_t key_offset;
5697	uint16_t key_flags;
5698	uint8_t key[16];
5699	uint8_t key2[16];
5700	uint8_t rx_secur_seq_cnt[16];
5701	uint8_t tkip_rx_tsc_byte2;
5702	uint8_t reserved;
5703	uint16_t tkip_rx_ttak[5];
5704} __packed; /* IWM_ADD_MODIFY_STA_KEY_API_S_VER_1 */
5705
5706/**
5707 * enum iwm_mvm_add_sta_rsp_status - status in the response to ADD_STA command
5708 * @IWM_ADD_STA_SUCCESS: operation was executed successfully
5709 * @IWM_ADD_STA_STATIONS_OVERLOAD: no room left in the fw's station table
5710 * @IWM_ADD_STA_IMMEDIATE_BA_FAILURE: can't add Rx block ack session
5711 * @IWM_ADD_STA_MODIFY_NON_EXISTING_STA: driver requested to modify a station
5712 *	that doesn't exist.
5713 */
5714enum iwm_mvm_add_sta_rsp_status {
5715	IWM_ADD_STA_SUCCESS			= 0x1,
5716	IWM_ADD_STA_STATIONS_OVERLOAD		= 0x2,
5717	IWM_ADD_STA_IMMEDIATE_BA_FAILURE	= 0x4,
5718	IWM_ADD_STA_MODIFY_NON_EXISTING_STA	= 0x8,
5719};
5720
5721/**
5722 * struct iwm_mvm_rm_sta_cmd - Add / modify a station in the fw's station table
5723 * ( IWM_REMOVE_STA = 0x19 )
5724 * @sta_id: the station id of the station to be removed
5725 */
5726struct iwm_mvm_rm_sta_cmd {
5727	uint8_t sta_id;
5728	uint8_t reserved[3];
5729} __packed; /* IWM_REMOVE_STA_CMD_API_S_VER_2 */
5730
5731/**
5732 * struct iwm_mvm_mgmt_mcast_key_cmd
5733 * ( IWM_MGMT_MCAST_KEY = 0x1f )
5734 * @ctrl_flags: %iwm_sta_key_flag
5735 * @IGTK:
5736 * @K1: IGTK master key
5737 * @K2: IGTK sub key
5738 * @sta_id: station ID that support IGTK
5739 * @key_id:
5740 * @receive_seq_cnt: initial RSC/PN needed for replay check
5741 */
5742struct iwm_mvm_mgmt_mcast_key_cmd {
5743	uint32_t ctrl_flags;
5744	uint8_t IGTK[16];
5745	uint8_t K1[16];
5746	uint8_t K2[16];
5747	uint32_t key_id;
5748	uint32_t sta_id;
5749	uint64_t receive_seq_cnt;
5750} __packed; /* SEC_MGMT_MULTICAST_KEY_CMD_API_S_VER_1 */
5751
5752struct iwm_mvm_wep_key {
5753	uint8_t key_index;
5754	uint8_t key_offset;
5755	uint16_t reserved1;
5756	uint8_t key_size;
5757	uint8_t reserved2[3];
5758	uint8_t key[16];
5759} __packed;
5760
5761struct iwm_mvm_wep_key_cmd {
5762	uint32_t mac_id_n_color;
5763	uint8_t num_keys;
5764	uint8_t decryption_type;
5765	uint8_t flags;
5766	uint8_t reserved;
5767	struct iwm_mvm_wep_key wep_key[0];
5768} __packed; /* SEC_CURR_WEP_KEY_CMD_API_S_VER_2 */
5769
5770/*
5771 * END mvm/fw-api-sta.h
5772 */
5773
5774/*
5775 * BT coex
5776 */
5777
5778enum iwm_bt_coex_mode {
5779	IWM_BT_COEX_DISABLE		= 0x0,
5780	IWM_BT_COEX_NW			= 0x1,
5781	IWM_BT_COEX_BT			= 0x2,
5782	IWM_BT_COEX_WIFI		= 0x3,
5783}; /* BT_COEX_MODES_E */
5784
5785enum iwm_bt_coex_enabled_modules {
5786	IWM_BT_COEX_MPLUT_ENABLED	= (1 << 0),
5787	IWM_BT_COEX_MPLUT_BOOST_ENABLED	= (1 << 1),
5788	IWM_BT_COEX_SYNC2SCO_ENABLED	= (1 << 2),
5789	IWM_BT_COEX_CORUN_ENABLED	= (1 << 3),
5790	IWM_BT_COEX_HIGH_BAND_RET	= (1 << 4),
5791}; /* BT_COEX_MODULES_ENABLE_E_VER_1 */
5792
5793/**
5794 * struct iwm_bt_coex_cmd - bt coex configuration command
5795 * @mode: enum %iwm_bt_coex_mode
5796 * @enabled_modules: enum %iwm_bt_coex_enabled_modules
5797 *
5798 * The structure is used for the BT_COEX command.
5799 */
5800struct iwm_bt_coex_cmd {
5801	uint32_t mode;
5802	uint32_t enabled_modules;
5803} __packed; /* BT_COEX_CMD_API_S_VER_6 */
5804
5805
5806/*
5807 * Location Aware Regulatory (LAR) API - MCC updates
5808 */
5809
5810/**
5811 * struct iwm_mcc_update_cmd_v1 - Request the device to update geographic
5812 * regulatory profile according to the given MCC (Mobile Country Code).
5813 * The MCC is two letter-code, ascii upper case[A-Z] or '00' for world domain.
5814 * 'ZZ' MCC will be used to switch to NVM default profile; in this case, the
5815 * MCC in the cmd response will be the relevant MCC in the NVM.
5816 * @mcc: given mobile country code
5817 * @source_id: the source from where we got the MCC, see iwm_mcc_source
5818 * @reserved: reserved for alignment
5819 */
5820struct iwm_mcc_update_cmd_v1 {
5821	uint16_t mcc;
5822	uint8_t source_id;
5823	uint8_t reserved;
5824} __packed; /* LAR_UPDATE_MCC_CMD_API_S_VER_1 */
5825
5826/**
5827 * struct iwm_mcc_update_cmd - Request the device to update geographic
5828 * regulatory profile according to the given MCC (Mobile Country Code).
5829 * The MCC is two letter-code, ascii upper case[A-Z] or '00' for world domain.
5830 * 'ZZ' MCC will be used to switch to NVM default profile; in this case, the
5831 * MCC in the cmd response will be the relevant MCC in the NVM.
5832 * @mcc: given mobile country code
5833 * @source_id: the source from where we got the MCC, see iwm_mcc_source
5834 * @reserved: reserved for alignment
5835 * @key: integrity key for MCC API OEM testing
5836 * @reserved2: reserved
5837 */
5838struct iwm_mcc_update_cmd {
5839	uint16_t mcc;
5840	uint8_t source_id;
5841	uint8_t reserved;
5842	uint32_t key;
5843	uint32_t reserved2[5];
5844} __packed; /* LAR_UPDATE_MCC_CMD_API_S_VER_2 */
5845
5846/**
5847 * iwm_mcc_update_resp_v1  - response to MCC_UPDATE_CMD.
5848 * Contains the new channel control profile map, if changed, and the new MCC
5849 * (mobile country code).
5850 * The new MCC may be different than what was requested in MCC_UPDATE_CMD.
5851 * @status: see &enum iwm_mcc_update_status
5852 * @mcc: the new applied MCC
5853 * @cap: capabilities for all channels which matches the MCC
5854 * @source_id: the MCC source, see iwm_mcc_source
5855 * @n_channels: number of channels in @channels_data (may be 14, 39, 50 or 51
5856 *		channels, depending on platform)
5857 * @channels: channel control data map, DWORD for each channel. Only the first
5858 *	16bits are used.
5859 */
5860struct iwm_mcc_update_resp_v1  {
5861	uint32_t status;
5862	uint16_t mcc;
5863	uint8_t cap;
5864	uint8_t source_id;
5865	uint32_t n_channels;
5866	uint32_t channels[0];
5867} __packed; /* LAR_UPDATE_MCC_CMD_RESP_S_VER_1 */
5868
5869/**
5870 * iwm_mcc_update_resp - response to MCC_UPDATE_CMD.
5871 * Contains the new channel control profile map, if changed, and the new MCC
5872 * (mobile country code).
5873 * The new MCC may be different than what was requested in MCC_UPDATE_CMD.
5874 * @status: see &enum iwm_mcc_update_status
5875 * @mcc: the new applied MCC
5876 * @cap: capabilities for all channels which matches the MCC
5877 * @source_id: the MCC source, see iwm_mcc_source
5878 * @time: time elapsed from the MCC test start (in 30 seconds TU)
5879 * @reserved: reserved.
5880 * @n_channels: number of channels in @channels_data (may be 14, 39, 50 or 51
5881 *		channels, depending on platform)
5882 * @channels: channel control data map, DWORD for each channel. Only the first
5883 *	16bits are used.
5884 */
5885struct iwm_mcc_update_resp {
5886	uint32_t status;
5887	uint16_t mcc;
5888	uint8_t cap;
5889	uint8_t source_id;
5890	uint16_t time;
5891	uint16_t reserved;
5892	uint32_t n_channels;
5893	uint32_t channels[0];
5894} __packed; /* LAR_UPDATE_MCC_CMD_RESP_S_VER_2 */
5895
5896/**
5897 * struct iwm_mcc_chub_notif - chub notifies of mcc change
5898 * (MCC_CHUB_UPDATE_CMD = 0xc9)
5899 * The Chub (Communication Hub, CommsHUB) is a HW component that connects to
5900 * the cellular and connectivity cores that gets updates of the mcc, and
5901 * notifies the ucode directly of any mcc change.
5902 * The ucode requests the driver to request the device to update geographic
5903 * regulatory  profile according to the given MCC (Mobile Country Code).
5904 * The MCC is two letter-code, ascii upper case[A-Z] or '00' for world domain.
5905 * 'ZZ' MCC will be used to switch to NVM default profile; in this case, the
5906 * MCC in the cmd response will be the relevant MCC in the NVM.
5907 * @mcc: given mobile country code
5908 * @source_id: identity of the change originator, see iwm_mcc_source
5909 * @reserved1: reserved for alignment
5910 */
5911struct iwm_mcc_chub_notif {
5912	uint16_t mcc;
5913	uint8_t source_id;
5914	uint8_t reserved1;
5915} __packed; /* LAR_MCC_NOTIFY_S */
5916
5917enum iwm_mcc_update_status {
5918	IWM_MCC_RESP_NEW_CHAN_PROFILE,
5919	IWM_MCC_RESP_SAME_CHAN_PROFILE,
5920	IWM_MCC_RESP_INVALID,
5921	IWM_MCC_RESP_NVM_DISABLED,
5922	IWM_MCC_RESP_ILLEGAL,
5923	IWM_MCC_RESP_LOW_PRIORITY,
5924	IWM_MCC_RESP_TEST_MODE_ACTIVE,
5925	IWM_MCC_RESP_TEST_MODE_NOT_ACTIVE,
5926	IWM_MCC_RESP_TEST_MODE_DENIAL_OF_SERVICE,
5927};
5928
5929enum iwm_mcc_source {
5930	IWM_MCC_SOURCE_OLD_FW = 0,
5931	IWM_MCC_SOURCE_ME = 1,
5932	IWM_MCC_SOURCE_BIOS = 2,
5933	IWM_MCC_SOURCE_3G_LTE_HOST = 3,
5934	IWM_MCC_SOURCE_3G_LTE_DEVICE = 4,
5935	IWM_MCC_SOURCE_WIFI = 5,
5936	IWM_MCC_SOURCE_RESERVED = 6,
5937	IWM_MCC_SOURCE_DEFAULT = 7,
5938	IWM_MCC_SOURCE_UNINITIALIZED = 8,
5939	IWM_MCC_SOURCE_MCC_API = 9,
5940	IWM_MCC_SOURCE_GET_CURRENT = 0x10,
5941	IWM_MCC_SOURCE_GETTING_MCC_TEST_MODE = 0x11,
5942};
5943
5944/**
5945 * struct iwm_dts_measurement_notif_v1 - measurements notification
5946 *
5947 * @temp: the measured temperature
5948 * @voltage: the measured voltage
5949 */
5950struct iwm_dts_measurement_notif_v1 {
5951	int32_t temp;
5952	int32_t voltage;
5953} __packed; /* TEMPERATURE_MEASUREMENT_TRIGGER_NTFY_S_VER_1*/
5954
5955/**
5956 * struct iwm_dts_measurement_notif_v2 - measurements notification
5957 *
5958 * @temp: the measured temperature
5959 * @voltage: the measured voltage
5960 * @threshold_idx: the trip index that was crossed
5961 */
5962struct iwm_dts_measurement_notif_v2 {
5963	int32_t temp;
5964	int32_t voltage;
5965	int32_t threshold_idx;
5966} __packed; /* TEMPERATURE_MEASUREMENT_TRIGGER_NTFY_S_VER_2 */
5967
5968/*
5969 * Some cherry-picked definitions
5970 */
5971
5972#define IWM_FRAME_LIMIT	64
5973
5974/*
5975 * From Linux commit ab02165ccec4c78162501acedeef1a768acdb811:
5976 *   As the firmware is slowly running out of command IDs and grouping of
5977 *   commands is desirable anyway, the firmware is extending the command
5978 *   header from 4 bytes to 8 bytes to introduce a group (in place of the
5979 *   former flags field, since that's always 0 on commands and thus can
5980 *   be easily used to distinguish between the two).
5981 *
5982 * These functions retrieve specific information from the id field in
5983 * the iwm_host_cmd struct which contains the command id, the group id,
5984 * and the version of the command.
5985*/
5986static inline uint8_t
5987iwm_cmd_opcode(uint32_t cmdid)
5988{
5989	return cmdid & 0xff;
5990}
5991
5992static inline uint8_t
5993iwm_cmd_groupid(uint32_t cmdid)
5994{
5995	return ((cmdid & 0Xff00) >> 8);
5996}
5997
5998static inline uint8_t
5999iwm_cmd_version(uint32_t cmdid)
6000{
6001	return ((cmdid & 0xff0000) >> 16);
6002}
6003
6004static inline uint32_t
6005iwm_cmd_id(uint8_t opcode, uint8_t groupid, uint8_t version)
6006{
6007	return opcode + (groupid << 8) + (version << 16);
6008}
6009
6010/* make uint16_t wide id out of uint8_t group and opcode */
6011#define IWM_WIDE_ID(grp, opcode) ((grp << 8) | opcode)
6012
6013/* due to the conversion, this group is special */
6014#define IWM_ALWAYS_LONG_GROUP	1
6015
6016struct iwm_cmd_header {
6017	uint8_t code;
6018	uint8_t flags;
6019	uint8_t idx;
6020	uint8_t qid;
6021} __packed;
6022
6023struct iwm_cmd_header_wide {
6024	uint8_t opcode;
6025	uint8_t group_id;
6026	uint8_t idx;
6027	uint8_t qid;
6028	uint16_t length;
6029	uint8_t reserved;
6030	uint8_t version;
6031} __packed;
6032
6033/**
6034 * enum iwm_power_scheme
6035 * @IWM_POWER_LEVEL_CAM - Continuously Active Mode
6036 * @IWM_POWER_LEVEL_BPS - Balanced Power Save (default)
6037 * @IWM_POWER_LEVEL_LP  - Low Power
6038 */
6039enum iwm_power_scheme {
6040	IWM_POWER_SCHEME_CAM = 1,
6041	IWM_POWER_SCHEME_BPS,
6042	IWM_POWER_SCHEME_LP
6043};
6044
6045#define IWM_DEF_CMD_PAYLOAD_SIZE 320
6046#define IWM_MAX_CMD_PAYLOAD_SIZE ((4096 - 4) - sizeof(struct iwm_cmd_header))
6047#define IWM_CMD_FAILED_MSK 0x40
6048
6049/**
6050 * struct iwm_device_cmd
6051 *
6052 * For allocation of the command and tx queues, this establishes the overall
6053 * size of the largest command we send to uCode, except for commands that
6054 * aren't fully copied and use other TFD space.
6055 */
6056struct iwm_device_cmd {
6057	union {
6058		struct {
6059			struct iwm_cmd_header hdr;
6060			uint8_t data[IWM_DEF_CMD_PAYLOAD_SIZE];
6061		};
6062		struct {
6063			struct iwm_cmd_header_wide hdr_wide;
6064			uint8_t data_wide[IWM_DEF_CMD_PAYLOAD_SIZE -
6065					sizeof(struct iwm_cmd_header_wide) +
6066					sizeof(struct iwm_cmd_header)];
6067		};
6068	};
6069} __packed;
6070
6071struct iwm_rx_packet {
6072	/*
6073	 * The first 4 bytes of the RX frame header contain both the RX frame
6074	 * size and some flags.
6075	 * Bit fields:
6076	 * 31:    flag flush RB request
6077	 * 30:    flag ignore TC (terminal counter) request
6078	 * 29:    flag fast IRQ request
6079	 * 28-14: Reserved
6080	 * 13-00: RX frame size
6081	 */
6082	uint32_t len_n_flags;
6083	struct iwm_cmd_header hdr;
6084	uint8_t data[];
6085} __packed;
6086
6087#define	IWM_FH_RSCSR_FRAME_SIZE_MSK	0x00003fff
6088
6089static inline uint32_t
6090iwm_rx_packet_len(const struct iwm_rx_packet *pkt)
6091{
6092
6093	return le32toh(pkt->len_n_flags) & IWM_FH_RSCSR_FRAME_SIZE_MSK;
6094}
6095
6096static inline uint32_t
6097iwm_rx_packet_payload_len(const struct iwm_rx_packet *pkt)
6098{
6099
6100	return iwm_rx_packet_len(pkt) - sizeof(pkt->hdr);
6101}
6102
6103
6104#define IWM_MIN_DBM	-100
6105#define IWM_MAX_DBM	-33	/* realistic guess */
6106
6107#define IWM_READ(sc, reg)						\
6108	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
6109
6110#define IWM_WRITE(sc, reg, val)						\
6111	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
6112
6113#define IWM_WRITE_1(sc, reg, val)					\
6114	bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
6115
6116#define IWM_SETBITS(sc, reg, mask)					\
6117	IWM_WRITE(sc, reg, IWM_READ(sc, reg) | (mask))
6118
6119#define IWM_CLRBITS(sc, reg, mask)					\
6120	IWM_WRITE(sc, reg, IWM_READ(sc, reg) & ~(mask))
6121
6122#define IWM_BARRIER_WRITE(sc)						\
6123	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, (sc)->sc_sz,	\
6124	    BUS_SPACE_BARRIER_WRITE)
6125
6126#define IWM_BARRIER_READ_WRITE(sc)					\
6127	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, (sc)->sc_sz,	\
6128	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE)
6129
6130#endif	/* __IF_IWM_REG_H__ */
6131