if_athvar.h revision 247366
1116743Ssam/*-
2186904Ssam * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3116743Ssam * All rights reserved.
4116743Ssam *
5116743Ssam * Redistribution and use in source and binary forms, with or without
6116743Ssam * modification, are permitted provided that the following conditions
7116743Ssam * are met:
8116743Ssam * 1. Redistributions of source code must retain the above copyright
9116743Ssam *    notice, this list of conditions and the following disclaimer,
10116743Ssam *    without modification.
11116743Ssam * 2. Redistributions in binary form must reproduce at minimum a disclaimer
12116743Ssam *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
13116743Ssam *    redistribution must be conditioned upon including a substantially
14116743Ssam *    similar Disclaimer requirement for further binary redistribution.
15116743Ssam *
16116743Ssam * NO WARRANTY
17116743Ssam * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18116743Ssam * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19116743Ssam * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
20116743Ssam * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
21116743Ssam * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
22116743Ssam * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23116743Ssam * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24116743Ssam * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
25116743Ssam * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26116743Ssam * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
27116743Ssam * THE POSSIBILITY OF SUCH DAMAGES.
28116743Ssam *
29116743Ssam * $FreeBSD: head/sys/dev/ath/if_athvar.h 247366 2013-02-27 00:25:44Z adrian $
30116743Ssam */
31116743Ssam
32116743Ssam/*
33116743Ssam * Defintions for the Atheros Wireless LAN controller driver.
34116743Ssam */
35116743Ssam#ifndef _DEV_ATH_ATHVAR_H
36116743Ssam#define _DEV_ATH_ATHVAR_H
37116743Ssam
38241567Sadrian#include <machine/atomic.h>
39241567Sadrian
40185522Ssam#include <dev/ath/ath_hal/ah.h>
41185522Ssam#include <dev/ath/ath_hal/ah_desc.h>
42119783Ssam#include <net80211/ieee80211_radiotap.h>
43116743Ssam#include <dev/ath/if_athioctl.h>
44138570Ssam#include <dev/ath/if_athrate.h>
45242782Sadrian#ifdef	ATH_DEBUG_ALQ
46242782Sadrian#include <dev/ath/if_ath_alq.h>
47242782Sadrian#endif
48116743Ssam
49116743Ssam#define	ATH_TIMEOUT		1000
50116743Ssam
51220033Sadrian/*
52237000Sadrian * There is a separate TX ath_buf pool for management frames.
53237000Sadrian * This ensures that management frames such as probe responses
54237000Sadrian * and BAR frames can be transmitted during periods of high
55237000Sadrian * TX activity.
56237000Sadrian */
57237000Sadrian#define	ATH_MGMT_TXBUF		32
58237000Sadrian
59237000Sadrian/*
60220033Sadrian * 802.11n requires more TX and RX buffers to do AMPDU.
61220033Sadrian */
62220053Sadrian#ifdef	ATH_ENABLE_11N
63235804Sadrian#define	ATH_TXBUF	512
64220033Sadrian#define	ATH_RXBUF	512
65220033Sadrian#endif
66220033Sadrian
67155481Ssam#ifndef ATH_RXBUF
68116743Ssam#define	ATH_RXBUF	40		/* number of RX buffers */
69155481Ssam#endif
70155481Ssam#ifndef ATH_TXBUF
71170530Ssam#define	ATH_TXBUF	200		/* number of TX buffers */
72155481Ssam#endif
73178354Ssam#define	ATH_BCBUF	4		/* number of beacon buffers */
74178354Ssam
75140438Ssam#define	ATH_TXDESC	10		/* number of descriptors per buffer */
76138570Ssam#define	ATH_TXMAXTRY	11		/* max number of transmit attempts */
77155480Ssam#define	ATH_TXMGTTRY	4		/* xmit attempts for mgt/ctl frames */
78138570Ssam#define	ATH_TXINTR_PERIOD 5		/* max number of batched tx descriptors */
79116743Ssam
80225818Sadrian#define	ATH_BEACON_AIFS_DEFAULT	 1	/* default aifs for ap beacon q */
81147067Ssam#define	ATH_BEACON_CWMIN_DEFAULT 0	/* default cwmin for ap beacon q */
82147067Ssam#define	ATH_BEACON_CWMAX_DEFAULT 0	/* default cwmax for ap beacon q */
83147067Ssam
84147057Ssam/*
85147057Ssam * The key cache is used for h/w cipher state and also for
86147057Ssam * tracking station state such as the current tx antenna.
87147057Ssam * We also setup a mapping table between key cache slot indices
88147057Ssam * and station state to short-circuit node lookups on rx.
89147057Ssam * Different parts have different size key caches.  We handle
90147057Ssam * up to ATH_KEYMAX entries (could dynamically allocate state).
91147057Ssam */
92147057Ssam#define	ATH_KEYMAX	128		/* max key cache size we handle */
93147057Ssam#define	ATH_KEYBYTES	(ATH_KEYMAX/NBBY)	/* storage space in bytes */
94147057Ssam
95170530Ssamstruct taskqueue;
96170530Ssamstruct kthread;
97170530Ssamstruct ath_buf;
98170530Ssam
99227328Sadrian#define	ATH_TID_MAX_BUFS	(2 * IEEE80211_AGGR_BAWMAX)
100227328Sadrian
101227328Sadrian/*
102227328Sadrian * Per-TID state
103227328Sadrian *
104227328Sadrian * Note that TID 16 (WME_NUM_TID+1) is for handling non-QoS frames.
105227328Sadrian */
106227328Sadrianstruct ath_tid {
107241336Sadrian	TAILQ_HEAD(,ath_buf)	tid_q;		/* pending buffers */
108227328Sadrian	struct ath_node		*an;		/* pointer to parent */
109227328Sadrian	int			tid;		/* tid */
110227328Sadrian	int			ac;		/* which AC gets this trafic */
111227328Sadrian	int			hwq_depth;	/* how many buffers are on HW */
112243786Sadrian	u_int			axq_depth;	/* SW queue depth */
113227328Sadrian
114240585Sadrian	struct {
115241336Sadrian		TAILQ_HEAD(,ath_buf)	tid_q;		/* filtered queue */
116240585Sadrian		u_int			axq_depth;	/* SW queue depth */
117240585Sadrian	} filtq;
118240585Sadrian
119227328Sadrian	/*
120227328Sadrian	 * Entry on the ath_txq; when there's traffic
121227328Sadrian	 * to send
122227328Sadrian	 */
123227328Sadrian	TAILQ_ENTRY(ath_tid)	axq_qelem;
124227328Sadrian	int			sched;
125227328Sadrian	int			paused;	/* >0 if the TID has been paused */
126240585Sadrian
127240585Sadrian	/*
128240585Sadrian	 * These are flags - perhaps later collapse
129240585Sadrian	 * down to a single uint32_t ?
130240585Sadrian	 */
131235774Sadrian	int			addba_tx_pending;	/* TX ADDBA pending */
132233908Sadrian	int			bar_wait;	/* waiting for BAR */
133233908Sadrian	int			bar_tx;		/* BAR TXed */
134240585Sadrian	int			isfiltered;	/* is this node currently filtered */
135227328Sadrian
136227328Sadrian	/*
137227328Sadrian	 * Is the TID being cleaned up after a transition
138227328Sadrian	 * from aggregation to non-aggregation?
139227328Sadrian	 * When this is set to 1, this TID will be paused
140227328Sadrian	 * and no further traffic will be queued until all
141227328Sadrian	 * the hardware packets pending for this TID have been
142227328Sadrian	 * TXed/completed; at which point (non-aggregation)
143227328Sadrian	 * traffic will resume being TXed.
144227328Sadrian	 */
145227328Sadrian	int			cleanup_inprogress;
146227328Sadrian	/*
147227328Sadrian	 * How many hardware-queued packets are
148227328Sadrian	 * waiting to be cleaned up.
149227328Sadrian	 * This is only valid if cleanup_inprogress is 1.
150227328Sadrian	 */
151227328Sadrian	int			incomp;
152227328Sadrian
153227328Sadrian	/*
154227328Sadrian	 * The following implements a ring representing
155227328Sadrian	 * the frames in the current BAW.
156227328Sadrian	 * To avoid copying the array content each time
157227328Sadrian	 * the BAW is moved, the baw_head/baw_tail point
158227328Sadrian	 * to the current BAW begin/end; when the BAW is
159227328Sadrian	 * shifted the head/tail of the array are also
160227328Sadrian	 * appropriately shifted.
161227328Sadrian	 */
162227328Sadrian	/* active tx buffers, beginning at current BAW */
163227328Sadrian	struct ath_buf		*tx_buf[ATH_TID_MAX_BUFS];
164227328Sadrian	/* where the baw head is in the array */
165227328Sadrian	int			baw_head;
166227328Sadrian	/* where the BAW tail is in the array */
167227328Sadrian	int			baw_tail;
168227328Sadrian};
169227328Sadrian
170138570Ssam/* driver-specific node state */
171116743Ssamstruct ath_node {
172119150Ssam	struct ieee80211_node an_node;	/* base class */
173178354Ssam	u_int8_t	an_mgmtrix;	/* min h/w rate index */
174178354Ssam	u_int8_t	an_mcastrix;	/* mcast h/w rate index */
175241170Sadrian	uint32_t	an_is_powersave;	/* node is sleeping */
176242271Sadrian	uint32_t	an_stack_psq;		/* net80211 psq isn't empty */
177242271Sadrian	uint32_t	an_tim_set;		/* TIM has been set */
178170530Ssam	struct ath_buf	*an_ff_buf[WME_NUM_AC]; /* ff staging area */
179227328Sadrian	struct ath_tid	an_tid[IEEE80211_TID_SIZE];	/* per-TID state */
180227328Sadrian	char		an_name[32];	/* eg "wlan0_a1" */
181227328Sadrian	struct mtx	an_mtx;		/* protecting the ath_node state */
182241567Sadrian	uint32_t	an_swq_depth;	/* how many SWQ packets for this
183241567Sadrian					   node */
184245708Sadrian	int			clrdmask;	/* has clrdmask been set */
185138570Ssam	/* variable-length rate control state follows */
186116743Ssam};
187138570Ssam#define	ATH_NODE(ni)	((struct ath_node *)(ni))
188138570Ssam#define	ATH_NODE_CONST(ni)	((const struct ath_node *)(ni))
189116743Ssam
190138570Ssam#define ATH_RSSI_LPF_LEN	10
191138570Ssam#define ATH_RSSI_DUMMY_MARKER	0x127
192138570Ssam#define ATH_EP_MUL(x, mul)	((x) * (mul))
193138570Ssam#define ATH_RSSI_IN(x)		(ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER))
194138570Ssam#define ATH_LPF_RSSI(x, y, len) \
195138570Ssam    ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
196138570Ssam#define ATH_RSSI_LPF(x, y) do {						\
197138570Ssam    if ((y) >= -20)							\
198138570Ssam    	x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN);	\
199138570Ssam} while (0)
200184358Ssam#define	ATH_EP_RND(x,mul) \
201184358Ssam	((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
202184358Ssam#define	ATH_RSSI(x)		ATH_EP_RND(x, HAL_RSSI_EP_MULTIPLIER)
203138570Ssam
204237000Sadriantypedef enum {
205237000Sadrian	ATH_BUFTYPE_NORMAL	= 0,
206237000Sadrian	ATH_BUFTYPE_MGMT	= 1,
207237000Sadrian} ath_buf_type_t;
208237000Sadrian
209116743Ssamstruct ath_buf {
210227344Sadrian	TAILQ_ENTRY(ath_buf)	bf_list;
211227328Sadrian	struct ath_buf *	bf_next;	/* next buffer in the aggregate */
212116743Ssam	int			bf_nseg;
213238436Sadrian	HAL_STATUS		bf_rxstatus;
214186904Ssam	uint16_t		bf_flags;	/* status flags (below) */
215239282Sadrian	uint16_t		bf_descid;	/* 16 bit descriptor ID */
216116743Ssam	struct ath_desc		*bf_desc;	/* virtual addr of desc */
217165185Ssam	struct ath_desc_status	bf_status;	/* tx/rx status */
218116743Ssam	bus_addr_t		bf_daddr;	/* physical addr of desc */
219138570Ssam	bus_dmamap_t		bf_dmamap;	/* DMA map for mbuf chain */
220116743Ssam	struct mbuf		*bf_m;		/* mbuf for buf */
221116743Ssam	struct ieee80211_node	*bf_node;	/* pointer to the node */
222227328Sadrian	struct ath_desc		*bf_lastds;	/* last descriptor for comp status */
223227328Sadrian	struct ath_buf		*bf_last;	/* last buffer in aggregate, or self for non-aggregate */
224116743Ssam	bus_size_t		bf_mapsize;
225140438Ssam#define	ATH_MAX_SCATTER		ATH_TXDESC	/* max(tx,rx,beacon) desc's */
226116743Ssam	bus_dma_segment_t	bf_segs[ATH_MAX_SCATTER];
227227328Sadrian
228227328Sadrian	/* Completion function to call on TX complete (fail or not) */
229227328Sadrian	/*
230227328Sadrian	 * "fail" here is set to 1 if the queue entries were removed
231227328Sadrian	 * through a call to ath_tx_draintxq().
232227328Sadrian	 */
233227328Sadrian	void(* bf_comp) (struct ath_softc *sc, struct ath_buf *bf, int fail);
234227328Sadrian
235227328Sadrian	/* This state is kept to support software retries and aggregation */
236227328Sadrian	struct {
237237046Sadrian		uint16_t bfs_seqno;	/* sequence number of this packet */
238227328Sadrian		uint16_t bfs_ndelim;	/* number of delims for padding */
239227328Sadrian
240237046Sadrian		uint8_t bfs_retries;	/* retry count */
241237046Sadrian		uint8_t bfs_tid;	/* packet TID (or TID_MAX for no QoS) */
242237046Sadrian		uint8_t bfs_nframes;	/* number of frames in aggregate */
243237046Sadrian		uint8_t bfs_pri;	/* packet AC priority */
244244109Sadrian		uint8_t bfs_tx_queue;	/* destination hardware TX queue */
245237046Sadrian
246234109Sadrian		u_int32_t bfs_aggr:1,		/* part of aggregate? */
247234109Sadrian		    bfs_aggrburst:1,	/* part of aggregate burst? */
248234109Sadrian		    bfs_isretried:1,	/* retried frame? */
249234109Sadrian		    bfs_dobaw:1,	/* actually check against BAW? */
250234109Sadrian		    bfs_addedbaw:1,	/* has been added to the BAW */
251234109Sadrian		    bfs_shpream:1,	/* use short preamble */
252234109Sadrian		    bfs_istxfrag:1,	/* is fragmented */
253234109Sadrian		    bfs_ismrr:1,	/* do multi-rate TX retry */
254234109Sadrian		    bfs_doprot:1,	/* do RTS/CTS based protection */
255236872Sadrian		    bfs_doratelookup:1;	/* do rate lookup before each TX */
256234109Sadrian
257227328Sadrian		/*
258227328Sadrian		 * These fields are passed into the
259227328Sadrian		 * descriptor setup functions.
260227328Sadrian		 */
261237153Sadrian
262237153Sadrian		/* Make this an 8 bit value? */
263227328Sadrian		HAL_PKT_TYPE bfs_atype;	/* packet type */
264237153Sadrian
265237153Sadrian		uint32_t bfs_pktlen;	/* length of this packet */
266237153Sadrian
267237153Sadrian		uint16_t bfs_hdrlen;	/* length of this packet header */
268227328Sadrian		uint16_t bfs_al;	/* length of aggregate */
269237153Sadrian
270237153Sadrian		uint16_t bfs_txflags;	/* HAL (tx) descriptor flags */
271237153Sadrian		uint8_t bfs_txrate0;	/* first TX rate */
272237153Sadrian		uint8_t bfs_try0;		/* first try count */
273237153Sadrian
274237153Sadrian		uint16_t bfs_txpower;	/* tx power */
275227328Sadrian		uint8_t bfs_ctsrate0;	/* Non-zero - use this as ctsrate */
276237153Sadrian		uint8_t bfs_ctsrate;	/* CTS rate */
277237153Sadrian
278237153Sadrian		/* 16 bit? */
279237153Sadrian		int32_t bfs_keyix;		/* crypto key index */
280237153Sadrian		int32_t bfs_txantenna;	/* TX antenna config */
281237153Sadrian
282237153Sadrian		/* Make this an 8 bit value? */
283227328Sadrian		enum ieee80211_protmode bfs_protmode;
284237153Sadrian
285237153Sadrian		/* 16 bit? */
286237153Sadrian		uint32_t bfs_ctsduration;	/* CTS duration (pre-11n NICs) */
287227328Sadrian		struct ath_rc_series bfs_rc[ATH_RC_NUM];	/* non-11n TX series */
288227328Sadrian	} bf_state;
289116743Ssam};
290227344Sadriantypedef TAILQ_HEAD(ath_bufhead_s, ath_buf) ath_bufhead;
291116743Ssam
292237000Sadrian#define	ATH_BUF_MGMT	0x00000001	/* (tx) desc is a mgmt desc */
293186904Ssam#define	ATH_BUF_BUSY	0x00000002	/* (tx) desc owned by h/w */
294186904Ssam
295138570Ssam/*
296138570Ssam * DMA state for tx/rx descriptors.
297138570Ssam */
298138570Ssamstruct ath_descdma {
299138570Ssam	const char*		dd_name;
300138570Ssam	struct ath_desc		*dd_desc;	/* descriptors */
301238708Sadrian	int			dd_descsize;	/* size of single descriptor */
302138570Ssam	bus_addr_t		dd_desc_paddr;	/* physical addr of dd_desc */
303158298Ssam	bus_size_t		dd_desc_len;	/* size of dd_desc */
304138570Ssam	bus_dma_segment_t	dd_dseg;
305138570Ssam	bus_dma_tag_t		dd_dmat;	/* bus DMA tag */
306138570Ssam	bus_dmamap_t		dd_dmamap;	/* DMA map for descriptors */
307138570Ssam	struct ath_buf		*dd_bufptr;	/* associated buffers */
308138570Ssam};
309138570Ssam
310138570Ssam/*
311138570Ssam * Data transmit queue state.  One of these exists for each
312138570Ssam * hardware transmit queue.  Packets sent to us from above
313138570Ssam * are assigned to queues based on their priority.  Not all
314138570Ssam * devices support a complete set of hardware transmit queues.
315138570Ssam * For those devices the array sc_ac2q will map multiple
316138570Ssam * priorities to fewer hardware queues (typically all to one
317138570Ssam * hardware queue).
318138570Ssam */
319138570Ssamstruct ath_txq {
320227328Sadrian	struct ath_softc	*axq_softc;	/* Needed for scheduling */
321138570Ssam	u_int			axq_qnum;	/* hardware q number */
322178354Ssam#define	ATH_TXQ_SWQ	(HAL_NUM_TX_QUEUES+1)	/* qnum for s/w only queue */
323190579Ssam	u_int			axq_ac;		/* WME AC */
324186904Ssam	u_int			axq_flags;
325186904Ssam#define	ATH_TXQ_PUTPENDING	0x0001		/* ath_hal_puttxbuf pending */
326156073Ssam	u_int			axq_depth;	/* queue depth (stat only) */
327227328Sadrian	u_int			axq_aggr_depth;	/* how many aggregates are queued */
328239197Sadrian	u_int			axq_fifo_depth;	/* depth of FIFO frames */
329138570Ssam	u_int			axq_intrcnt;	/* interrupt count */
330138570Ssam	u_int32_t		*axq_link;	/* link ptr in last TX desc */
331227344Sadrian	TAILQ_HEAD(axq_q_s, ath_buf)	axq_q;		/* transmit queue */
332155482Ssam	char			axq_name[12];	/* e.g. "ath0_txq4" */
333227344Sadrian
334227328Sadrian	/* Per-TID traffic queue for software -> hardware TX */
335227328Sadrian	TAILQ_HEAD(axq_t_s,ath_tid)	axq_tidq;
336138570Ssam};
337138570Ssam
338227328Sadrian#define	ATH_NODE_LOCK(_an)		mtx_lock(&(_an)->an_mtx)
339227328Sadrian#define	ATH_NODE_UNLOCK(_an)		mtx_unlock(&(_an)->an_mtx)
340227328Sadrian#define	ATH_NODE_LOCK_ASSERT(_an)	mtx_assert(&(_an)->an_mtx, MA_OWNED)
341241170Sadrian#define	ATH_NODE_UNLOCK_ASSERT(_an)	mtx_assert(&(_an)->an_mtx,	\
342241170Sadrian					    MA_NOTOWNED)
343227328Sadrian
344241336Sadrian/*
345241336Sadrian * These are for the hardware queue.
346241336Sadrian */
347227344Sadrian#define ATH_TXQ_INSERT_HEAD(_tq, _elm, _field) do { \
348227344Sadrian	TAILQ_INSERT_HEAD(&(_tq)->axq_q, (_elm), _field); \
349227344Sadrian	(_tq)->axq_depth++; \
350227344Sadrian} while (0)
351138570Ssam#define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \
352227344Sadrian	TAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \
353138570Ssam	(_tq)->axq_depth++; \
354138570Ssam} while (0)
355227344Sadrian#define ATH_TXQ_REMOVE(_tq, _elm, _field) do { \
356227344Sadrian	TAILQ_REMOVE(&(_tq)->axq_q, _elm, _field); \
357138570Ssam	(_tq)->axq_depth--; \
358138570Ssam} while (0)
359239197Sadrian#define	ATH_TXQ_FIRST(_tq)		TAILQ_FIRST(&(_tq)->axq_q)
360227344Sadrian#define	ATH_TXQ_LAST(_tq, _field)	TAILQ_LAST(&(_tq)->axq_q, _field)
361138570Ssam
362241336Sadrian/*
363241566Sadrian * These are for the TID software queue.
364241336Sadrian */
365241336Sadrian#define ATH_TID_INSERT_HEAD(_tq, _elm, _field) do { \
366241336Sadrian	TAILQ_INSERT_HEAD(&(_tq)->tid_q, (_elm), _field); \
367241336Sadrian	(_tq)->axq_depth++; \
368241567Sadrian	atomic_add_rel_32( &((_tq)->an)->an_swq_depth, 1); \
369241336Sadrian} while (0)
370241336Sadrian#define ATH_TID_INSERT_TAIL(_tq, _elm, _field) do { \
371241336Sadrian	TAILQ_INSERT_TAIL(&(_tq)->tid_q, (_elm), _field); \
372241336Sadrian	(_tq)->axq_depth++; \
373241567Sadrian	atomic_add_rel_32( &((_tq)->an)->an_swq_depth, 1); \
374241336Sadrian} while (0)
375241336Sadrian#define ATH_TID_REMOVE(_tq, _elm, _field) do { \
376241336Sadrian	TAILQ_REMOVE(&(_tq)->tid_q, _elm, _field); \
377241336Sadrian	(_tq)->axq_depth--; \
378241567Sadrian	atomic_subtract_rel_32( &((_tq)->an)->an_swq_depth, 1); \
379241336Sadrian} while (0)
380241336Sadrian#define	ATH_TID_FIRST(_tq)		TAILQ_FIRST(&(_tq)->tid_q)
381241336Sadrian#define	ATH_TID_LAST(_tq, _field)	TAILQ_LAST(&(_tq)->tid_q, _field)
382241336Sadrian
383241566Sadrian/*
384241566Sadrian * These are for the TID filtered frame queue
385241566Sadrian */
386241566Sadrian#define ATH_TID_FILT_INSERT_HEAD(_tq, _elm, _field) do { \
387241566Sadrian	TAILQ_INSERT_HEAD(&(_tq)->filtq.tid_q, (_elm), _field); \
388241566Sadrian	(_tq)->axq_depth++; \
389241567Sadrian	atomic_add_rel_32( &((_tq)->an)->an_swq_depth, 1); \
390241566Sadrian} while (0)
391241566Sadrian#define ATH_TID_FILT_INSERT_TAIL(_tq, _elm, _field) do { \
392241566Sadrian	TAILQ_INSERT_TAIL(&(_tq)->filtq.tid_q, (_elm), _field); \
393241566Sadrian	(_tq)->axq_depth++; \
394241567Sadrian	atomic_add_rel_32( &((_tq)->an)->an_swq_depth, 1); \
395241566Sadrian} while (0)
396241566Sadrian#define ATH_TID_FILT_REMOVE(_tq, _elm, _field) do { \
397241566Sadrian	TAILQ_REMOVE(&(_tq)->filtq.tid_q, _elm, _field); \
398241566Sadrian	(_tq)->axq_depth--; \
399241567Sadrian	atomic_subtract_rel_32( &((_tq)->an)->an_swq_depth, 1); \
400241566Sadrian} while (0)
401241566Sadrian#define	ATH_TID_FILT_FIRST(_tq)		TAILQ_FIRST(&(_tq)->filtq.tid_q)
402241566Sadrian#define	ATH_TID_FILT_LAST(_tq, _field)	TAILQ_LAST(&(_tq)->filtq.tid_q,_field)
403241566Sadrian
404178354Ssamstruct ath_vap {
405178354Ssam	struct ieee80211vap av_vap;	/* base class */
406178354Ssam	int		av_bslot;	/* beacon slot index */
407178354Ssam	struct ath_buf	*av_bcbuf;	/* beacon buffer */
408178354Ssam	struct ieee80211_beacon_offsets av_boff;/* dynamic update state */
409178354Ssam	struct ath_txq	av_mcastq;	/* buffered mcast s/w queue */
410178354Ssam
411178354Ssam	void		(*av_recv_mgmt)(struct ieee80211_node *,
412192468Ssam				struct mbuf *, int, int, int);
413178354Ssam	int		(*av_newstate)(struct ieee80211vap *,
414178354Ssam				enum ieee80211_state, int);
415178354Ssam	void		(*av_bmiss)(struct ieee80211vap *);
416241170Sadrian	void		(*av_node_ps)(struct ieee80211_node *, int);
417242271Sadrian	int		(*av_set_tim)(struct ieee80211_node *, int);
418178354Ssam};
419178354Ssam#define	ATH_VAP(vap)	((struct ath_vap *)(vap))
420178354Ssam
421155491Ssamstruct taskqueue;
422155486Ssamstruct ath_tx99;
423155486Ssam
424227328Sadrian/*
425227328Sadrian * Whether to reset the TX/RX queue with or without
426227328Sadrian * a queue flush.
427227328Sadrian */
428227328Sadriantypedef enum {
429227328Sadrian	ATH_RESET_DEFAULT = 0,
430227328Sadrian	ATH_RESET_NOLOSS = 1,
431227328Sadrian	ATH_RESET_FULL = 2,
432227328Sadrian} ATH_RESET_TYPE;
433227328Sadrian
434238055Sadrianstruct ath_rx_methods {
435238055Sadrian	void		(*recv_stop)(struct ath_softc *sc, int dodelay);
436238055Sadrian	int		(*recv_start)(struct ath_softc *sc);
437238055Sadrian	void		(*recv_flush)(struct ath_softc *sc);
438238055Sadrian	void		(*recv_tasklet)(void *arg, int npending);
439238055Sadrian	int		(*recv_rxbuf_init)(struct ath_softc *sc,
440238055Sadrian			    struct ath_buf *bf);
441238284Sadrian	int		(*recv_setup)(struct ath_softc *sc);
442238284Sadrian	int		(*recv_teardown)(struct ath_softc *sc);
443238055Sadrian};
444238055Sadrian
445238284Sadrian/*
446238284Sadrian * Represent the current state of the RX FIFO.
447238284Sadrian */
448238284Sadrianstruct ath_rx_edma {
449238284Sadrian	struct ath_buf	**m_fifo;
450238284Sadrian	int		m_fifolen;
451238284Sadrian	int		m_fifo_head;
452238284Sadrian	int		m_fifo_tail;
453238284Sadrian	int		m_fifo_depth;
454238284Sadrian	struct mbuf	*m_rxpending;
455238284Sadrian};
456238284Sadrian
457238855Sadrianstruct ath_tx_edma_fifo {
458238855Sadrian	struct ath_buf	**m_fifo;
459238855Sadrian	int		m_fifolen;
460238855Sadrian	int		m_fifo_head;
461238855Sadrian	int		m_fifo_tail;
462238855Sadrian	int		m_fifo_depth;
463238855Sadrian};
464238855Sadrian
465238710Sadrianstruct ath_tx_methods {
466238710Sadrian	int		(*xmit_setup)(struct ath_softc *sc);
467238710Sadrian	int		(*xmit_teardown)(struct ath_softc *sc);
468238931Sadrian	void		(*xmit_attach_comp_func)(struct ath_softc *sc);
469238931Sadrian
470238931Sadrian	void		(*xmit_dma_restart)(struct ath_softc *sc,
471238931Sadrian			    struct ath_txq *txq);
472238931Sadrian	void		(*xmit_handoff)(struct ath_softc *sc,
473238931Sadrian			    struct ath_txq *txq, struct ath_buf *bf);
474239204Sadrian	void		(*xmit_drain)(struct ath_softc *sc,
475239204Sadrian			    ATH_RESET_TYPE reset_type);
476238710Sadrian};
477238710Sadrian
478116743Ssamstruct ath_softc {
479147256Sbrooks	struct ifnet		*sc_ifp;	/* interface common */
480138570Ssam	struct ath_stats	sc_stats;	/* interface statistics */
481227328Sadrian	struct ath_tx_aggr_stats	sc_aggr_stats;
482234090Sadrian	struct ath_intr_stats	sc_intr_stats;
483235491Sadrian	uint64_t		sc_debug;
484240899Sadrian	uint64_t		sc_ktrdebug;
485178354Ssam	int			sc_nvaps;	/* # vaps */
486178354Ssam	int			sc_nstavaps;	/* # station vaps */
487195807Ssam	int			sc_nmeshvaps;	/* # mbss vaps */
488178354Ssam	u_int8_t		sc_hwbssidmask[IEEE80211_ADDR_LEN];
489178354Ssam	u_int8_t		sc_nbssid0;	/* # vap's using base mac */
490178354Ssam	uint32_t		sc_bssidmask;	/* bssid mask */
491178354Ssam
492238055Sadrian	struct ath_rx_methods	sc_rx;
493238608Sadrian	struct ath_rx_edma	sc_rxedma[HAL_NUM_RX_QUEUES];	/* HP/LP queues */
494238710Sadrian	struct ath_tx_methods	sc_tx;
495238855Sadrian	struct ath_tx_edma_fifo	sc_txedma[HAL_NUM_TX_QUEUES];
496238710Sadrian
497245465Sadrian	/*
498245465Sadrian	 * This is (currently) protected by the TX queue lock;
499245465Sadrian	 * it should migrate to a separate lock later
500245465Sadrian	 * so as to minimise contention.
501245465Sadrian	 */
502245465Sadrian	ath_bufhead		sc_txbuf_list;
503245465Sadrian
504238284Sadrian	int			sc_rx_statuslen;
505238284Sadrian	int			sc_tx_desclen;
506238284Sadrian	int			sc_tx_statuslen;
507238284Sadrian	int			sc_tx_nmaps;	/* Number of TX maps */
508238284Sadrian	int			sc_edma_bufsize;
509238055Sadrian
510227328Sadrian	void 			(*sc_node_cleanup)(struct ieee80211_node *);
511138570Ssam	void 			(*sc_node_free)(struct ieee80211_node *);
512116743Ssam	device_t		sc_dev;
513159290Ssam	HAL_BUS_TAG		sc_st;		/* bus space tag */
514159290Ssam	HAL_BUS_HANDLE		sc_sh;		/* bus space handle */
515116743Ssam	bus_dma_tag_t		sc_dmat;	/* bus DMA tag */
516116743Ssam	struct mtx		sc_mtx;		/* master lock (recursive) */
517227328Sadrian	struct mtx		sc_pcu_mtx;	/* PCU access mutex */
518227328Sadrian	char			sc_pcu_mtx_name[32];
519238433Sadrian	struct mtx		sc_rx_mtx;	/* RX access mutex */
520238433Sadrian	char			sc_rx_mtx_name[32];
521246453Sadrian	struct mtx		sc_tx_mtx;	/* TX handling/comp mutex */
522242391Sadrian	char			sc_tx_mtx_name[32];
523246453Sadrian	struct mtx		sc_tx_ic_mtx;	/* TX queue mutex */
524246453Sadrian	char			sc_tx_ic_mtx_name[32];
525155491Ssam	struct taskqueue	*sc_tq;		/* private task queue */
526116743Ssam	struct ath_hal		*sc_ah;		/* Atheros HAL */
527138570Ssam	struct ath_ratectrl	*sc_rc;		/* tx rate control support */
528155486Ssam	struct ath_tx99		*sc_tx99;	/* tx99 adjunct state */
529138570Ssam	void			(*sc_setdefantenna)(struct ath_softc *, u_int);
530242527Sadrian
531242527Sadrian	/*
532242527Sadrian	 * First set of flags.
533242527Sadrian	 */
534242527Sadrian	uint32_t		sc_invalid  : 1,/* disable hardware accesses */
535178354Ssam				sc_mrretry  : 1,/* multi-rate retry support */
536238961Sadrian				sc_mrrprot  : 1,/* MRR + protection support */
537178354Ssam				sc_softled  : 1,/* enable LED gpio status */
538228891Sadrian				sc_hardled  : 1,/* enable MAC LED status */
539178354Ssam				sc_splitmic : 1,/* split TKIP MIC keys */
540178354Ssam				sc_needmib  : 1,/* enable MIB stats intr */
541178354Ssam				sc_diversity: 1,/* enable rx diversity */
542178354Ssam				sc_hasveol  : 1,/* tx VEOL support */
543178354Ssam				sc_ledstate : 1,/* LED on/off state */
544178354Ssam				sc_blinking : 1,/* LED blink operation active */
545178354Ssam				sc_mcastkey : 1,/* mcast key cache search */
546178354Ssam				sc_scanning : 1,/* scanning active */
547155496Ssam				sc_syncbeacon:1,/* sync/resync beacon timers */
548178354Ssam				sc_hasclrkey: 1,/* CLR key supported */
549165571Ssam				sc_xchanmode: 1,/* extended channel mode */
550170530Ssam				sc_outdoor  : 1,/* outdoor operation */
551178354Ssam				sc_dturbo   : 1,/* dynamic turbo in use */
552178354Ssam				sc_hasbmask : 1,/* bssid mask support */
553195618Srpaulo				sc_hasbmatch: 1,/* bssid match disable support*/
554178354Ssam				sc_hastsfadd: 1,/* tsf adjust support */
555178354Ssam				sc_beacons  : 1,/* beacons running */
556178354Ssam				sc_swbmiss  : 1,/* sta mode using sw bmiss */
557178354Ssam				sc_stagbeacons:1,/* use staggered beacons */
558179401Ssam				sc_wmetkipmic:1,/* can do WME+TKIP MIC */
559185744Ssam				sc_resume_up: 1,/* on resume, start all vaps */
560186904Ssam				sc_tdma	    : 1,/* TDMA in use */
561189380Ssam				sc_setcca   : 1,/* set/clr CCA with TDMA */
562220324Sadrian				sc_resetcal : 1,/* reset cal state next trip */
563224588Sadrian				sc_rxslink  : 1,/* do self-linked final descriptor */
564238284Sadrian				sc_rxtsf32  : 1,/* RX dec TSF is 32 bits */
565238284Sadrian				sc_isedma   : 1;/* supports EDMA */
566242527Sadrian
567242527Sadrian	/*
568242527Sadrian	 * Second set of flags.
569242527Sadrian	 */
570247366Sadrian	u_int32_t		sc_use_ent  : 1,
571247366Sadrian				sc_rx_stbc  : 1,
572247366Sadrian				sc_tx_stbc  : 1;
573242527Sadrian
574242527Sadrian	/*
575242527Sadrian	 * Enterprise mode configuration for AR9380 and later chipsets.
576242527Sadrian	 */
577242527Sadrian	uint32_t		sc_ent_cfg;
578242527Sadrian
579178751Ssam	uint32_t		sc_eerd;	/* regdomain from EEPROM */
580178751Ssam	uint32_t		sc_eecc;	/* country code from EEPROM */
581116743Ssam						/* rate tables */
582188783Ssam	const HAL_RATE_TABLE	*sc_rates[IEEE80211_MODE_MAX];
583116743Ssam	const HAL_RATE_TABLE	*sc_currates;	/* current rate table */
584116743Ssam	enum ieee80211_phymode	sc_curmode;	/* current phy mode */
585155490Ssam	HAL_OPMODE		sc_opmode;	/* current operating mode */
586138570Ssam	u_int16_t		sc_curtxpow;	/* current tx power limit */
587170530Ssam	u_int16_t		sc_curaid;	/* current association id */
588187831Ssam	struct ieee80211_channel *sc_curchan;	/* current installed channel */
589170530Ssam	u_int8_t		sc_curbssid[IEEE80211_ADDR_LEN];
590116743Ssam	u_int8_t		sc_rixmap[256];	/* IEEE to h/w rate table ix */
591140432Ssam	struct {
592140432Ssam		u_int8_t	ieeerate;	/* IEEE rate */
593140761Ssam		u_int8_t	rxflags;	/* radiotap rx flags */
594140761Ssam		u_int8_t	txflags;	/* radiotap tx flags */
595140432Ssam		u_int16_t	ledon;		/* softled on time */
596140432Ssam		u_int16_t	ledoff;		/* softled off time */
597140432Ssam	} sc_hwmap[32];				/* h/w rate ix mappings */
598138570Ssam	u_int8_t		sc_protrix;	/* protection rate index */
599170530Ssam	u_int8_t		sc_lastdatarix;	/* last data frame rate index */
600155483Ssam	u_int			sc_mcastrate;	/* ieee rate for mcastrateix */
601170530Ssam	u_int			sc_fftxqmin;	/* min frames before staging */
602170530Ssam	u_int			sc_fftxqmax;	/* max frames before drop */
603138570Ssam	u_int			sc_txantenna;	/* tx antenna (fixed or auto) */
604227346Sadrian
605116743Ssam	HAL_INT			sc_imask;	/* interrupt mask copy */
606227651Sadrian
607227346Sadrian	/*
608227346Sadrian	 * These are modified in the interrupt handler as well as
609227346Sadrian	 * the task queues and other contexts. Thus these must be
610227346Sadrian	 * protected by a mutex, or they could clash.
611227346Sadrian	 *
612227346Sadrian	 * For now, access to these is behind the ATH_LOCK,
613227346Sadrian	 * just to save time.
614227346Sadrian	 */
615227346Sadrian	uint32_t		sc_txq_active;	/* bitmap of active TXQs */
616227346Sadrian	uint32_t		sc_kickpcu;	/* whether to kick the PCU */
617227651Sadrian	uint32_t		sc_rxproc_cnt;	/* In RX processing */
618227651Sadrian	uint32_t		sc_txproc_cnt;	/* In TX processing */
619227651Sadrian	uint32_t		sc_txstart_cnt;	/* In TX output (raw/start) */
620227651Sadrian	uint32_t		sc_inreset_cnt;	/* In active reset/chanchange */
621227651Sadrian	uint32_t		sc_txrx_cnt;	/* refcount on stop/start'ing TX */
622227651Sadrian	uint32_t		sc_intr_cnt;	/* refcount on interrupt handling */
623227346Sadrian
624138570Ssam	u_int			sc_keymax;	/* size of key cache */
625147057Ssam	u_int8_t		sc_keymap[ATH_KEYBYTES];/* key use bit map */
626116743Ssam
627228891Sadrian	/*
628228891Sadrian	 * Software based LED blinking
629228891Sadrian	 */
630140432Ssam	u_int			sc_ledpin;	/* GPIO pin for driving LED */
631140432Ssam	u_int			sc_ledon;	/* pin setting for LED on */
632140432Ssam	u_int			sc_ledidle;	/* idle polling interval */
633140432Ssam	int			sc_ledevent;	/* time of last LED event */
634184368Ssam	u_int8_t		sc_txrix;	/* current tx rate for LED */
635140432Ssam	u_int16_t		sc_ledoff;	/* off time for current blink */
636140432Ssam	struct callout		sc_ledtimer;	/* led off timer */
637138570Ssam
638228891Sadrian	/*
639228891Sadrian	 * Hardware based LED blinking
640228891Sadrian	 */
641228891Sadrian	int			sc_led_pwr_pin;	/* MAC power LED GPIO pin */
642228891Sadrian	int			sc_led_net_pin;	/* MAC network LED GPIO pin */
643228891Sadrian
644155515Ssam	u_int			sc_rfsilentpin;	/* GPIO pin for rfkill int */
645155515Ssam	u_int			sc_rfsilentpol;	/* pin setting for rfkill on */
646155515Ssam
647178354Ssam	struct ath_descdma	sc_rxdma;	/* RX descriptors */
648138570Ssam	ath_bufhead		sc_rxbuf;	/* receive buffer */
649116743Ssam	u_int32_t		*sc_rxlink;	/* link ptr in last RX desc */
650116743Ssam	struct task		sc_rxtask;	/* rx int processing */
651138570Ssam	u_int8_t		sc_defant;	/* current default antenna */
652138570Ssam	u_int8_t		sc_rxotherant;	/* rx's on non-default antenna*/
653155492Ssam	u_int64_t		sc_lastrx;	/* tsf at last rx'd frame */
654192468Ssam	struct ath_rx_status	*sc_lastrs;	/* h/w status of last rx */
655192468Ssam	struct ath_rx_radiotap_header sc_rx_th;
656192468Ssam	int			sc_rx_th_len;
657192468Ssam	u_int			sc_monpass;	/* frames to pass in mon.mode */
658116743Ssam
659138570Ssam	struct ath_descdma	sc_txdma;	/* TX descriptors */
660239282Sadrian	uint16_t		sc_txbuf_descid;
661138570Ssam	ath_bufhead		sc_txbuf;	/* transmit buffer */
662237038Sadrian	int			sc_txbuf_cnt;	/* how many buffers avail */
663237000Sadrian	struct ath_descdma	sc_txdma_mgmt;	/* mgmt TX descriptors */
664237000Sadrian	ath_bufhead		sc_txbuf_mgmt;	/* mgmt transmit buffer */
665238836Sadrian	struct ath_descdma	sc_txsdma;	/* EDMA TX status desc's */
666138570Ssam	struct mtx		sc_txbuflock;	/* txbuf lock */
667155482Ssam	char			sc_txname[12];	/* e.g. "ath0_buf" */
668138570Ssam	u_int			sc_txqsetup;	/* h/w queues setup */
669138570Ssam	u_int			sc_txintrperiod;/* tx interrupt batching */
670138570Ssam	struct ath_txq		sc_txq[HAL_NUM_TX_QUEUES];
671138570Ssam	struct ath_txq		*sc_ac2q[5];	/* WME AC -> h/w q map */
672116743Ssam	struct task		sc_txtask;	/* tx int processing */
673233673Sadrian	struct task		sc_txqtask;	/* tx proc processing */
674245465Sadrian	struct task		sc_txpkttask;	/* tx frame processing */
675238709Sadrian
676238709Sadrian	struct ath_descdma	sc_txcompdma;	/* TX EDMA completion */
677238709Sadrian	struct mtx		sc_txcomplock;	/* TX EDMA completion lock */
678238709Sadrian	char			sc_txcompname[12];	/* eg ath0_txcomp */
679238709Sadrian
680189605Ssam	int			sc_wd_timer;	/* count down for wd timer */
681189605Ssam	struct callout		sc_wd_ch;	/* tx watchdog timer */
682192468Ssam	struct ath_tx_radiotap_header sc_tx_th;
683192468Ssam	int			sc_tx_th_len;
684116743Ssam
685138570Ssam	struct ath_descdma	sc_bdma;	/* beacon descriptors */
686138570Ssam	ath_bufhead		sc_bbuf;	/* beacon buffers */
687116743Ssam	u_int			sc_bhalq;	/* HAL q for outgoing beacons */
688138570Ssam	u_int			sc_bmisscount;	/* missed beacon transmits */
689138570Ssam	u_int32_t		sc_ant_tx[8];	/* recent tx frames/antenna */
690138570Ssam	struct ath_txq		*sc_cabq;	/* tx q for cab frames */
691116743Ssam	struct task		sc_bmisstask;	/* bmiss int processing */
692138570Ssam	struct task		sc_bstucktask;	/* stuck beacon processing */
693232163Sadrian	struct task		sc_resettask;	/* interface reset task */
694234369Sadrian	struct task		sc_fataltask;	/* fatal task */
695138570Ssam	enum {
696138570Ssam		OK,				/* no change needed */
697138570Ssam		UPDATE,				/* update pending */
698138570Ssam		COMMIT				/* beacon sent, commit change */
699138570Ssam	} sc_updateslot;			/* slot time update fsm */
700178354Ssam	int			sc_slotupdate;	/* slot to advance fsm */
701178354Ssam	struct ieee80211vap	*sc_bslot[ATH_BCBUF];
702178354Ssam	int			sc_nbcnvaps;	/* # vaps with beacons */
703116743Ssam
704116743Ssam	struct callout		sc_cal_ch;	/* callout handle for cals */
705185744Ssam	int			sc_lastlongcal;	/* last long cal completed */
706185744Ssam	int			sc_lastcalreset;/* last cal reset done */
707217684Sadrian	int			sc_lastani;	/* last ANI poll */
708217684Sadrian	int			sc_lastshortcal;	/* last short calibration */
709217684Sadrian	HAL_BOOL		sc_doresetcal;	/* Yes, we're doing a reset cal atm */
710155485Ssam	HAL_NODE_STATS		sc_halstats;	/* station-mode rssi stats */
711186904Ssam	u_int			sc_tdmadbaprep;	/* TDMA DBA prep time */
712186904Ssam	u_int			sc_tdmaswbaprep;/* TDMA SWBA prep time */
713186904Ssam	u_int			sc_tdmaswba;	/* TDMA SWBA counter */
714186904Ssam	u_int32_t		sc_tdmabintval;	/* TDMA beacon interval (TU) */
715186904Ssam	u_int32_t		sc_tdmaguard;	/* TDMA guard time (usec) */
716186904Ssam	u_int			sc_tdmaslotlen;	/* TDMA slot length (usec) */
717186904Ssam	u_int32_t		sc_avgtsfdeltap;/* TDMA slot adjust (+) */
718186904Ssam	u_int32_t		sc_avgtsfdeltam;/* TDMA slot adjust (-) */
719217624Sadrian	uint16_t		*sc_eepromdata;	/* Local eeprom data, if AR9100 */
720247286Sadrian	int			sc_txchainmask;	/* hardware TX chainmask */
721247286Sadrian	int			sc_rxchainmask;	/* hardware RX chainmask */
722247286Sadrian	int			sc_cur_txchainmask;	/* currently configured TX chainmask */
723247286Sadrian	int			sc_cur_rxchainmask;	/* currently configured RX chainmask */
724233967Sadrian	int			sc_rts_aggr_limit;	/* TX limit on RTS aggregates */
725247085Sadrian	int			sc_aggr_limit;	/* TX limit on all aggregates */
726247087Sadrian	int			sc_delim_min_pad;	/* Minimum delimiter count */
727222585Sadrian
728232764Sadrian	/* Queue limits */
729232764Sadrian
730227328Sadrian	/*
731232764Sadrian	 * To avoid queue starvation in congested conditions,
732232764Sadrian	 * these parameters tune the maximum number of frames
733232764Sadrian	 * queued to the data/mcastq before they're dropped.
734232764Sadrian	 *
735232764Sadrian	 * This is to prevent:
736232764Sadrian	 * + a single destination overwhelming everything, including
737232764Sadrian	 *   management/multicast frames;
738232764Sadrian	 * + multicast frames overwhelming everything (when the
739232764Sadrian	 *   air is sufficiently busy that cabq can't drain.)
740232764Sadrian	 *
741232764Sadrian	 * These implement:
742232764Sadrian	 * + data_minfree is the maximum number of free buffers
743232764Sadrian	 *   overall to successfully allow a data frame.
744232764Sadrian	 *
745232794Sadrian	 * + mcastq_maxdepth is the maximum depth allowed of the cabq.
746232764Sadrian	 */
747232764Sadrian	int			sc_txq_data_minfree;
748232764Sadrian	int			sc_txq_mcastq_maxdepth;
749232764Sadrian
750232764Sadrian	/*
751227328Sadrian	 * Aggregation twiddles
752227328Sadrian	 *
753227328Sadrian	 * hwq_limit:	how busy to keep the hardware queue - don't schedule
754227328Sadrian	 *		further packets to the hardware, regardless of the TID
755227328Sadrian	 * tid_hwq_lo:	how low the per-TID hwq count has to be before the
756227328Sadrian	 *		TID will be scheduled again
757227328Sadrian	 * tid_hwq_hi:	how many frames to queue to the HWQ before the TID
758227328Sadrian	 *		stops being scheduled.
759227328Sadrian	 */
760227328Sadrian	int			sc_hwq_limit;
761227328Sadrian	int			sc_tid_hwq_lo;
762227328Sadrian	int			sc_tid_hwq_hi;
763227328Sadrian
764222585Sadrian	/* DFS related state */
765222585Sadrian	void			*sc_dfs;	/* Used by an optional DFS module */
766222668Sadrian	int			sc_dodfs;	/* Whether to enable DFS rx filter bits */
767222585Sadrian	struct task		sc_dfstask;	/* DFS processing task */
768227328Sadrian
769244951Sadrian	/* Spectral related state */
770244951Sadrian	void			*sc_spectral;
771244951Sadrian	int			sc_dospectral;
772244951Sadrian
773242782Sadrian	/* ALQ */
774242853Skevlo#ifdef	ATH_DEBUG_ALQ
775242782Sadrian	struct if_ath_alq sc_alq;
776242782Sadrian#endif
777242782Sadrian
778227328Sadrian	/* TX AMPDU handling */
779227328Sadrian	int			(*sc_addba_request)(struct ieee80211_node *,
780227328Sadrian				    struct ieee80211_tx_ampdu *, int, int, int);
781227328Sadrian	int			(*sc_addba_response)(struct ieee80211_node *,
782227328Sadrian				    struct ieee80211_tx_ampdu *, int, int, int);
783227328Sadrian	void			(*sc_addba_stop)(struct ieee80211_node *,
784227328Sadrian				    struct ieee80211_tx_ampdu *);
785227328Sadrian	void			(*sc_addba_response_timeout)
786227328Sadrian				    (struct ieee80211_node *,
787227328Sadrian				    struct ieee80211_tx_ampdu *);
788227328Sadrian	void			(*sc_bar_response)(struct ieee80211_node *ni,
789227328Sadrian				    struct ieee80211_tx_ampdu *tap,
790227328Sadrian				    int status);
791116743Ssam};
792116743Ssam
793121100Ssam#define	ATH_LOCK_INIT(_sc) \
794121100Ssam	mtx_init(&(_sc)->sc_mtx, device_get_nameunit((_sc)->sc_dev), \
795167252Ssam		 NULL, MTX_DEF | MTX_RECURSE)
796121100Ssam#define	ATH_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_mtx)
797121100Ssam#define	ATH_LOCK(_sc)		mtx_lock(&(_sc)->sc_mtx)
798121100Ssam#define	ATH_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_mtx)
799121100Ssam#define	ATH_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_mtx, MA_OWNED)
800227651Sadrian#define	ATH_UNLOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_mtx, MA_NOTOWNED)
801121100Ssam
802227328Sadrian/*
803246453Sadrian * The TX lock is non-reentrant and serialises the TX frame send
804246453Sadrian * and completion operations.
805242391Sadrian */
806242391Sadrian#define	ATH_TX_LOCK_INIT(_sc) do {\
807242391Sadrian	snprintf((_sc)->sc_tx_mtx_name,				\
808242391Sadrian	    sizeof((_sc)->sc_tx_mtx_name),				\
809242391Sadrian	    "%s TX lock",						\
810242391Sadrian	    device_get_nameunit((_sc)->sc_dev));			\
811242391Sadrian	mtx_init(&(_sc)->sc_tx_mtx, (_sc)->sc_tx_mtx_name,		\
812242391Sadrian		 NULL, MTX_DEF);					\
813242391Sadrian	} while (0)
814242391Sadrian#define	ATH_TX_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_tx_mtx)
815242391Sadrian#define	ATH_TX_LOCK(_sc)		mtx_lock(&(_sc)->sc_tx_mtx)
816242391Sadrian#define	ATH_TX_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_tx_mtx)
817242391Sadrian#define	ATH_TX_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_tx_mtx,	\
818242391Sadrian		MA_OWNED)
819242391Sadrian#define	ATH_TX_UNLOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_tx_mtx,	\
820242391Sadrian		MA_NOTOWNED)
821246745Sadrian#define	ATH_TX_TRYLOCK(_sc)	(mtx_owned(&(_sc)->sc_tx_mtx) != 0 &&	\
822246745Sadrian					mtx_trylock(&(_sc)->sc_tx_mtx))
823242391Sadrian
824242391Sadrian/*
825246453Sadrian * The IC TX lock is non-reentrant and serialises packet queuing from
826246453Sadrian * the upper layers.
827246453Sadrian */
828246453Sadrian#define	ATH_TX_IC_LOCK_INIT(_sc) do {\
829246453Sadrian	snprintf((_sc)->sc_tx_ic_mtx_name,				\
830246453Sadrian	    sizeof((_sc)->sc_tx_ic_mtx_name),				\
831246453Sadrian	    "%s IC TX lock",						\
832246453Sadrian	    device_get_nameunit((_sc)->sc_dev));			\
833246453Sadrian	mtx_init(&(_sc)->sc_tx_ic_mtx, (_sc)->sc_tx_ic_mtx_name,	\
834246453Sadrian		 NULL, MTX_DEF);					\
835246453Sadrian	} while (0)
836246453Sadrian#define	ATH_TX_IC_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_tx_ic_mtx)
837246453Sadrian#define	ATH_TX_IC_LOCK(_sc)		mtx_lock(&(_sc)->sc_tx_ic_mtx)
838246453Sadrian#define	ATH_TX_IC_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_tx_ic_mtx)
839246453Sadrian#define	ATH_TX_IC_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_tx_ic_mtx,	\
840246453Sadrian		MA_OWNED)
841246453Sadrian#define	ATH_TX_IC_UNLOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_tx_ic_mtx,	\
842246453Sadrian		MA_NOTOWNED)
843246453Sadrian
844246453Sadrian/*
845227328Sadrian * The PCU lock is non-recursive and should be treated as a spinlock.
846227328Sadrian * Although currently the interrupt code is run in netisr context and
847227328Sadrian * doesn't require this, this may change in the future.
848227328Sadrian * Please keep this in mind when protecting certain code paths
849227328Sadrian * with the PCU lock.
850227328Sadrian *
851227328Sadrian * The PCU lock is used to serialise access to the PCU so things such
852227328Sadrian * as TX, RX, state change (eg channel change), channel reset and updates
853227328Sadrian * from interrupt context (eg kickpcu, txqactive bits) do not clash.
854227328Sadrian *
855227328Sadrian * Although the current single-thread taskqueue mechanism protects the
856227328Sadrian * majority of these situations by simply serialising them, there are
857227328Sadrian * a few others which occur at the same time. These include the TX path
858227328Sadrian * (which only acquires ATH_LOCK when recycling buffers to the free list),
859227328Sadrian * ath_set_channel, the channel scanning API and perhaps quite a bit more.
860227328Sadrian */
861227328Sadrian#define	ATH_PCU_LOCK_INIT(_sc) do {\
862227328Sadrian	snprintf((_sc)->sc_pcu_mtx_name,				\
863227328Sadrian	    sizeof((_sc)->sc_pcu_mtx_name),				\
864227328Sadrian	    "%s PCU lock",						\
865227328Sadrian	    device_get_nameunit((_sc)->sc_dev));			\
866227328Sadrian	mtx_init(&(_sc)->sc_pcu_mtx, (_sc)->sc_pcu_mtx_name,		\
867227328Sadrian		 NULL, MTX_DEF);					\
868227328Sadrian	} while (0)
869227328Sadrian#define	ATH_PCU_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_pcu_mtx)
870227328Sadrian#define	ATH_PCU_LOCK(_sc)		mtx_lock(&(_sc)->sc_pcu_mtx)
871227328Sadrian#define	ATH_PCU_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_pcu_mtx)
872227328Sadrian#define	ATH_PCU_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_pcu_mtx,	\
873227328Sadrian		MA_OWNED)
874227651Sadrian#define	ATH_PCU_UNLOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_pcu_mtx,	\
875227651Sadrian		MA_NOTOWNED)
876227328Sadrian
877238433Sadrian/*
878238433Sadrian * The RX lock is primarily a(nother) workaround to ensure that the
879238433Sadrian * RX FIFO/list isn't modified by various execution paths.
880238433Sadrian * Even though RX occurs in a single context (the ath taskqueue), the
881238433Sadrian * RX path can be executed via various reset/channel change paths.
882238433Sadrian */
883238433Sadrian#define	ATH_RX_LOCK_INIT(_sc) do {\
884238433Sadrian	snprintf((_sc)->sc_rx_mtx_name,					\
885238433Sadrian	    sizeof((_sc)->sc_rx_mtx_name),				\
886238433Sadrian	    "%s RX lock",						\
887238433Sadrian	    device_get_nameunit((_sc)->sc_dev));			\
888238433Sadrian	mtx_init(&(_sc)->sc_rx_mtx, (_sc)->sc_rx_mtx_name,		\
889238433Sadrian		 NULL, MTX_DEF);					\
890238433Sadrian	} while (0)
891238433Sadrian#define	ATH_RX_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_rx_mtx)
892238433Sadrian#define	ATH_RX_LOCK(_sc)		mtx_lock(&(_sc)->sc_rx_mtx)
893238433Sadrian#define	ATH_RX_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_rx_mtx)
894238433Sadrian#define	ATH_RX_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_rx_mtx,	\
895238433Sadrian		MA_OWNED)
896238433Sadrian#define	ATH_RX_UNLOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_rx_mtx,	\
897238433Sadrian		MA_NOTOWNED)
898238433Sadrian
899138570Ssam#define	ATH_TXQ_SETUP(sc, i)	((sc)->sc_txqsetup & (1<<i))
900138570Ssam
901155482Ssam#define	ATH_TXBUF_LOCK_INIT(_sc) do { \
902155482Ssam	snprintf((_sc)->sc_txname, sizeof((_sc)->sc_txname), "%s_buf", \
903155482Ssam		device_get_nameunit((_sc)->sc_dev)); \
904167252Ssam	mtx_init(&(_sc)->sc_txbuflock, (_sc)->sc_txname, NULL, MTX_DEF); \
905155482Ssam} while (0)
906121100Ssam#define	ATH_TXBUF_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_txbuflock)
907121100Ssam#define	ATH_TXBUF_LOCK(_sc)		mtx_lock(&(_sc)->sc_txbuflock)
908121100Ssam#define	ATH_TXBUF_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_txbuflock)
909121100Ssam#define	ATH_TXBUF_LOCK_ASSERT(_sc) \
910121100Ssam	mtx_assert(&(_sc)->sc_txbuflock, MA_OWNED)
911121100Ssam
912238709Sadrian#define	ATH_TXSTATUS_LOCK_INIT(_sc) do { \
913238709Sadrian	snprintf((_sc)->sc_txcompname, sizeof((_sc)->sc_txcompname), \
914238709Sadrian		"%s_buf", \
915238709Sadrian		device_get_nameunit((_sc)->sc_dev)); \
916238709Sadrian	mtx_init(&(_sc)->sc_txcomplock, (_sc)->sc_txcompname, NULL, \
917238709Sadrian		MTX_DEF); \
918238709Sadrian} while (0)
919238709Sadrian#define	ATH_TXSTATUS_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_txcomplock)
920238709Sadrian#define	ATH_TXSTATUS_LOCK(_sc)		mtx_lock(&(_sc)->sc_txcomplock)
921238709Sadrian#define	ATH_TXSTATUS_UNLOCK(_sc)	mtx_unlock(&(_sc)->sc_txcomplock)
922238709Sadrian#define	ATH_TXSTATUS_LOCK_ASSERT(_sc) \
923238709Sadrian	mtx_assert(&(_sc)->sc_txcomplock, MA_OWNED)
924238709Sadrian
925116743Ssamint	ath_attach(u_int16_t, struct ath_softc *);
926116743Ssamint	ath_detach(struct ath_softc *);
927116743Ssamvoid	ath_resume(struct ath_softc *);
928116743Ssamvoid	ath_suspend(struct ath_softc *);
929116743Ssamvoid	ath_shutdown(struct ath_softc *);
930116743Ssamvoid	ath_intr(void *);
931116743Ssam
932116743Ssam/*
933116743Ssam * HAL definitions to comply with local coding convention.
934116743Ssam */
935138570Ssam#define	ath_hal_detach(_ah) \
936138570Ssam	((*(_ah)->ah_detach)((_ah)))
937116743Ssam#define	ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \
938116743Ssam	((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus)))
939186904Ssam#define	ath_hal_macversion(_ah) \
940186904Ssam	(((_ah)->ah_macVersion << 4) | ((_ah)->ah_macRev))
941116743Ssam#define	ath_hal_getratetable(_ah, _mode) \
942116743Ssam	((*(_ah)->ah_getRateTable)((_ah), (_mode)))
943116743Ssam#define	ath_hal_getmac(_ah, _mac) \
944116743Ssam	((*(_ah)->ah_getMacAddress)((_ah), (_mac)))
945138570Ssam#define	ath_hal_setmac(_ah, _mac) \
946138570Ssam	((*(_ah)->ah_setMacAddress)((_ah), (_mac)))
947178354Ssam#define	ath_hal_getbssidmask(_ah, _mask) \
948178354Ssam	((*(_ah)->ah_getBssIdMask)((_ah), (_mask)))
949178354Ssam#define	ath_hal_setbssidmask(_ah, _mask) \
950178354Ssam	((*(_ah)->ah_setBssIdMask)((_ah), (_mask)))
951116743Ssam#define	ath_hal_intrset(_ah, _mask) \
952116743Ssam	((*(_ah)->ah_setInterrupts)((_ah), (_mask)))
953116743Ssam#define	ath_hal_intrget(_ah) \
954116743Ssam	((*(_ah)->ah_getInterrupts)((_ah)))
955116743Ssam#define	ath_hal_intrpend(_ah) \
956116743Ssam	((*(_ah)->ah_isInterruptPending)((_ah)))
957116743Ssam#define	ath_hal_getisr(_ah, _pmask) \
958116743Ssam	((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask)))
959116743Ssam#define	ath_hal_updatetxtriglevel(_ah, _inc) \
960116743Ssam	((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc)))
961155515Ssam#define	ath_hal_setpower(_ah, _mode) \
962155515Ssam	((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE))
963138570Ssam#define	ath_hal_keycachesize(_ah) \
964138570Ssam	((*(_ah)->ah_getKeyCacheSize)((_ah)))
965116743Ssam#define	ath_hal_keyreset(_ah, _ix) \
966116743Ssam	((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix)))
967138570Ssam#define	ath_hal_keyset(_ah, _ix, _pk, _mac) \
968138570Ssam	((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE))
969116743Ssam#define	ath_hal_keyisvalid(_ah, _ix) \
970116743Ssam	(((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix))))
971116743Ssam#define	ath_hal_keysetmac(_ah, _ix, _mac) \
972116743Ssam	((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac)))
973116743Ssam#define	ath_hal_getrxfilter(_ah) \
974116743Ssam	((*(_ah)->ah_getRxFilter)((_ah)))
975116743Ssam#define	ath_hal_setrxfilter(_ah, _filter) \
976116743Ssam	((*(_ah)->ah_setRxFilter)((_ah), (_filter)))
977116743Ssam#define	ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \
978116743Ssam	((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1)))
979116743Ssam#define	ath_hal_waitforbeacon(_ah, _bf) \
980116743Ssam	((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr))
981238278Sadrian#define	ath_hal_putrxbuf(_ah, _bufaddr, _rxq) \
982238278Sadrian	((*(_ah)->ah_setRxDP)((_ah), (_bufaddr), (_rxq)))
983186904Ssam/* NB: common across all chips */
984186904Ssam#define	AR_TSF_L32	0x804c	/* MAC local clock lower 32 bits */
985116743Ssam#define	ath_hal_gettsf32(_ah) \
986186904Ssam	OS_REG_READ(_ah, AR_TSF_L32)
987116743Ssam#define	ath_hal_gettsf64(_ah) \
988116743Ssam	((*(_ah)->ah_getTsf64)((_ah)))
989243425Sadrian#define	ath_hal_settsf64(_ah, _val) \
990243425Sadrian	((*(_ah)->ah_setTsf64)((_ah), (_val)))
991116743Ssam#define	ath_hal_resettsf(_ah) \
992116743Ssam	((*(_ah)->ah_resetTsf)((_ah)))
993116743Ssam#define	ath_hal_rxena(_ah) \
994116743Ssam	((*(_ah)->ah_enableReceive)((_ah)))
995116743Ssam#define	ath_hal_puttxbuf(_ah, _q, _bufaddr) \
996116743Ssam	((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr)))
997116743Ssam#define	ath_hal_gettxbuf(_ah, _q) \
998116743Ssam	((*(_ah)->ah_getTxDP)((_ah), (_q)))
999138570Ssam#define	ath_hal_numtxpending(_ah, _q) \
1000138570Ssam	((*(_ah)->ah_numTxPending)((_ah), (_q)))
1001238278Sadrian#define	ath_hal_getrxbuf(_ah, _rxq) \
1002238278Sadrian	((*(_ah)->ah_getRxDP)((_ah), (_rxq)))
1003116743Ssam#define	ath_hal_txstart(_ah, _q) \
1004116743Ssam	((*(_ah)->ah_startTxDma)((_ah), (_q)))
1005116743Ssam#define	ath_hal_setchannel(_ah, _chan) \
1006116743Ssam	((*(_ah)->ah_setChannel)((_ah), (_chan)))
1007155515Ssam#define	ath_hal_calibrate(_ah, _chan, _iqcal) \
1008155515Ssam	((*(_ah)->ah_perCalibration)((_ah), (_chan), (_iqcal)))
1009185744Ssam#define	ath_hal_calibrateN(_ah, _chan, _lcal, _isdone) \
1010185744Ssam	((*(_ah)->ah_perCalibrationN)((_ah), (_chan), 0x1, (_lcal), (_isdone)))
1011185744Ssam#define	ath_hal_calreset(_ah, _chan) \
1012185744Ssam	((*(_ah)->ah_resetCalValid)((_ah), (_chan)))
1013116743Ssam#define	ath_hal_setledstate(_ah, _state) \
1014116743Ssam	((*(_ah)->ah_setLedState)((_ah), (_state)))
1015138570Ssam#define	ath_hal_beaconinit(_ah, _nextb, _bperiod) \
1016138570Ssam	((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod)))
1017116743Ssam#define	ath_hal_beaconreset(_ah) \
1018116743Ssam	((*(_ah)->ah_resetStationBeaconTimers)((_ah)))
1019186904Ssam#define	ath_hal_beaconsettimers(_ah, _bt) \
1020186904Ssam	((*(_ah)->ah_setBeaconTimers)((_ah), (_bt)))
1021138570Ssam#define	ath_hal_beacontimers(_ah, _bs) \
1022138570Ssam	((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs)))
1023225444Sadrian#define	ath_hal_getnexttbtt(_ah) \
1024225444Sadrian	((*(_ah)->ah_getNextTBTT)((_ah)))
1025116743Ssam#define	ath_hal_setassocid(_ah, _bss, _associd) \
1026138570Ssam	((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd)))
1027138570Ssam#define	ath_hal_phydisable(_ah) \
1028138570Ssam	((*(_ah)->ah_phyDisable)((_ah)))
1029138570Ssam#define	ath_hal_setopmode(_ah) \
1030138570Ssam	((*(_ah)->ah_setPCUConfig)((_ah)))
1031116743Ssam#define	ath_hal_stoptxdma(_ah, _qnum) \
1032116743Ssam	((*(_ah)->ah_stopTxDma)((_ah), (_qnum)))
1033116743Ssam#define	ath_hal_stoppcurecv(_ah) \
1034116743Ssam	((*(_ah)->ah_stopPcuReceive)((_ah)))
1035116743Ssam#define	ath_hal_startpcurecv(_ah) \
1036116743Ssam	((*(_ah)->ah_startPcuReceive)((_ah)))
1037116743Ssam#define	ath_hal_stopdmarecv(_ah) \
1038116743Ssam	((*(_ah)->ah_stopDmaReceive)((_ah)))
1039138570Ssam#define	ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \
1040138570Ssam	((*(_ah)->ah_getDiagState)((_ah), (_id), \
1041138570Ssam		(_indata), (_insize), (_outdata), (_outsize)))
1042155732Ssam#define	ath_hal_getfatalstate(_ah, _outdata, _outsize) \
1043170530Ssam	ath_hal_getdiagstate(_ah, 29, NULL, 0, (_outdata), _outsize)
1044116743Ssam#define	ath_hal_setuptxqueue(_ah, _type, _irq) \
1045116743Ssam	((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq)))
1046116743Ssam#define	ath_hal_resettxqueue(_ah, _q) \
1047116743Ssam	((*(_ah)->ah_resetTxQueue)((_ah), (_q)))
1048116743Ssam#define	ath_hal_releasetxqueue(_ah, _q) \
1049116743Ssam	((*(_ah)->ah_releaseTxQueue)((_ah), (_q)))
1050138570Ssam#define	ath_hal_gettxqueueprops(_ah, _q, _qi) \
1051138570Ssam	((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi)))
1052138570Ssam#define	ath_hal_settxqueueprops(_ah, _q, _qi) \
1053138570Ssam	((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi)))
1054186904Ssam/* NB: common across all chips */
1055186904Ssam#define	AR_Q_TXE	0x0840	/* MAC Transmit Queue enable */
1056186904Ssam#define	ath_hal_txqenabled(_ah, _qnum) \
1057186904Ssam	(OS_REG_READ(_ah, AR_Q_TXE) & (1<<(_qnum)))
1058116743Ssam#define	ath_hal_getrfgain(_ah) \
1059116743Ssam	((*(_ah)->ah_getRfGain)((_ah)))
1060138570Ssam#define	ath_hal_getdefantenna(_ah) \
1061138570Ssam	((*(_ah)->ah_getDefAntenna)((_ah)))
1062138570Ssam#define	ath_hal_setdefantenna(_ah, _ant) \
1063138570Ssam	((*(_ah)->ah_setDefAntenna)((_ah), (_ant)))
1064155515Ssam#define	ath_hal_rxmonitor(_ah, _arg, _chan) \
1065155515Ssam	((*(_ah)->ah_rxMonitor)((_ah), (_arg), (_chan)))
1066217684Sadrian#define	ath_hal_ani_poll(_ah, _chan) \
1067217684Sadrian	((*(_ah)->ah_aniPoll)((_ah), (_chan)))
1068138570Ssam#define	ath_hal_mibevent(_ah, _stats) \
1069138570Ssam	((*(_ah)->ah_procMibEvent)((_ah), (_stats)))
1070138570Ssam#define	ath_hal_setslottime(_ah, _us) \
1071138570Ssam	((*(_ah)->ah_setSlotTime)((_ah), (_us)))
1072138570Ssam#define	ath_hal_getslottime(_ah) \
1073138570Ssam	((*(_ah)->ah_getSlotTime)((_ah)))
1074138570Ssam#define	ath_hal_setacktimeout(_ah, _us) \
1075138570Ssam	((*(_ah)->ah_setAckTimeout)((_ah), (_us)))
1076138570Ssam#define	ath_hal_getacktimeout(_ah) \
1077138570Ssam	((*(_ah)->ah_getAckTimeout)((_ah)))
1078138570Ssam#define	ath_hal_setctstimeout(_ah, _us) \
1079138570Ssam	((*(_ah)->ah_setCTSTimeout)((_ah), (_us)))
1080138570Ssam#define	ath_hal_getctstimeout(_ah) \
1081138570Ssam	((*(_ah)->ah_getCTSTimeout)((_ah)))
1082138570Ssam#define	ath_hal_getcapability(_ah, _cap, _param, _result) \
1083138570Ssam	((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result)))
1084138570Ssam#define	ath_hal_setcapability(_ah, _cap, _param, _v, _status) \
1085138570Ssam	((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status)))
1086138570Ssam#define	ath_hal_ciphersupported(_ah, _cipher) \
1087138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK)
1088138570Ssam#define	ath_hal_getregdomain(_ah, _prd) \
1089155515Ssam	(ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd)) == HAL_OK)
1090155489Ssam#define	ath_hal_setregdomain(_ah, _rd) \
1091184369Ssam	ath_hal_setcapability(_ah, HAL_CAP_REG_DMN, 0, _rd, NULL)
1092138570Ssam#define	ath_hal_getcountrycode(_ah, _pcc) \
1093138570Ssam	(*(_pcc) = (_ah)->ah_countryCode)
1094178354Ssam#define	ath_hal_gettkipmic(_ah) \
1095178354Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TKIP_MIC, 1, NULL) == HAL_OK)
1096178354Ssam#define	ath_hal_settkipmic(_ah, _v) \
1097178354Ssam	ath_hal_setcapability(_ah, HAL_CAP_TKIP_MIC, 1, _v, NULL)
1098162410Ssam#define	ath_hal_hastkipsplit(_ah) \
1099138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK)
1100162410Ssam#define	ath_hal_gettkipsplit(_ah) \
1101162410Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 1, NULL) == HAL_OK)
1102162410Ssam#define	ath_hal_settkipsplit(_ah, _v) \
1103162410Ssam	ath_hal_setcapability(_ah, HAL_CAP_TKIP_SPLIT, 1, _v, NULL)
1104178354Ssam#define	ath_hal_haswmetkipmic(_ah) \
1105178354Ssam	(ath_hal_getcapability(_ah, HAL_CAP_WME_TKIPMIC, 0, NULL) == HAL_OK)
1106138570Ssam#define	ath_hal_hwphycounters(_ah) \
1107138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK)
1108138570Ssam#define	ath_hal_hasdiversity(_ah) \
1109138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK)
1110138570Ssam#define	ath_hal_getdiversity(_ah) \
1111138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK)
1112138570Ssam#define	ath_hal_setdiversity(_ah, _v) \
1113138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL)
1114166954Ssam#define	ath_hal_getantennaswitch(_ah) \
1115166954Ssam	((*(_ah)->ah_getAntennaSwitch)((_ah)))
1116166954Ssam#define	ath_hal_setantennaswitch(_ah, _v) \
1117166954Ssam	((*(_ah)->ah_setAntennaSwitch)((_ah), (_v)))
1118138570Ssam#define	ath_hal_getdiag(_ah, _pv) \
1119138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK)
1120138570Ssam#define	ath_hal_setdiag(_ah, _v) \
1121138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL)
1122138570Ssam#define	ath_hal_getnumtxqueues(_ah, _pv) \
1123138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK)
1124138570Ssam#define	ath_hal_hasveol(_ah) \
1125138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK)
1126138570Ssam#define	ath_hal_hastxpowlimit(_ah) \
1127138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK)
1128138570Ssam#define	ath_hal_settxpowlimit(_ah, _pow) \
1129138570Ssam	((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow)))
1130138570Ssam#define	ath_hal_gettxpowlimit(_ah, _ppow) \
1131138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK)
1132138570Ssam#define	ath_hal_getmaxtxpow(_ah, _ppow) \
1133138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK)
1134138570Ssam#define	ath_hal_gettpscale(_ah, _scale) \
1135138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK)
1136138570Ssam#define	ath_hal_settpscale(_ah, _v) \
1137138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL)
1138138570Ssam#define	ath_hal_hastpc(_ah) \
1139138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK)
1140138570Ssam#define	ath_hal_gettpc(_ah) \
1141138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK)
1142138570Ssam#define	ath_hal_settpc(_ah, _v) \
1143138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL)
1144138570Ssam#define	ath_hal_hasbursting(_ah) \
1145138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK)
1146203683Srpaulo#define	ath_hal_setmcastkeysearch(_ah, _v) \
1147203683Srpaulo	ath_hal_setcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, _v, NULL)
1148147057Ssam#define	ath_hal_hasmcastkeysearch(_ah) \
1149147057Ssam	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK)
1150147057Ssam#define	ath_hal_getmcastkeysearch(_ah) \
1151147057Ssam	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK)
1152170530Ssam#define	ath_hal_hasfastframes(_ah) \
1153170530Ssam	(ath_hal_getcapability(_ah, HAL_CAP_FASTFRAME, 0, NULL) == HAL_OK)
1154178354Ssam#define	ath_hal_hasbssidmask(_ah) \
1155178354Ssam	(ath_hal_getcapability(_ah, HAL_CAP_BSSIDMASK, 0, NULL) == HAL_OK)
1156195114Ssam#define	ath_hal_hasbssidmatch(_ah) \
1157195114Ssam	(ath_hal_getcapability(_ah, HAL_CAP_BSSIDMATCH, 0, NULL) == HAL_OK)
1158178354Ssam#define	ath_hal_hastsfadjust(_ah) \
1159178354Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TSF_ADJUST, 0, NULL) == HAL_OK)
1160178354Ssam#define	ath_hal_gettsfadjust(_ah) \
1161178354Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TSF_ADJUST, 1, NULL) == HAL_OK)
1162178354Ssam#define	ath_hal_settsfadjust(_ah, _onoff) \
1163178354Ssam	ath_hal_setcapability(_ah, HAL_CAP_TSF_ADJUST, 1, _onoff, NULL)
1164155515Ssam#define	ath_hal_hasrfsilent(_ah) \
1165155515Ssam	(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 0, NULL) == HAL_OK)
1166155515Ssam#define	ath_hal_getrfkill(_ah) \
1167155515Ssam	(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 1, NULL) == HAL_OK)
1168155515Ssam#define	ath_hal_setrfkill(_ah, _onoff) \
1169155515Ssam	ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 1, _onoff, NULL)
1170155515Ssam#define	ath_hal_getrfsilent(_ah, _prfsilent) \
1171155515Ssam	(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 2, _prfsilent) == HAL_OK)
1172155515Ssam#define	ath_hal_setrfsilent(_ah, _rfsilent) \
1173155515Ssam	ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 2, _rfsilent, NULL)
1174155515Ssam#define	ath_hal_gettpack(_ah, _ptpack) \
1175155515Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TPC_ACK, 0, _ptpack) == HAL_OK)
1176155515Ssam#define	ath_hal_settpack(_ah, _tpack) \
1177155515Ssam	ath_hal_setcapability(_ah, HAL_CAP_TPC_ACK, 0, _tpack, NULL)
1178155515Ssam#define	ath_hal_gettpcts(_ah, _ptpcts) \
1179155515Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TPC_CTS, 0, _ptpcts) == HAL_OK)
1180155515Ssam#define	ath_hal_settpcts(_ah, _tpcts) \
1181155515Ssam	ath_hal_setcapability(_ah, HAL_CAP_TPC_CTS, 0, _tpcts, NULL)
1182184354Ssam#define	ath_hal_hasintmit(_ah) \
1183230493Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_INTMIT, \
1184230493Sadrian	HAL_CAP_INTMIT_PRESENT, NULL) == HAL_OK)
1185184354Ssam#define	ath_hal_getintmit(_ah) \
1186230493Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_INTMIT, \
1187230493Sadrian	HAL_CAP_INTMIT_ENABLE, NULL) == HAL_OK)
1188184354Ssam#define	ath_hal_setintmit(_ah, _v) \
1189230493Sadrian	ath_hal_setcapability(_ah, HAL_CAP_INTMIT, \
1190230493Sadrian	HAL_CAP_INTMIT_ENABLE, _v, NULL)
1191238280Sadrian
1192238280Sadrian/* EDMA definitions */
1193237953Sadrian#define	ath_hal_hasedma(_ah) \
1194237953Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_ENHANCED_DMA_SUPPORT,	\
1195237953Sadrian	0, NULL) == HAL_OK)
1196238280Sadrian#define	ath_hal_getrxfifodepth(_ah, _qtype, _req) \
1197238280Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_RXFIFODEPTH, _qtype, _req)	\
1198238280Sadrian	== HAL_OK)
1199238280Sadrian#define	ath_hal_getntxmaps(_ah, _req) \
1200238280Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_NUM_TXMAPS, 0, _req)	\
1201238280Sadrian	== HAL_OK)
1202238280Sadrian#define	ath_hal_gettxdesclen(_ah, _req) \
1203238280Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_TXDESCLEN, 0, _req)		\
1204238280Sadrian	== HAL_OK)
1205238280Sadrian#define	ath_hal_gettxstatuslen(_ah, _req) \
1206238280Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_TXSTATUSLEN, 0, _req)	\
1207238280Sadrian	== HAL_OK)
1208238280Sadrian#define	ath_hal_getrxstatuslen(_ah, _req) \
1209238280Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_RXSTATUSLEN, 0, _req)	\
1210238280Sadrian	== HAL_OK)
1211238280Sadrian#define	ath_hal_setrxbufsize(_ah, _req) \
1212238280Sadrian	(ath_hal_setcapability(_ah, HAL_CAP_RXBUFSIZE, 0, _req, NULL)	\
1213238280Sadrian	== HAL_OK)
1214238280Sadrian
1215154140Ssam#define	ath_hal_getchannoise(_ah, _c) \
1216154140Ssam	((*(_ah)->ah_getChanNoise)((_ah), (_c)))
1217238280Sadrian
1218238280Sadrian/* 802.11n HAL methods */
1219218151Sadrian#define	ath_hal_getrxchainmask(_ah, _prxchainmask) \
1220218151Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_RX_CHAINMASK, 0, _prxchainmask))
1221218151Sadrian#define	ath_hal_gettxchainmask(_ah, _ptxchainmask) \
1222218151Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_TX_CHAINMASK, 0, _ptxchainmask))
1223231369Sadrian#define	ath_hal_setrxchainmask(_ah, _rx) \
1224231369Sadrian	(ath_hal_setcapability(_ah, HAL_CAP_RX_CHAINMASK, 1, _rx, NULL))
1225231369Sadrian#define	ath_hal_settxchainmask(_ah, _tx) \
1226231369Sadrian	(ath_hal_setcapability(_ah, HAL_CAP_TX_CHAINMASK, 1, _tx, NULL))
1227218490Sadrian#define	ath_hal_split4ktrans(_ah) \
1228230493Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_SPLIT_4KB_TRANS, \
1229230493Sadrian	0, NULL) == HAL_OK)
1230220324Sadrian#define	ath_hal_self_linked_final_rxdesc(_ah) \
1231230493Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_RXDESC_SELFLINK, \
1232230493Sadrian	0, NULL) == HAL_OK)
1233220772Sadrian#define	ath_hal_gtxto_supported(_ah) \
1234220772Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_GTXTO, 0, NULL) == HAL_OK)
1235225444Sadrian#define	ath_hal_has_long_rxdesc_tsf(_ah) \
1236230493Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_LONG_RXDESC_TSF, \
1237230493Sadrian	0, NULL) == HAL_OK)
1238116743Ssam#define	ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \
1239116743Ssam	((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq)))
1240165185Ssam#define	ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext, _rs) \
1241165185Ssam	((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext), 0, (_rs)))
1242116743Ssam#define	ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \
1243116743Ssam		_txr0, _txtr0, _keyix, _ant, _flags, \
1244116743Ssam		_rtsrate, _rtsdura) \
1245116743Ssam	((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \
1246116743Ssam		(_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \
1247155515Ssam		(_flags), (_rtsrate), (_rtsdura), 0, 0, 0))
1248138570Ssam#define	ath_hal_setupxtxdesc(_ah, _ds, \
1249116743Ssam		_txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \
1250138570Ssam	((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \
1251116743Ssam		(_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3)))
1252239051Sadrian#define	ath_hal_filltxdesc(_ah, _ds, _b, _l, _did, _qid, _first, _last, _ds0) \
1253239051Sadrian	((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_b), (_l), (_did), (_qid), \
1254239051Sadrian		(_first), (_last), (_ds0)))
1255165185Ssam#define	ath_hal_txprocdesc(_ah, _ds, _ts) \
1256165185Ssam	((*(_ah)->ah_procTxDesc)((_ah), (_ds), (_ts)))
1257155515Ssam#define	ath_hal_gettxintrtxqs(_ah, _txqs) \
1258155515Ssam	((*(_ah)->ah_getTxIntrQueue)((_ah), (_txqs)))
1259217627Sadrian#define ath_hal_gettxcompletionrates(_ah, _ds, _rates, _tries) \
1260217627Sadrian	((*(_ah)->ah_getTxCompletionRates)((_ah), (_ds), (_rates), (_tries)))
1261238607Sadrian#define ath_hal_settxdesclink(_ah, _ds, _link) \
1262238607Sadrian	((*(_ah)->ah_setTxDescLink)((_ah), (_ds), (_link)))
1263238607Sadrian#define ath_hal_gettxdesclink(_ah, _ds, _link) \
1264238607Sadrian	((*(_ah)->ah_getTxDescLink)((_ah), (_ds), (_link)))
1265238607Sadrian#define ath_hal_gettxdesclinkptr(_ah, _ds, _linkptr) \
1266238607Sadrian	((*(_ah)->ah_getTxDescLinkPtr)((_ah), (_ds), (_linkptr)))
1267238731Sadrian#define	ath_hal_setuptxstatusring(_ah, _tsstart, _tspstart, _size) \
1268238731Sadrian	((*(_ah)->ah_setupTxStatusRing)((_ah), (_tsstart), (_tspstart), \
1269238731Sadrian		(_size)))
1270242510Sadrian#define	ath_hal_gettxrawtxdesc(_ah, _txstatus) \
1271242510Sadrian	((*(_ah)->ah_getTxRawTxDesc)((_ah), (_txstatus)))
1272116743Ssam
1273218066Sadrian#define	ath_hal_setupfirsttxdesc(_ah, _ds, _aggrlen, _flags, _txpower, \
1274218066Sadrian		_txr0, _txtr0, _antm, _rcr, _rcd) \
1275218066Sadrian	((*(_ah)->ah_setupFirstTxDesc)((_ah), (_ds), (_aggrlen), (_flags), \
1276218066Sadrian	(_txpower), (_txr0), (_txtr0), (_antm), (_rcr), (_rcd)))
1277239053Sadrian#define	ath_hal_chaintxdesc(_ah, _ds, _bl, _sl, _pktlen, _hdrlen, _type, \
1278239053Sadrian	_keyix, _cipher, _delims, _first, _last, _lastaggr) \
1279239053Sadrian	((*(_ah)->ah_chainTxDesc)((_ah), (_ds), (_bl), (_sl), \
1280239053Sadrian	(_pktlen), (_hdrlen), (_type), (_keyix), (_cipher), (_delims), \
1281233895Sadrian	(_first), (_last), (_lastaggr)))
1282218066Sadrian#define	ath_hal_setuplasttxdesc(_ah, _ds, _ds0) \
1283218066Sadrian	((*(_ah)->ah_setupLastTxDesc)((_ah), (_ds), (_ds0)))
1284227328Sadrian
1285218067Sadrian#define	ath_hal_set11nratescenario(_ah, _ds, _dur, _rt, _series, _ns, _flags) \
1286218066Sadrian	((*(_ah)->ah_set11nRateScenario)((_ah), (_ds), (_dur), (_rt), \
1287218067Sadrian	(_series), (_ns), (_flags)))
1288227328Sadrian
1289227328Sadrian#define	ath_hal_set11n_aggr_first(_ah, _ds, _len, _num) \
1290242510Sadrian	((*(_ah)->ah_set11nAggrFirst)((_ah), (_ds), (_len), (_num)))
1291242510Sadrian#define	ath_hal_set11n_aggr_middle(_ah, _ds, _num) \
1292227328Sadrian	((*(_ah)->ah_set11nAggrMiddle)((_ah), (_ds), (_num)))
1293227328Sadrian#define	ath_hal_set11n_aggr_last(_ah, _ds) \
1294227328Sadrian	((*(_ah)->ah_set11nAggrLast)((_ah), (_ds)))
1295227328Sadrian
1296218066Sadrian#define	ath_hal_set11nburstduration(_ah, _ds, _dur) \
1297218066Sadrian	((*(_ah)->ah_set11nBurstDuration)((_ah), (_ds), (_dur)))
1298227328Sadrian#define	ath_hal_clr11n_aggr(_ah, _ds) \
1299227328Sadrian	((*(_ah)->ah_clr11nAggr)((_ah), (_ds)))
1300218066Sadrian
1301230493Sadrian#define	ath_hal_gpioCfgOutput(_ah, _gpio, _type) \
1302230493Sadrian	((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio), (_type)))
1303230493Sadrian#define	ath_hal_gpioset(_ah, _gpio, _b) \
1304230493Sadrian	((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b)))
1305230493Sadrian#define	ath_hal_gpioget(_ah, _gpio) \
1306230493Sadrian	((*(_ah)->ah_gpioGet)((_ah), (_gpio)))
1307230493Sadrian#define	ath_hal_gpiosetintr(_ah, _gpio, _b) \
1308230493Sadrian	((*(_ah)->ah_gpioSetIntr)((_ah), (_gpio), (_b)))
1309230493Sadrian
1310222585Sadrian/*
1311235957Sadrian * PCIe suspend/resume/poweron/poweroff related macros
1312235957Sadrian */
1313235972Sadrian#define	ath_hal_enablepcie(_ah, _restore, _poweroff) \
1314235972Sadrian	((*(_ah)->ah_configPCIE)((_ah), (_restore), (_poweroff)))
1315235957Sadrian#define	ath_hal_disablepcie(_ah) \
1316235957Sadrian	((*(_ah)->ah_disablePCIE)((_ah)))
1317235957Sadrian
1318235957Sadrian/*
1319222585Sadrian * This is badly-named; you need to set the correct parameters
1320222585Sadrian * to begin to receive useful radar events; and even then
1321222585Sadrian * it doesn't "enable" DFS. See the ath_dfs/null/ module for
1322222585Sadrian * more information.
1323222585Sadrian */
1324222585Sadrian#define	ath_hal_enabledfs(_ah, _param) \
1325222585Sadrian	((*(_ah)->ah_enableDfs)((_ah), (_param)))
1326222585Sadrian#define	ath_hal_getdfsthresh(_ah, _param) \
1327222585Sadrian	((*(_ah)->ah_getDfsThresh)((_ah), (_param)))
1328239656Sadrian#define	ath_hal_getdfsdefaultthresh(_ah, _param) \
1329239656Sadrian	((*(_ah)->ah_getDfsDefaultThresh)((_ah), (_param)))
1330222815Sadrian#define	ath_hal_procradarevent(_ah, _rxs, _fulltsf, _buf, _event) \
1331230493Sadrian	((*(_ah)->ah_procRadarEvent)((_ah), (_rxs), (_fulltsf), \
1332230493Sadrian	(_buf), (_event)))
1333224714Sadrian#define	ath_hal_is_fast_clock_enabled(_ah) \
1334224720Sadrian	((*(_ah)->ah_isFastClockEnabled)((_ah)))
1335230493Sadrian#define	ath_hal_radar_wait(_ah, _chan) \
1336155515Ssam	((*(_ah)->ah_radarWait)((_ah), (_chan)))
1337234873Sadrian#define	ath_hal_get_mib_cycle_counts(_ah, _sample) \
1338234873Sadrian	((*(_ah)->ah_getMibCycleCounts)((_ah), (_sample)))
1339230493Sadrian#define	ath_hal_get_chan_ext_busy(_ah) \
1340230492Sadrian	((*(_ah)->ah_get11nExtBusy)((_ah)))
1341247286Sadrian#define	ath_hal_setchainmasks(_ah, _txchainmask, _rxchainmask) \
1342247286Sadrian	((*(_ah)->ah_setChainMasks)((_ah), (_txchainmask), (_rxchainmask)))
1343155515Ssam
1344245002Sadrian#define	ath_hal_spectral_supported(_ah) \
1345245002Sadrian	(ath_hal_getcapability(_ah, HAL_CAP_SPECTRAL_SCAN, 0, NULL) == HAL_OK)
1346244947Sadrian#define	ath_hal_spectral_get_config(_ah, _p) \
1347244947Sadrian	((*(_ah)->ah_spectralGetConfig)((_ah), (_p)))
1348244947Sadrian#define	ath_hal_spectral_configure(_ah, _p) \
1349244947Sadrian	((*(_ah)->ah_spectralConfigure)((_ah), (_p)))
1350244947Sadrian#define	ath_hal_spectral_start(_ah) \
1351244947Sadrian	((*(_ah)->ah_spectralStart)((_ah)))
1352244947Sadrian#define	ath_hal_spectral_stop(_ah) \
1353244947Sadrian	((*(_ah)->ah_spectralStop)((_ah)))
1354244947Sadrian
1355116743Ssam#endif /* _DEV_ATH_ATHVAR_H */
1356