if_athvar.h revision 233967
1116743Ssam/*- 2186904Ssam * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3116743Ssam * All rights reserved. 4116743Ssam * 5116743Ssam * Redistribution and use in source and binary forms, with or without 6116743Ssam * modification, are permitted provided that the following conditions 7116743Ssam * are met: 8116743Ssam * 1. Redistributions of source code must retain the above copyright 9116743Ssam * notice, this list of conditions and the following disclaimer, 10116743Ssam * without modification. 11116743Ssam * 2. Redistributions in binary form must reproduce at minimum a disclaimer 12116743Ssam * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 13116743Ssam * redistribution must be conditioned upon including a substantially 14116743Ssam * similar Disclaimer requirement for further binary redistribution. 15116743Ssam * 16116743Ssam * NO WARRANTY 17116743Ssam * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18116743Ssam * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19116743Ssam * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 20116743Ssam * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 21116743Ssam * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 22116743Ssam * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23116743Ssam * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24116743Ssam * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 25116743Ssam * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26116743Ssam * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 27116743Ssam * THE POSSIBILITY OF SUCH DAMAGES. 28116743Ssam * 29116743Ssam * $FreeBSD: head/sys/dev/ath/if_athvar.h 233967 2012-04-07 02:51:53Z adrian $ 30116743Ssam */ 31116743Ssam 32116743Ssam/* 33116743Ssam * Defintions for the Atheros Wireless LAN controller driver. 34116743Ssam */ 35116743Ssam#ifndef _DEV_ATH_ATHVAR_H 36116743Ssam#define _DEV_ATH_ATHVAR_H 37116743Ssam 38185522Ssam#include <dev/ath/ath_hal/ah.h> 39185522Ssam#include <dev/ath/ath_hal/ah_desc.h> 40119783Ssam#include <net80211/ieee80211_radiotap.h> 41116743Ssam#include <dev/ath/if_athioctl.h> 42138570Ssam#include <dev/ath/if_athrate.h> 43116743Ssam 44116743Ssam#define ATH_TIMEOUT 1000 45116743Ssam 46220033Sadrian/* 47220033Sadrian * 802.11n requires more TX and RX buffers to do AMPDU. 48220033Sadrian */ 49220053Sadrian#ifdef ATH_ENABLE_11N 50220033Sadrian#define ATH_TXBUF 512 51220033Sadrian#define ATH_RXBUF 512 52220033Sadrian#endif 53220033Sadrian 54155481Ssam#ifndef ATH_RXBUF 55116743Ssam#define ATH_RXBUF 40 /* number of RX buffers */ 56155481Ssam#endif 57155481Ssam#ifndef ATH_TXBUF 58170530Ssam#define ATH_TXBUF 200 /* number of TX buffers */ 59155481Ssam#endif 60178354Ssam#define ATH_BCBUF 4 /* number of beacon buffers */ 61178354Ssam 62140438Ssam#define ATH_TXDESC 10 /* number of descriptors per buffer */ 63138570Ssam#define ATH_TXMAXTRY 11 /* max number of transmit attempts */ 64155480Ssam#define ATH_TXMGTTRY 4 /* xmit attempts for mgt/ctl frames */ 65138570Ssam#define ATH_TXINTR_PERIOD 5 /* max number of batched tx descriptors */ 66116743Ssam 67225818Sadrian#define ATH_BEACON_AIFS_DEFAULT 1 /* default aifs for ap beacon q */ 68147067Ssam#define ATH_BEACON_CWMIN_DEFAULT 0 /* default cwmin for ap beacon q */ 69147067Ssam#define ATH_BEACON_CWMAX_DEFAULT 0 /* default cwmax for ap beacon q */ 70147067Ssam 71147057Ssam/* 72147057Ssam * The key cache is used for h/w cipher state and also for 73147057Ssam * tracking station state such as the current tx antenna. 74147057Ssam * We also setup a mapping table between key cache slot indices 75147057Ssam * and station state to short-circuit node lookups on rx. 76147057Ssam * Different parts have different size key caches. We handle 77147057Ssam * up to ATH_KEYMAX entries (could dynamically allocate state). 78147057Ssam */ 79147057Ssam#define ATH_KEYMAX 128 /* max key cache size we handle */ 80147057Ssam#define ATH_KEYBYTES (ATH_KEYMAX/NBBY) /* storage space in bytes */ 81147057Ssam 82170530Ssamstruct taskqueue; 83170530Ssamstruct kthread; 84170530Ssamstruct ath_buf; 85170530Ssam 86227328Sadrian#define ATH_TID_MAX_BUFS (2 * IEEE80211_AGGR_BAWMAX) 87227328Sadrian 88227328Sadrian/* 89227328Sadrian * Per-TID state 90227328Sadrian * 91227328Sadrian * Note that TID 16 (WME_NUM_TID+1) is for handling non-QoS frames. 92227328Sadrian */ 93227328Sadrianstruct ath_tid { 94227328Sadrian TAILQ_HEAD(,ath_buf) axq_q; /* pending buffers */ 95227328Sadrian u_int axq_depth; /* SW queue depth */ 96227328Sadrian char axq_name[48]; /* lock name */ 97227328Sadrian struct ath_node *an; /* pointer to parent */ 98227328Sadrian int tid; /* tid */ 99227328Sadrian int ac; /* which AC gets this trafic */ 100227328Sadrian int hwq_depth; /* how many buffers are on HW */ 101227328Sadrian 102227328Sadrian /* 103227328Sadrian * Entry on the ath_txq; when there's traffic 104227328Sadrian * to send 105227328Sadrian */ 106227328Sadrian TAILQ_ENTRY(ath_tid) axq_qelem; 107227328Sadrian int sched; 108227328Sadrian int paused; /* >0 if the TID has been paused */ 109233908Sadrian int bar_wait; /* waiting for BAR */ 110233908Sadrian int bar_tx; /* BAR TXed */ 111227328Sadrian 112227328Sadrian /* 113227328Sadrian * Is the TID being cleaned up after a transition 114227328Sadrian * from aggregation to non-aggregation? 115227328Sadrian * When this is set to 1, this TID will be paused 116227328Sadrian * and no further traffic will be queued until all 117227328Sadrian * the hardware packets pending for this TID have been 118227328Sadrian * TXed/completed; at which point (non-aggregation) 119227328Sadrian * traffic will resume being TXed. 120227328Sadrian */ 121227328Sadrian int cleanup_inprogress; 122227328Sadrian /* 123227328Sadrian * How many hardware-queued packets are 124227328Sadrian * waiting to be cleaned up. 125227328Sadrian * This is only valid if cleanup_inprogress is 1. 126227328Sadrian */ 127227328Sadrian int incomp; 128227328Sadrian 129227328Sadrian /* 130227328Sadrian * The following implements a ring representing 131227328Sadrian * the frames in the current BAW. 132227328Sadrian * To avoid copying the array content each time 133227328Sadrian * the BAW is moved, the baw_head/baw_tail point 134227328Sadrian * to the current BAW begin/end; when the BAW is 135227328Sadrian * shifted the head/tail of the array are also 136227328Sadrian * appropriately shifted. 137227328Sadrian */ 138227328Sadrian /* active tx buffers, beginning at current BAW */ 139227328Sadrian struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; 140227328Sadrian /* where the baw head is in the array */ 141227328Sadrian int baw_head; 142227328Sadrian /* where the BAW tail is in the array */ 143227328Sadrian int baw_tail; 144227328Sadrian}; 145227328Sadrian 146138570Ssam/* driver-specific node state */ 147116743Ssamstruct ath_node { 148119150Ssam struct ieee80211_node an_node; /* base class */ 149178354Ssam u_int8_t an_mgmtrix; /* min h/w rate index */ 150178354Ssam u_int8_t an_mcastrix; /* mcast h/w rate index */ 151170530Ssam struct ath_buf *an_ff_buf[WME_NUM_AC]; /* ff staging area */ 152227328Sadrian struct ath_tid an_tid[IEEE80211_TID_SIZE]; /* per-TID state */ 153227328Sadrian char an_name[32]; /* eg "wlan0_a1" */ 154227328Sadrian struct mtx an_mtx; /* protecting the ath_node state */ 155138570Ssam /* variable-length rate control state follows */ 156116743Ssam}; 157138570Ssam#define ATH_NODE(ni) ((struct ath_node *)(ni)) 158138570Ssam#define ATH_NODE_CONST(ni) ((const struct ath_node *)(ni)) 159116743Ssam 160138570Ssam#define ATH_RSSI_LPF_LEN 10 161138570Ssam#define ATH_RSSI_DUMMY_MARKER 0x127 162138570Ssam#define ATH_EP_MUL(x, mul) ((x) * (mul)) 163138570Ssam#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER)) 164138570Ssam#define ATH_LPF_RSSI(x, y, len) \ 165138570Ssam ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y)) 166138570Ssam#define ATH_RSSI_LPF(x, y) do { \ 167138570Ssam if ((y) >= -20) \ 168138570Ssam x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \ 169138570Ssam} while (0) 170184358Ssam#define ATH_EP_RND(x,mul) \ 171184358Ssam ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul)) 172184358Ssam#define ATH_RSSI(x) ATH_EP_RND(x, HAL_RSSI_EP_MULTIPLIER) 173138570Ssam 174116743Ssamstruct ath_buf { 175227344Sadrian TAILQ_ENTRY(ath_buf) bf_list; 176227328Sadrian struct ath_buf * bf_next; /* next buffer in the aggregate */ 177116743Ssam int bf_nseg; 178186904Ssam uint16_t bf_flags; /* status flags (below) */ 179116743Ssam struct ath_desc *bf_desc; /* virtual addr of desc */ 180165185Ssam struct ath_desc_status bf_status; /* tx/rx status */ 181116743Ssam bus_addr_t bf_daddr; /* physical addr of desc */ 182138570Ssam bus_dmamap_t bf_dmamap; /* DMA map for mbuf chain */ 183116743Ssam struct mbuf *bf_m; /* mbuf for buf */ 184116743Ssam struct ieee80211_node *bf_node; /* pointer to the node */ 185227328Sadrian struct ath_desc *bf_lastds; /* last descriptor for comp status */ 186227328Sadrian struct ath_buf *bf_last; /* last buffer in aggregate, or self for non-aggregate */ 187116743Ssam bus_size_t bf_mapsize; 188140438Ssam#define ATH_MAX_SCATTER ATH_TXDESC /* max(tx,rx,beacon) desc's */ 189116743Ssam bus_dma_segment_t bf_segs[ATH_MAX_SCATTER]; 190227328Sadrian 191227328Sadrian /* Completion function to call on TX complete (fail or not) */ 192227328Sadrian /* 193227328Sadrian * "fail" here is set to 1 if the queue entries were removed 194227328Sadrian * through a call to ath_tx_draintxq(). 195227328Sadrian */ 196227328Sadrian void(* bf_comp) (struct ath_softc *sc, struct ath_buf *bf, int fail); 197227328Sadrian 198227328Sadrian /* This state is kept to support software retries and aggregation */ 199227328Sadrian struct { 200227328Sadrian int bfs_seqno; /* sequence number of this packet */ 201227328Sadrian int bfs_retries; /* retry count */ 202227328Sadrian uint16_t bfs_tid; /* packet TID (or TID_MAX for no QoS) */ 203227328Sadrian uint16_t bfs_pri; /* packet AC priority */ 204227328Sadrian struct ath_txq *bfs_txq; /* eventual dest hardware TXQ */ 205227328Sadrian uint16_t bfs_pktdur; /* packet duration (at current rate?) */ 206227328Sadrian uint16_t bfs_nframes; /* number of frames in aggregate */ 207227328Sadrian uint16_t bfs_ndelim; /* number of delims for padding */ 208227328Sadrian 209227328Sadrian int bfs_aggr:1; /* part of aggregate? */ 210227328Sadrian int bfs_aggrburst:1; /* part of aggregate burst? */ 211227328Sadrian int bfs_isretried:1; /* retried frame? */ 212227328Sadrian int bfs_dobaw:1; /* actually check against BAW? */ 213227328Sadrian int bfs_addedbaw:1; /* has been added to the BAW */ 214227328Sadrian int bfs_shpream:1; /* use short preamble */ 215227328Sadrian int bfs_istxfrag:1; /* is fragmented */ 216227328Sadrian int bfs_ismrr:1; /* do multi-rate TX retry */ 217227328Sadrian int bfs_doprot:1; /* do RTS/CTS based protection */ 218227328Sadrian int bfs_doratelookup:1; /* do rate lookup before each TX */ 219233227Sadrian int bfs_need_seqno:1; /* need to assign a seqno for aggregation */ 220233227Sadrian int bfs_seqno_assigned:1; /* seqno has been assigned */ 221227328Sadrian int bfs_nfl; /* next fragment length */ 222227328Sadrian 223227328Sadrian /* 224227328Sadrian * These fields are passed into the 225227328Sadrian * descriptor setup functions. 226227328Sadrian */ 227227328Sadrian HAL_PKT_TYPE bfs_atype; /* packet type */ 228227328Sadrian int bfs_pktlen; /* length of this packet */ 229227328Sadrian int bfs_hdrlen; /* length of this packet header */ 230227328Sadrian uint16_t bfs_al; /* length of aggregate */ 231233966Sadrian int bfs_txflags; /* HAL (tx) descriptor flags */ 232227328Sadrian int bfs_txrate0; /* first TX rate */ 233227328Sadrian int bfs_try0; /* first try count */ 234227328Sadrian uint8_t bfs_ctsrate0; /* Non-zero - use this as ctsrate */ 235227328Sadrian int bfs_keyix; /* crypto key index */ 236227328Sadrian int bfs_txpower; /* tx power */ 237227328Sadrian int bfs_txantenna; /* TX antenna config */ 238227328Sadrian enum ieee80211_protmode bfs_protmode; 239227328Sadrian HAL_11N_RATE_SERIES bfs_rc11n[ATH_RC_NUM]; /* 11n TX series */ 240227328Sadrian int bfs_ctsrate; /* CTS rate */ 241227328Sadrian int bfs_ctsduration; /* CTS duration (pre-11n NICs) */ 242227328Sadrian struct ath_rc_series bfs_rc[ATH_RC_NUM]; /* non-11n TX series */ 243227328Sadrian } bf_state; 244116743Ssam}; 245227344Sadriantypedef TAILQ_HEAD(ath_bufhead_s, ath_buf) ath_bufhead; 246116743Ssam 247186904Ssam#define ATH_BUF_BUSY 0x00000002 /* (tx) desc owned by h/w */ 248186904Ssam 249138570Ssam/* 250138570Ssam * DMA state for tx/rx descriptors. 251138570Ssam */ 252138570Ssamstruct ath_descdma { 253138570Ssam const char* dd_name; 254138570Ssam struct ath_desc *dd_desc; /* descriptors */ 255138570Ssam bus_addr_t dd_desc_paddr; /* physical addr of dd_desc */ 256158298Ssam bus_size_t dd_desc_len; /* size of dd_desc */ 257138570Ssam bus_dma_segment_t dd_dseg; 258138570Ssam bus_dma_tag_t dd_dmat; /* bus DMA tag */ 259138570Ssam bus_dmamap_t dd_dmamap; /* DMA map for descriptors */ 260138570Ssam struct ath_buf *dd_bufptr; /* associated buffers */ 261138570Ssam}; 262138570Ssam 263138570Ssam/* 264138570Ssam * Data transmit queue state. One of these exists for each 265138570Ssam * hardware transmit queue. Packets sent to us from above 266138570Ssam * are assigned to queues based on their priority. Not all 267138570Ssam * devices support a complete set of hardware transmit queues. 268138570Ssam * For those devices the array sc_ac2q will map multiple 269138570Ssam * priorities to fewer hardware queues (typically all to one 270138570Ssam * hardware queue). 271138570Ssam */ 272138570Ssamstruct ath_txq { 273227328Sadrian struct ath_softc *axq_softc; /* Needed for scheduling */ 274138570Ssam u_int axq_qnum; /* hardware q number */ 275178354Ssam#define ATH_TXQ_SWQ (HAL_NUM_TX_QUEUES+1) /* qnum for s/w only queue */ 276190579Ssam u_int axq_ac; /* WME AC */ 277186904Ssam u_int axq_flags; 278186904Ssam#define ATH_TXQ_PUTPENDING 0x0001 /* ath_hal_puttxbuf pending */ 279156073Ssam u_int axq_depth; /* queue depth (stat only) */ 280227328Sadrian u_int axq_aggr_depth; /* how many aggregates are queued */ 281138570Ssam u_int axq_intrcnt; /* interrupt count */ 282138570Ssam u_int32_t *axq_link; /* link ptr in last TX desc */ 283227344Sadrian TAILQ_HEAD(axq_q_s, ath_buf) axq_q; /* transmit queue */ 284138570Ssam struct mtx axq_lock; /* lock on q and link */ 285155482Ssam char axq_name[12]; /* e.g. "ath0_txq4" */ 286227344Sadrian 287227328Sadrian /* Per-TID traffic queue for software -> hardware TX */ 288227328Sadrian TAILQ_HEAD(axq_t_s,ath_tid) axq_tidq; 289138570Ssam}; 290138570Ssam 291227328Sadrian#define ATH_NODE_LOCK(_an) mtx_lock(&(_an)->an_mtx) 292227328Sadrian#define ATH_NODE_UNLOCK(_an) mtx_unlock(&(_an)->an_mtx) 293227328Sadrian#define ATH_NODE_LOCK_ASSERT(_an) mtx_assert(&(_an)->an_mtx, MA_OWNED) 294227328Sadrian 295155482Ssam#define ATH_TXQ_LOCK_INIT(_sc, _tq) do { \ 296155482Ssam snprintf((_tq)->axq_name, sizeof((_tq)->axq_name), "%s_txq%u", \ 297155482Ssam device_get_nameunit((_sc)->sc_dev), (_tq)->axq_qnum); \ 298167252Ssam mtx_init(&(_tq)->axq_lock, (_tq)->axq_name, NULL, MTX_DEF); \ 299161425Simp} while (0) 300138570Ssam#define ATH_TXQ_LOCK_DESTROY(_tq) mtx_destroy(&(_tq)->axq_lock) 301138570Ssam#define ATH_TXQ_LOCK(_tq) mtx_lock(&(_tq)->axq_lock) 302138570Ssam#define ATH_TXQ_UNLOCK(_tq) mtx_unlock(&(_tq)->axq_lock) 303138570Ssam#define ATH_TXQ_LOCK_ASSERT(_tq) mtx_assert(&(_tq)->axq_lock, MA_OWNED) 304227328Sadrian#define ATH_TXQ_IS_LOCKED(_tq) mtx_owned(&(_tq)->axq_lock) 305138570Ssam 306227344Sadrian#define ATH_TXQ_INSERT_HEAD(_tq, _elm, _field) do { \ 307227344Sadrian TAILQ_INSERT_HEAD(&(_tq)->axq_q, (_elm), _field); \ 308227344Sadrian (_tq)->axq_depth++; \ 309227344Sadrian} while (0) 310138570Ssam#define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \ 311227344Sadrian TAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \ 312138570Ssam (_tq)->axq_depth++; \ 313138570Ssam} while (0) 314227344Sadrian#define ATH_TXQ_REMOVE(_tq, _elm, _field) do { \ 315227344Sadrian TAILQ_REMOVE(&(_tq)->axq_q, _elm, _field); \ 316138570Ssam (_tq)->axq_depth--; \ 317138570Ssam} while (0) 318227344Sadrian#define ATH_TXQ_LAST(_tq, _field) TAILQ_LAST(&(_tq)->axq_q, _field) 319138570Ssam 320178354Ssamstruct ath_vap { 321178354Ssam struct ieee80211vap av_vap; /* base class */ 322178354Ssam int av_bslot; /* beacon slot index */ 323178354Ssam struct ath_buf *av_bcbuf; /* beacon buffer */ 324178354Ssam struct ieee80211_beacon_offsets av_boff;/* dynamic update state */ 325178354Ssam struct ath_txq av_mcastq; /* buffered mcast s/w queue */ 326178354Ssam 327178354Ssam void (*av_recv_mgmt)(struct ieee80211_node *, 328192468Ssam struct mbuf *, int, int, int); 329178354Ssam int (*av_newstate)(struct ieee80211vap *, 330178354Ssam enum ieee80211_state, int); 331178354Ssam void (*av_bmiss)(struct ieee80211vap *); 332178354Ssam}; 333178354Ssam#define ATH_VAP(vap) ((struct ath_vap *)(vap)) 334178354Ssam 335155491Ssamstruct taskqueue; 336155486Ssamstruct ath_tx99; 337155486Ssam 338227328Sadrian/* 339227328Sadrian * Whether to reset the TX/RX queue with or without 340227328Sadrian * a queue flush. 341227328Sadrian */ 342227328Sadriantypedef enum { 343227328Sadrian ATH_RESET_DEFAULT = 0, 344227328Sadrian ATH_RESET_NOLOSS = 1, 345227328Sadrian ATH_RESET_FULL = 2, 346227328Sadrian} ATH_RESET_TYPE; 347227328Sadrian 348116743Ssamstruct ath_softc { 349147256Sbrooks struct ifnet *sc_ifp; /* interface common */ 350138570Ssam struct ath_stats sc_stats; /* interface statistics */ 351227328Sadrian struct ath_tx_aggr_stats sc_aggr_stats; 352138570Ssam int sc_debug; 353178354Ssam int sc_nvaps; /* # vaps */ 354178354Ssam int sc_nstavaps; /* # station vaps */ 355195807Ssam int sc_nmeshvaps; /* # mbss vaps */ 356178354Ssam u_int8_t sc_hwbssidmask[IEEE80211_ADDR_LEN]; 357178354Ssam u_int8_t sc_nbssid0; /* # vap's using base mac */ 358178354Ssam uint32_t sc_bssidmask; /* bssid mask */ 359178354Ssam 360227328Sadrian void (*sc_node_cleanup)(struct ieee80211_node *); 361138570Ssam void (*sc_node_free)(struct ieee80211_node *); 362116743Ssam device_t sc_dev; 363159290Ssam HAL_BUS_TAG sc_st; /* bus space tag */ 364159290Ssam HAL_BUS_HANDLE sc_sh; /* bus space handle */ 365116743Ssam bus_dma_tag_t sc_dmat; /* bus DMA tag */ 366116743Ssam struct mtx sc_mtx; /* master lock (recursive) */ 367227328Sadrian struct mtx sc_pcu_mtx; /* PCU access mutex */ 368227328Sadrian char sc_pcu_mtx_name[32]; 369155491Ssam struct taskqueue *sc_tq; /* private task queue */ 370116743Ssam struct ath_hal *sc_ah; /* Atheros HAL */ 371138570Ssam struct ath_ratectrl *sc_rc; /* tx rate control support */ 372155486Ssam struct ath_tx99 *sc_tx99; /* tx99 adjunct state */ 373138570Ssam void (*sc_setdefantenna)(struct ath_softc *, u_int); 374178354Ssam unsigned int sc_invalid : 1,/* disable hardware accesses */ 375178354Ssam sc_mrretry : 1,/* multi-rate retry support */ 376178354Ssam sc_softled : 1,/* enable LED gpio status */ 377228891Sadrian sc_hardled : 1,/* enable MAC LED status */ 378178354Ssam sc_splitmic : 1,/* split TKIP MIC keys */ 379178354Ssam sc_needmib : 1,/* enable MIB stats intr */ 380178354Ssam sc_diversity: 1,/* enable rx diversity */ 381178354Ssam sc_hasveol : 1,/* tx VEOL support */ 382178354Ssam sc_ledstate : 1,/* LED on/off state */ 383178354Ssam sc_blinking : 1,/* LED blink operation active */ 384178354Ssam sc_mcastkey : 1,/* mcast key cache search */ 385178354Ssam sc_scanning : 1,/* scanning active */ 386155496Ssam sc_syncbeacon:1,/* sync/resync beacon timers */ 387178354Ssam sc_hasclrkey: 1,/* CLR key supported */ 388165571Ssam sc_xchanmode: 1,/* extended channel mode */ 389170530Ssam sc_outdoor : 1,/* outdoor operation */ 390178354Ssam sc_dturbo : 1,/* dynamic turbo in use */ 391178354Ssam sc_hasbmask : 1,/* bssid mask support */ 392195618Srpaulo sc_hasbmatch: 1,/* bssid match disable support*/ 393178354Ssam sc_hastsfadd: 1,/* tsf adjust support */ 394178354Ssam sc_beacons : 1,/* beacons running */ 395178354Ssam sc_swbmiss : 1,/* sta mode using sw bmiss */ 396178354Ssam sc_stagbeacons:1,/* use staggered beacons */ 397179401Ssam sc_wmetkipmic:1,/* can do WME+TKIP MIC */ 398185744Ssam sc_resume_up: 1,/* on resume, start all vaps */ 399186904Ssam sc_tdma : 1,/* TDMA in use */ 400189380Ssam sc_setcca : 1,/* set/clr CCA with TDMA */ 401220324Sadrian sc_resetcal : 1,/* reset cal state next trip */ 402224588Sadrian sc_rxslink : 1,/* do self-linked final descriptor */ 403225444Sadrian sc_rxtsf32 : 1;/* RX dec TSF is 32 bits */ 404178751Ssam uint32_t sc_eerd; /* regdomain from EEPROM */ 405178751Ssam uint32_t sc_eecc; /* country code from EEPROM */ 406116743Ssam /* rate tables */ 407188783Ssam const HAL_RATE_TABLE *sc_rates[IEEE80211_MODE_MAX]; 408116743Ssam const HAL_RATE_TABLE *sc_currates; /* current rate table */ 409116743Ssam enum ieee80211_phymode sc_curmode; /* current phy mode */ 410155490Ssam HAL_OPMODE sc_opmode; /* current operating mode */ 411138570Ssam u_int16_t sc_curtxpow; /* current tx power limit */ 412170530Ssam u_int16_t sc_curaid; /* current association id */ 413187831Ssam struct ieee80211_channel *sc_curchan; /* current installed channel */ 414170530Ssam u_int8_t sc_curbssid[IEEE80211_ADDR_LEN]; 415116743Ssam u_int8_t sc_rixmap[256]; /* IEEE to h/w rate table ix */ 416140432Ssam struct { 417140432Ssam u_int8_t ieeerate; /* IEEE rate */ 418140761Ssam u_int8_t rxflags; /* radiotap rx flags */ 419140761Ssam u_int8_t txflags; /* radiotap tx flags */ 420140432Ssam u_int16_t ledon; /* softled on time */ 421140432Ssam u_int16_t ledoff; /* softled off time */ 422140432Ssam } sc_hwmap[32]; /* h/w rate ix mappings */ 423138570Ssam u_int8_t sc_protrix; /* protection rate index */ 424170530Ssam u_int8_t sc_lastdatarix; /* last data frame rate index */ 425155483Ssam u_int sc_mcastrate; /* ieee rate for mcastrateix */ 426170530Ssam u_int sc_fftxqmin; /* min frames before staging */ 427170530Ssam u_int sc_fftxqmax; /* max frames before drop */ 428138570Ssam u_int sc_txantenna; /* tx antenna (fixed or auto) */ 429227346Sadrian 430116743Ssam HAL_INT sc_imask; /* interrupt mask copy */ 431227651Sadrian 432227346Sadrian /* 433227346Sadrian * These are modified in the interrupt handler as well as 434227346Sadrian * the task queues and other contexts. Thus these must be 435227346Sadrian * protected by a mutex, or they could clash. 436227346Sadrian * 437227346Sadrian * For now, access to these is behind the ATH_LOCK, 438227346Sadrian * just to save time. 439227346Sadrian */ 440227346Sadrian uint32_t sc_txq_active; /* bitmap of active TXQs */ 441227346Sadrian uint32_t sc_kickpcu; /* whether to kick the PCU */ 442227651Sadrian uint32_t sc_rxproc_cnt; /* In RX processing */ 443227651Sadrian uint32_t sc_txproc_cnt; /* In TX processing */ 444227651Sadrian uint32_t sc_txstart_cnt; /* In TX output (raw/start) */ 445227651Sadrian uint32_t sc_inreset_cnt; /* In active reset/chanchange */ 446227651Sadrian uint32_t sc_txrx_cnt; /* refcount on stop/start'ing TX */ 447227651Sadrian uint32_t sc_intr_cnt; /* refcount on interrupt handling */ 448227346Sadrian 449138570Ssam u_int sc_keymax; /* size of key cache */ 450147057Ssam u_int8_t sc_keymap[ATH_KEYBYTES];/* key use bit map */ 451116743Ssam 452228891Sadrian /* 453228891Sadrian * Software based LED blinking 454228891Sadrian */ 455140432Ssam u_int sc_ledpin; /* GPIO pin for driving LED */ 456140432Ssam u_int sc_ledon; /* pin setting for LED on */ 457140432Ssam u_int sc_ledidle; /* idle polling interval */ 458140432Ssam int sc_ledevent; /* time of last LED event */ 459184368Ssam u_int8_t sc_txrix; /* current tx rate for LED */ 460140432Ssam u_int16_t sc_ledoff; /* off time for current blink */ 461140432Ssam struct callout sc_ledtimer; /* led off timer */ 462138570Ssam 463228891Sadrian /* 464228891Sadrian * Hardware based LED blinking 465228891Sadrian */ 466228891Sadrian int sc_led_pwr_pin; /* MAC power LED GPIO pin */ 467228891Sadrian int sc_led_net_pin; /* MAC network LED GPIO pin */ 468228891Sadrian 469155515Ssam u_int sc_rfsilentpin; /* GPIO pin for rfkill int */ 470155515Ssam u_int sc_rfsilentpol; /* pin setting for rfkill on */ 471155515Ssam 472178354Ssam struct ath_descdma sc_rxdma; /* RX descriptors */ 473138570Ssam ath_bufhead sc_rxbuf; /* receive buffer */ 474170530Ssam struct mbuf *sc_rxpending; /* pending receive data */ 475116743Ssam u_int32_t *sc_rxlink; /* link ptr in last RX desc */ 476116743Ssam struct task sc_rxtask; /* rx int processing */ 477138570Ssam u_int8_t sc_defant; /* current default antenna */ 478138570Ssam u_int8_t sc_rxotherant; /* rx's on non-default antenna*/ 479155492Ssam u_int64_t sc_lastrx; /* tsf at last rx'd frame */ 480192468Ssam struct ath_rx_status *sc_lastrs; /* h/w status of last rx */ 481192468Ssam struct ath_rx_radiotap_header sc_rx_th; 482192468Ssam int sc_rx_th_len; 483192468Ssam u_int sc_monpass; /* frames to pass in mon.mode */ 484116743Ssam 485138570Ssam struct ath_descdma sc_txdma; /* TX descriptors */ 486138570Ssam ath_bufhead sc_txbuf; /* transmit buffer */ 487138570Ssam struct mtx sc_txbuflock; /* txbuf lock */ 488155482Ssam char sc_txname[12]; /* e.g. "ath0_buf" */ 489138570Ssam u_int sc_txqsetup; /* h/w queues setup */ 490138570Ssam u_int sc_txintrperiod;/* tx interrupt batching */ 491138570Ssam struct ath_txq sc_txq[HAL_NUM_TX_QUEUES]; 492138570Ssam struct ath_txq *sc_ac2q[5]; /* WME AC -> h/w q map */ 493116743Ssam struct task sc_txtask; /* tx int processing */ 494233673Sadrian struct task sc_txqtask; /* tx proc processing */ 495189605Ssam int sc_wd_timer; /* count down for wd timer */ 496189605Ssam struct callout sc_wd_ch; /* tx watchdog timer */ 497192468Ssam struct ath_tx_radiotap_header sc_tx_th; 498192468Ssam int sc_tx_th_len; 499116743Ssam 500138570Ssam struct ath_descdma sc_bdma; /* beacon descriptors */ 501138570Ssam ath_bufhead sc_bbuf; /* beacon buffers */ 502116743Ssam u_int sc_bhalq; /* HAL q for outgoing beacons */ 503138570Ssam u_int sc_bmisscount; /* missed beacon transmits */ 504138570Ssam u_int32_t sc_ant_tx[8]; /* recent tx frames/antenna */ 505138570Ssam struct ath_txq *sc_cabq; /* tx q for cab frames */ 506116743Ssam struct task sc_bmisstask; /* bmiss int processing */ 507138570Ssam struct task sc_bstucktask; /* stuck beacon processing */ 508232163Sadrian struct task sc_resettask; /* interface reset task */ 509138570Ssam enum { 510138570Ssam OK, /* no change needed */ 511138570Ssam UPDATE, /* update pending */ 512138570Ssam COMMIT /* beacon sent, commit change */ 513138570Ssam } sc_updateslot; /* slot time update fsm */ 514178354Ssam int sc_slotupdate; /* slot to advance fsm */ 515178354Ssam struct ieee80211vap *sc_bslot[ATH_BCBUF]; 516178354Ssam int sc_nbcnvaps; /* # vaps with beacons */ 517116743Ssam 518116743Ssam struct callout sc_cal_ch; /* callout handle for cals */ 519185744Ssam int sc_lastlongcal; /* last long cal completed */ 520185744Ssam int sc_lastcalreset;/* last cal reset done */ 521217684Sadrian int sc_lastani; /* last ANI poll */ 522217684Sadrian int sc_lastshortcal; /* last short calibration */ 523217684Sadrian HAL_BOOL sc_doresetcal; /* Yes, we're doing a reset cal atm */ 524155485Ssam HAL_NODE_STATS sc_halstats; /* station-mode rssi stats */ 525186904Ssam u_int sc_tdmadbaprep; /* TDMA DBA prep time */ 526186904Ssam u_int sc_tdmaswbaprep;/* TDMA SWBA prep time */ 527186904Ssam u_int sc_tdmaswba; /* TDMA SWBA counter */ 528186904Ssam u_int32_t sc_tdmabintval; /* TDMA beacon interval (TU) */ 529186904Ssam u_int32_t sc_tdmaguard; /* TDMA guard time (usec) */ 530186904Ssam u_int sc_tdmaslotlen; /* TDMA slot length (usec) */ 531186904Ssam u_int32_t sc_avgtsfdeltap;/* TDMA slot adjust (+) */ 532186904Ssam u_int32_t sc_avgtsfdeltam;/* TDMA slot adjust (-) */ 533217624Sadrian uint16_t *sc_eepromdata; /* Local eeprom data, if AR9100 */ 534218151Sadrian int sc_txchainmask; /* currently configured TX chainmask */ 535218151Sadrian int sc_rxchainmask; /* currently configured RX chainmask */ 536233967Sadrian int sc_rts_aggr_limit; /* TX limit on RTS aggregates */ 537222585Sadrian 538232764Sadrian /* Queue limits */ 539232764Sadrian 540227328Sadrian /* 541232764Sadrian * To avoid queue starvation in congested conditions, 542232764Sadrian * these parameters tune the maximum number of frames 543232764Sadrian * queued to the data/mcastq before they're dropped. 544232764Sadrian * 545232764Sadrian * This is to prevent: 546232764Sadrian * + a single destination overwhelming everything, including 547232764Sadrian * management/multicast frames; 548232764Sadrian * + multicast frames overwhelming everything (when the 549232764Sadrian * air is sufficiently busy that cabq can't drain.) 550232764Sadrian * 551232764Sadrian * These implement: 552232764Sadrian * + data_minfree is the maximum number of free buffers 553232764Sadrian * overall to successfully allow a data frame. 554232764Sadrian * 555232794Sadrian * + mcastq_maxdepth is the maximum depth allowed of the cabq. 556232764Sadrian */ 557232764Sadrian int sc_txq_data_minfree; 558232764Sadrian int sc_txq_mcastq_maxdepth; 559232764Sadrian 560232764Sadrian /* 561227328Sadrian * Aggregation twiddles 562227328Sadrian * 563227328Sadrian * hwq_limit: how busy to keep the hardware queue - don't schedule 564227328Sadrian * further packets to the hardware, regardless of the TID 565227328Sadrian * tid_hwq_lo: how low the per-TID hwq count has to be before the 566227328Sadrian * TID will be scheduled again 567227328Sadrian * tid_hwq_hi: how many frames to queue to the HWQ before the TID 568227328Sadrian * stops being scheduled. 569227328Sadrian */ 570227328Sadrian int sc_hwq_limit; 571227328Sadrian int sc_tid_hwq_lo; 572227328Sadrian int sc_tid_hwq_hi; 573227328Sadrian 574222585Sadrian /* DFS related state */ 575222585Sadrian void *sc_dfs; /* Used by an optional DFS module */ 576222668Sadrian int sc_dodfs; /* Whether to enable DFS rx filter bits */ 577222585Sadrian struct task sc_dfstask; /* DFS processing task */ 578227328Sadrian 579227328Sadrian /* TX AMPDU handling */ 580227328Sadrian int (*sc_addba_request)(struct ieee80211_node *, 581227328Sadrian struct ieee80211_tx_ampdu *, int, int, int); 582227328Sadrian int (*sc_addba_response)(struct ieee80211_node *, 583227328Sadrian struct ieee80211_tx_ampdu *, int, int, int); 584227328Sadrian void (*sc_addba_stop)(struct ieee80211_node *, 585227328Sadrian struct ieee80211_tx_ampdu *); 586227328Sadrian void (*sc_addba_response_timeout) 587227328Sadrian (struct ieee80211_node *, 588227328Sadrian struct ieee80211_tx_ampdu *); 589227328Sadrian void (*sc_bar_response)(struct ieee80211_node *ni, 590227328Sadrian struct ieee80211_tx_ampdu *tap, 591227328Sadrian int status); 592116743Ssam}; 593116743Ssam 594121100Ssam#define ATH_LOCK_INIT(_sc) \ 595121100Ssam mtx_init(&(_sc)->sc_mtx, device_get_nameunit((_sc)->sc_dev), \ 596167252Ssam NULL, MTX_DEF | MTX_RECURSE) 597121100Ssam#define ATH_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_mtx) 598121100Ssam#define ATH_LOCK(_sc) mtx_lock(&(_sc)->sc_mtx) 599121100Ssam#define ATH_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_mtx) 600121100Ssam#define ATH_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->sc_mtx, MA_OWNED) 601227651Sadrian#define ATH_UNLOCK_ASSERT(_sc) mtx_assert(&(_sc)->sc_mtx, MA_NOTOWNED) 602121100Ssam 603227328Sadrian/* 604227328Sadrian * The PCU lock is non-recursive and should be treated as a spinlock. 605227328Sadrian * Although currently the interrupt code is run in netisr context and 606227328Sadrian * doesn't require this, this may change in the future. 607227328Sadrian * Please keep this in mind when protecting certain code paths 608227328Sadrian * with the PCU lock. 609227328Sadrian * 610227328Sadrian * The PCU lock is used to serialise access to the PCU so things such 611227328Sadrian * as TX, RX, state change (eg channel change), channel reset and updates 612227328Sadrian * from interrupt context (eg kickpcu, txqactive bits) do not clash. 613227328Sadrian * 614227328Sadrian * Although the current single-thread taskqueue mechanism protects the 615227328Sadrian * majority of these situations by simply serialising them, there are 616227328Sadrian * a few others which occur at the same time. These include the TX path 617227328Sadrian * (which only acquires ATH_LOCK when recycling buffers to the free list), 618227328Sadrian * ath_set_channel, the channel scanning API and perhaps quite a bit more. 619227328Sadrian */ 620227328Sadrian#define ATH_PCU_LOCK_INIT(_sc) do {\ 621227328Sadrian snprintf((_sc)->sc_pcu_mtx_name, \ 622227328Sadrian sizeof((_sc)->sc_pcu_mtx_name), \ 623227328Sadrian "%s PCU lock", \ 624227328Sadrian device_get_nameunit((_sc)->sc_dev)); \ 625227328Sadrian mtx_init(&(_sc)->sc_pcu_mtx, (_sc)->sc_pcu_mtx_name, \ 626227328Sadrian NULL, MTX_DEF); \ 627227328Sadrian } while (0) 628227328Sadrian#define ATH_PCU_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_pcu_mtx) 629227328Sadrian#define ATH_PCU_LOCK(_sc) mtx_lock(&(_sc)->sc_pcu_mtx) 630227328Sadrian#define ATH_PCU_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_pcu_mtx) 631227328Sadrian#define ATH_PCU_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->sc_pcu_mtx, \ 632227328Sadrian MA_OWNED) 633227651Sadrian#define ATH_PCU_UNLOCK_ASSERT(_sc) mtx_assert(&(_sc)->sc_pcu_mtx, \ 634227651Sadrian MA_NOTOWNED) 635227328Sadrian 636138570Ssam#define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i)) 637138570Ssam 638155482Ssam#define ATH_TXBUF_LOCK_INIT(_sc) do { \ 639155482Ssam snprintf((_sc)->sc_txname, sizeof((_sc)->sc_txname), "%s_buf", \ 640155482Ssam device_get_nameunit((_sc)->sc_dev)); \ 641167252Ssam mtx_init(&(_sc)->sc_txbuflock, (_sc)->sc_txname, NULL, MTX_DEF); \ 642155482Ssam} while (0) 643121100Ssam#define ATH_TXBUF_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_txbuflock) 644121100Ssam#define ATH_TXBUF_LOCK(_sc) mtx_lock(&(_sc)->sc_txbuflock) 645121100Ssam#define ATH_TXBUF_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_txbuflock) 646121100Ssam#define ATH_TXBUF_LOCK_ASSERT(_sc) \ 647121100Ssam mtx_assert(&(_sc)->sc_txbuflock, MA_OWNED) 648121100Ssam 649116743Ssamint ath_attach(u_int16_t, struct ath_softc *); 650116743Ssamint ath_detach(struct ath_softc *); 651116743Ssamvoid ath_resume(struct ath_softc *); 652116743Ssamvoid ath_suspend(struct ath_softc *); 653116743Ssamvoid ath_shutdown(struct ath_softc *); 654116743Ssamvoid ath_intr(void *); 655116743Ssam 656116743Ssam/* 657116743Ssam * HAL definitions to comply with local coding convention. 658116743Ssam */ 659138570Ssam#define ath_hal_detach(_ah) \ 660138570Ssam ((*(_ah)->ah_detach)((_ah))) 661116743Ssam#define ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \ 662116743Ssam ((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus))) 663186904Ssam#define ath_hal_macversion(_ah) \ 664186904Ssam (((_ah)->ah_macVersion << 4) | ((_ah)->ah_macRev)) 665116743Ssam#define ath_hal_getratetable(_ah, _mode) \ 666116743Ssam ((*(_ah)->ah_getRateTable)((_ah), (_mode))) 667116743Ssam#define ath_hal_getmac(_ah, _mac) \ 668116743Ssam ((*(_ah)->ah_getMacAddress)((_ah), (_mac))) 669138570Ssam#define ath_hal_setmac(_ah, _mac) \ 670138570Ssam ((*(_ah)->ah_setMacAddress)((_ah), (_mac))) 671178354Ssam#define ath_hal_getbssidmask(_ah, _mask) \ 672178354Ssam ((*(_ah)->ah_getBssIdMask)((_ah), (_mask))) 673178354Ssam#define ath_hal_setbssidmask(_ah, _mask) \ 674178354Ssam ((*(_ah)->ah_setBssIdMask)((_ah), (_mask))) 675116743Ssam#define ath_hal_intrset(_ah, _mask) \ 676116743Ssam ((*(_ah)->ah_setInterrupts)((_ah), (_mask))) 677116743Ssam#define ath_hal_intrget(_ah) \ 678116743Ssam ((*(_ah)->ah_getInterrupts)((_ah))) 679116743Ssam#define ath_hal_intrpend(_ah) \ 680116743Ssam ((*(_ah)->ah_isInterruptPending)((_ah))) 681116743Ssam#define ath_hal_getisr(_ah, _pmask) \ 682116743Ssam ((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask))) 683116743Ssam#define ath_hal_updatetxtriglevel(_ah, _inc) \ 684116743Ssam ((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc))) 685155515Ssam#define ath_hal_setpower(_ah, _mode) \ 686155515Ssam ((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE)) 687138570Ssam#define ath_hal_keycachesize(_ah) \ 688138570Ssam ((*(_ah)->ah_getKeyCacheSize)((_ah))) 689116743Ssam#define ath_hal_keyreset(_ah, _ix) \ 690116743Ssam ((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix))) 691138570Ssam#define ath_hal_keyset(_ah, _ix, _pk, _mac) \ 692138570Ssam ((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE)) 693116743Ssam#define ath_hal_keyisvalid(_ah, _ix) \ 694116743Ssam (((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix)))) 695116743Ssam#define ath_hal_keysetmac(_ah, _ix, _mac) \ 696116743Ssam ((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac))) 697116743Ssam#define ath_hal_getrxfilter(_ah) \ 698116743Ssam ((*(_ah)->ah_getRxFilter)((_ah))) 699116743Ssam#define ath_hal_setrxfilter(_ah, _filter) \ 700116743Ssam ((*(_ah)->ah_setRxFilter)((_ah), (_filter))) 701116743Ssam#define ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \ 702116743Ssam ((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1))) 703116743Ssam#define ath_hal_waitforbeacon(_ah, _bf) \ 704116743Ssam ((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr)) 705116743Ssam#define ath_hal_putrxbuf(_ah, _bufaddr) \ 706116743Ssam ((*(_ah)->ah_setRxDP)((_ah), (_bufaddr))) 707186904Ssam/* NB: common across all chips */ 708186904Ssam#define AR_TSF_L32 0x804c /* MAC local clock lower 32 bits */ 709116743Ssam#define ath_hal_gettsf32(_ah) \ 710186904Ssam OS_REG_READ(_ah, AR_TSF_L32) 711116743Ssam#define ath_hal_gettsf64(_ah) \ 712116743Ssam ((*(_ah)->ah_getTsf64)((_ah))) 713116743Ssam#define ath_hal_resettsf(_ah) \ 714116743Ssam ((*(_ah)->ah_resetTsf)((_ah))) 715116743Ssam#define ath_hal_rxena(_ah) \ 716116743Ssam ((*(_ah)->ah_enableReceive)((_ah))) 717116743Ssam#define ath_hal_puttxbuf(_ah, _q, _bufaddr) \ 718116743Ssam ((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr))) 719116743Ssam#define ath_hal_gettxbuf(_ah, _q) \ 720116743Ssam ((*(_ah)->ah_getTxDP)((_ah), (_q))) 721138570Ssam#define ath_hal_numtxpending(_ah, _q) \ 722138570Ssam ((*(_ah)->ah_numTxPending)((_ah), (_q))) 723116743Ssam#define ath_hal_getrxbuf(_ah) \ 724116743Ssam ((*(_ah)->ah_getRxDP)((_ah))) 725116743Ssam#define ath_hal_txstart(_ah, _q) \ 726116743Ssam ((*(_ah)->ah_startTxDma)((_ah), (_q))) 727116743Ssam#define ath_hal_setchannel(_ah, _chan) \ 728116743Ssam ((*(_ah)->ah_setChannel)((_ah), (_chan))) 729155515Ssam#define ath_hal_calibrate(_ah, _chan, _iqcal) \ 730155515Ssam ((*(_ah)->ah_perCalibration)((_ah), (_chan), (_iqcal))) 731185744Ssam#define ath_hal_calibrateN(_ah, _chan, _lcal, _isdone) \ 732185744Ssam ((*(_ah)->ah_perCalibrationN)((_ah), (_chan), 0x1, (_lcal), (_isdone))) 733185744Ssam#define ath_hal_calreset(_ah, _chan) \ 734185744Ssam ((*(_ah)->ah_resetCalValid)((_ah), (_chan))) 735116743Ssam#define ath_hal_setledstate(_ah, _state) \ 736116743Ssam ((*(_ah)->ah_setLedState)((_ah), (_state))) 737138570Ssam#define ath_hal_beaconinit(_ah, _nextb, _bperiod) \ 738138570Ssam ((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod))) 739116743Ssam#define ath_hal_beaconreset(_ah) \ 740116743Ssam ((*(_ah)->ah_resetStationBeaconTimers)((_ah))) 741186904Ssam#define ath_hal_beaconsettimers(_ah, _bt) \ 742186904Ssam ((*(_ah)->ah_setBeaconTimers)((_ah), (_bt))) 743138570Ssam#define ath_hal_beacontimers(_ah, _bs) \ 744138570Ssam ((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs))) 745225444Sadrian#define ath_hal_getnexttbtt(_ah) \ 746225444Sadrian ((*(_ah)->ah_getNextTBTT)((_ah))) 747116743Ssam#define ath_hal_setassocid(_ah, _bss, _associd) \ 748138570Ssam ((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd))) 749138570Ssam#define ath_hal_phydisable(_ah) \ 750138570Ssam ((*(_ah)->ah_phyDisable)((_ah))) 751138570Ssam#define ath_hal_setopmode(_ah) \ 752138570Ssam ((*(_ah)->ah_setPCUConfig)((_ah))) 753116743Ssam#define ath_hal_stoptxdma(_ah, _qnum) \ 754116743Ssam ((*(_ah)->ah_stopTxDma)((_ah), (_qnum))) 755116743Ssam#define ath_hal_stoppcurecv(_ah) \ 756116743Ssam ((*(_ah)->ah_stopPcuReceive)((_ah))) 757116743Ssam#define ath_hal_startpcurecv(_ah) \ 758116743Ssam ((*(_ah)->ah_startPcuReceive)((_ah))) 759116743Ssam#define ath_hal_stopdmarecv(_ah) \ 760116743Ssam ((*(_ah)->ah_stopDmaReceive)((_ah))) 761138570Ssam#define ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \ 762138570Ssam ((*(_ah)->ah_getDiagState)((_ah), (_id), \ 763138570Ssam (_indata), (_insize), (_outdata), (_outsize))) 764155732Ssam#define ath_hal_getfatalstate(_ah, _outdata, _outsize) \ 765170530Ssam ath_hal_getdiagstate(_ah, 29, NULL, 0, (_outdata), _outsize) 766116743Ssam#define ath_hal_setuptxqueue(_ah, _type, _irq) \ 767116743Ssam ((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq))) 768116743Ssam#define ath_hal_resettxqueue(_ah, _q) \ 769116743Ssam ((*(_ah)->ah_resetTxQueue)((_ah), (_q))) 770116743Ssam#define ath_hal_releasetxqueue(_ah, _q) \ 771116743Ssam ((*(_ah)->ah_releaseTxQueue)((_ah), (_q))) 772138570Ssam#define ath_hal_gettxqueueprops(_ah, _q, _qi) \ 773138570Ssam ((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi))) 774138570Ssam#define ath_hal_settxqueueprops(_ah, _q, _qi) \ 775138570Ssam ((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi))) 776186904Ssam/* NB: common across all chips */ 777186904Ssam#define AR_Q_TXE 0x0840 /* MAC Transmit Queue enable */ 778186904Ssam#define ath_hal_txqenabled(_ah, _qnum) \ 779186904Ssam (OS_REG_READ(_ah, AR_Q_TXE) & (1<<(_qnum))) 780116743Ssam#define ath_hal_getrfgain(_ah) \ 781116743Ssam ((*(_ah)->ah_getRfGain)((_ah))) 782138570Ssam#define ath_hal_getdefantenna(_ah) \ 783138570Ssam ((*(_ah)->ah_getDefAntenna)((_ah))) 784138570Ssam#define ath_hal_setdefantenna(_ah, _ant) \ 785138570Ssam ((*(_ah)->ah_setDefAntenna)((_ah), (_ant))) 786155515Ssam#define ath_hal_rxmonitor(_ah, _arg, _chan) \ 787155515Ssam ((*(_ah)->ah_rxMonitor)((_ah), (_arg), (_chan))) 788217684Sadrian#define ath_hal_ani_poll(_ah, _chan) \ 789217684Sadrian ((*(_ah)->ah_aniPoll)((_ah), (_chan))) 790138570Ssam#define ath_hal_mibevent(_ah, _stats) \ 791138570Ssam ((*(_ah)->ah_procMibEvent)((_ah), (_stats))) 792138570Ssam#define ath_hal_setslottime(_ah, _us) \ 793138570Ssam ((*(_ah)->ah_setSlotTime)((_ah), (_us))) 794138570Ssam#define ath_hal_getslottime(_ah) \ 795138570Ssam ((*(_ah)->ah_getSlotTime)((_ah))) 796138570Ssam#define ath_hal_setacktimeout(_ah, _us) \ 797138570Ssam ((*(_ah)->ah_setAckTimeout)((_ah), (_us))) 798138570Ssam#define ath_hal_getacktimeout(_ah) \ 799138570Ssam ((*(_ah)->ah_getAckTimeout)((_ah))) 800138570Ssam#define ath_hal_setctstimeout(_ah, _us) \ 801138570Ssam ((*(_ah)->ah_setCTSTimeout)((_ah), (_us))) 802138570Ssam#define ath_hal_getctstimeout(_ah) \ 803138570Ssam ((*(_ah)->ah_getCTSTimeout)((_ah))) 804138570Ssam#define ath_hal_getcapability(_ah, _cap, _param, _result) \ 805138570Ssam ((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result))) 806138570Ssam#define ath_hal_setcapability(_ah, _cap, _param, _v, _status) \ 807138570Ssam ((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status))) 808138570Ssam#define ath_hal_ciphersupported(_ah, _cipher) \ 809138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK) 810138570Ssam#define ath_hal_getregdomain(_ah, _prd) \ 811155515Ssam (ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd)) == HAL_OK) 812155489Ssam#define ath_hal_setregdomain(_ah, _rd) \ 813184369Ssam ath_hal_setcapability(_ah, HAL_CAP_REG_DMN, 0, _rd, NULL) 814138570Ssam#define ath_hal_getcountrycode(_ah, _pcc) \ 815138570Ssam (*(_pcc) = (_ah)->ah_countryCode) 816178354Ssam#define ath_hal_gettkipmic(_ah) \ 817178354Ssam (ath_hal_getcapability(_ah, HAL_CAP_TKIP_MIC, 1, NULL) == HAL_OK) 818178354Ssam#define ath_hal_settkipmic(_ah, _v) \ 819178354Ssam ath_hal_setcapability(_ah, HAL_CAP_TKIP_MIC, 1, _v, NULL) 820162410Ssam#define ath_hal_hastkipsplit(_ah) \ 821138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK) 822162410Ssam#define ath_hal_gettkipsplit(_ah) \ 823162410Ssam (ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 1, NULL) == HAL_OK) 824162410Ssam#define ath_hal_settkipsplit(_ah, _v) \ 825162410Ssam ath_hal_setcapability(_ah, HAL_CAP_TKIP_SPLIT, 1, _v, NULL) 826178354Ssam#define ath_hal_haswmetkipmic(_ah) \ 827178354Ssam (ath_hal_getcapability(_ah, HAL_CAP_WME_TKIPMIC, 0, NULL) == HAL_OK) 828138570Ssam#define ath_hal_hwphycounters(_ah) \ 829138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK) 830138570Ssam#define ath_hal_hasdiversity(_ah) \ 831138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK) 832138570Ssam#define ath_hal_getdiversity(_ah) \ 833138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK) 834138570Ssam#define ath_hal_setdiversity(_ah, _v) \ 835138570Ssam ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL) 836166954Ssam#define ath_hal_getantennaswitch(_ah) \ 837166954Ssam ((*(_ah)->ah_getAntennaSwitch)((_ah))) 838166954Ssam#define ath_hal_setantennaswitch(_ah, _v) \ 839166954Ssam ((*(_ah)->ah_setAntennaSwitch)((_ah), (_v))) 840138570Ssam#define ath_hal_getdiag(_ah, _pv) \ 841138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK) 842138570Ssam#define ath_hal_setdiag(_ah, _v) \ 843138570Ssam ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL) 844138570Ssam#define ath_hal_getnumtxqueues(_ah, _pv) \ 845138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK) 846138570Ssam#define ath_hal_hasveol(_ah) \ 847138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK) 848138570Ssam#define ath_hal_hastxpowlimit(_ah) \ 849138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK) 850138570Ssam#define ath_hal_settxpowlimit(_ah, _pow) \ 851138570Ssam ((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow))) 852138570Ssam#define ath_hal_gettxpowlimit(_ah, _ppow) \ 853138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK) 854138570Ssam#define ath_hal_getmaxtxpow(_ah, _ppow) \ 855138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK) 856138570Ssam#define ath_hal_gettpscale(_ah, _scale) \ 857138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK) 858138570Ssam#define ath_hal_settpscale(_ah, _v) \ 859138570Ssam ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL) 860138570Ssam#define ath_hal_hastpc(_ah) \ 861138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK) 862138570Ssam#define ath_hal_gettpc(_ah) \ 863138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK) 864138570Ssam#define ath_hal_settpc(_ah, _v) \ 865138570Ssam ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL) 866138570Ssam#define ath_hal_hasbursting(_ah) \ 867138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK) 868203683Srpaulo#define ath_hal_setmcastkeysearch(_ah, _v) \ 869203683Srpaulo ath_hal_setcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, _v, NULL) 870147057Ssam#define ath_hal_hasmcastkeysearch(_ah) \ 871147057Ssam (ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK) 872147057Ssam#define ath_hal_getmcastkeysearch(_ah) \ 873147057Ssam (ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK) 874170530Ssam#define ath_hal_hasfastframes(_ah) \ 875170530Ssam (ath_hal_getcapability(_ah, HAL_CAP_FASTFRAME, 0, NULL) == HAL_OK) 876178354Ssam#define ath_hal_hasbssidmask(_ah) \ 877178354Ssam (ath_hal_getcapability(_ah, HAL_CAP_BSSIDMASK, 0, NULL) == HAL_OK) 878195114Ssam#define ath_hal_hasbssidmatch(_ah) \ 879195114Ssam (ath_hal_getcapability(_ah, HAL_CAP_BSSIDMATCH, 0, NULL) == HAL_OK) 880178354Ssam#define ath_hal_hastsfadjust(_ah) \ 881178354Ssam (ath_hal_getcapability(_ah, HAL_CAP_TSF_ADJUST, 0, NULL) == HAL_OK) 882178354Ssam#define ath_hal_gettsfadjust(_ah) \ 883178354Ssam (ath_hal_getcapability(_ah, HAL_CAP_TSF_ADJUST, 1, NULL) == HAL_OK) 884178354Ssam#define ath_hal_settsfadjust(_ah, _onoff) \ 885178354Ssam ath_hal_setcapability(_ah, HAL_CAP_TSF_ADJUST, 1, _onoff, NULL) 886155515Ssam#define ath_hal_hasrfsilent(_ah) \ 887155515Ssam (ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 0, NULL) == HAL_OK) 888155515Ssam#define ath_hal_getrfkill(_ah) \ 889155515Ssam (ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 1, NULL) == HAL_OK) 890155515Ssam#define ath_hal_setrfkill(_ah, _onoff) \ 891155515Ssam ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 1, _onoff, NULL) 892155515Ssam#define ath_hal_getrfsilent(_ah, _prfsilent) \ 893155515Ssam (ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 2, _prfsilent) == HAL_OK) 894155515Ssam#define ath_hal_setrfsilent(_ah, _rfsilent) \ 895155515Ssam ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 2, _rfsilent, NULL) 896155515Ssam#define ath_hal_gettpack(_ah, _ptpack) \ 897155515Ssam (ath_hal_getcapability(_ah, HAL_CAP_TPC_ACK, 0, _ptpack) == HAL_OK) 898155515Ssam#define ath_hal_settpack(_ah, _tpack) \ 899155515Ssam ath_hal_setcapability(_ah, HAL_CAP_TPC_ACK, 0, _tpack, NULL) 900155515Ssam#define ath_hal_gettpcts(_ah, _ptpcts) \ 901155515Ssam (ath_hal_getcapability(_ah, HAL_CAP_TPC_CTS, 0, _ptpcts) == HAL_OK) 902155515Ssam#define ath_hal_settpcts(_ah, _tpcts) \ 903155515Ssam ath_hal_setcapability(_ah, HAL_CAP_TPC_CTS, 0, _tpcts, NULL) 904184354Ssam#define ath_hal_hasintmit(_ah) \ 905230493Sadrian (ath_hal_getcapability(_ah, HAL_CAP_INTMIT, \ 906230493Sadrian HAL_CAP_INTMIT_PRESENT, NULL) == HAL_OK) 907184354Ssam#define ath_hal_getintmit(_ah) \ 908230493Sadrian (ath_hal_getcapability(_ah, HAL_CAP_INTMIT, \ 909230493Sadrian HAL_CAP_INTMIT_ENABLE, NULL) == HAL_OK) 910184354Ssam#define ath_hal_setintmit(_ah, _v) \ 911230493Sadrian ath_hal_setcapability(_ah, HAL_CAP_INTMIT, \ 912230493Sadrian HAL_CAP_INTMIT_ENABLE, _v, NULL) 913154140Ssam#define ath_hal_getchannoise(_ah, _c) \ 914154140Ssam ((*(_ah)->ah_getChanNoise)((_ah), (_c))) 915218151Sadrian#define ath_hal_getrxchainmask(_ah, _prxchainmask) \ 916218151Sadrian (ath_hal_getcapability(_ah, HAL_CAP_RX_CHAINMASK, 0, _prxchainmask)) 917218151Sadrian#define ath_hal_gettxchainmask(_ah, _ptxchainmask) \ 918218151Sadrian (ath_hal_getcapability(_ah, HAL_CAP_TX_CHAINMASK, 0, _ptxchainmask)) 919231369Sadrian#define ath_hal_setrxchainmask(_ah, _rx) \ 920231369Sadrian (ath_hal_setcapability(_ah, HAL_CAP_RX_CHAINMASK, 1, _rx, NULL)) 921231369Sadrian#define ath_hal_settxchainmask(_ah, _tx) \ 922231369Sadrian (ath_hal_setcapability(_ah, HAL_CAP_TX_CHAINMASK, 1, _tx, NULL)) 923218490Sadrian#define ath_hal_split4ktrans(_ah) \ 924230493Sadrian (ath_hal_getcapability(_ah, HAL_CAP_SPLIT_4KB_TRANS, \ 925230493Sadrian 0, NULL) == HAL_OK) 926220324Sadrian#define ath_hal_self_linked_final_rxdesc(_ah) \ 927230493Sadrian (ath_hal_getcapability(_ah, HAL_CAP_RXDESC_SELFLINK, \ 928230493Sadrian 0, NULL) == HAL_OK) 929220772Sadrian#define ath_hal_gtxto_supported(_ah) \ 930220772Sadrian (ath_hal_getcapability(_ah, HAL_CAP_GTXTO, 0, NULL) == HAL_OK) 931225444Sadrian#define ath_hal_has_long_rxdesc_tsf(_ah) \ 932230493Sadrian (ath_hal_getcapability(_ah, HAL_CAP_LONG_RXDESC_TSF, \ 933230493Sadrian 0, NULL) == HAL_OK) 934116743Ssam#define ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \ 935116743Ssam ((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq))) 936165185Ssam#define ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext, _rs) \ 937165185Ssam ((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext), 0, (_rs))) 938116743Ssam#define ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \ 939116743Ssam _txr0, _txtr0, _keyix, _ant, _flags, \ 940116743Ssam _rtsrate, _rtsdura) \ 941116743Ssam ((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \ 942116743Ssam (_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \ 943155515Ssam (_flags), (_rtsrate), (_rtsdura), 0, 0, 0)) 944138570Ssam#define ath_hal_setupxtxdesc(_ah, _ds, \ 945116743Ssam _txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \ 946138570Ssam ((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \ 947116743Ssam (_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3))) 948138570Ssam#define ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \ 949138570Ssam ((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0))) 950165185Ssam#define ath_hal_txprocdesc(_ah, _ds, _ts) \ 951165185Ssam ((*(_ah)->ah_procTxDesc)((_ah), (_ds), (_ts))) 952155515Ssam#define ath_hal_gettxintrtxqs(_ah, _txqs) \ 953155515Ssam ((*(_ah)->ah_getTxIntrQueue)((_ah), (_txqs))) 954217627Sadrian#define ath_hal_gettxcompletionrates(_ah, _ds, _rates, _tries) \ 955217627Sadrian ((*(_ah)->ah_getTxCompletionRates)((_ah), (_ds), (_rates), (_tries))) 956116743Ssam 957218066Sadrian#define ath_hal_setupfirsttxdesc(_ah, _ds, _aggrlen, _flags, _txpower, \ 958218066Sadrian _txr0, _txtr0, _antm, _rcr, _rcd) \ 959218066Sadrian ((*(_ah)->ah_setupFirstTxDesc)((_ah), (_ds), (_aggrlen), (_flags), \ 960218066Sadrian (_txpower), (_txr0), (_txtr0), (_antm), (_rcr), (_rcd))) 961227328Sadrian#define ath_hal_chaintxdesc(_ah, _ds, _pktlen, _hdrlen, _type, _keyix, \ 962233895Sadrian _cipher, _delims, _seglen, _first, _last, _lastaggr) \ 963227328Sadrian ((*(_ah)->ah_chainTxDesc)((_ah), (_ds), (_pktlen), (_hdrlen), \ 964227328Sadrian (_type), (_keyix), (_cipher), (_delims), (_seglen), \ 965233895Sadrian (_first), (_last), (_lastaggr))) 966218066Sadrian#define ath_hal_setuplasttxdesc(_ah, _ds, _ds0) \ 967218066Sadrian ((*(_ah)->ah_setupLastTxDesc)((_ah), (_ds), (_ds0))) 968227328Sadrian 969218067Sadrian#define ath_hal_set11nratescenario(_ah, _ds, _dur, _rt, _series, _ns, _flags) \ 970218066Sadrian ((*(_ah)->ah_set11nRateScenario)((_ah), (_ds), (_dur), (_rt), \ 971218067Sadrian (_series), (_ns), (_flags))) 972227328Sadrian 973227328Sadrian#define ath_hal_set11n_aggr_first(_ah, _ds, _len, _num) \ 974227328Sadrian ((*(_ah)->ah_set11nAggrFirst)((_ah), (_ds), (_len), (_num))) 975218066Sadrian#define ath_hal_set11naggrmiddle(_ah, _ds, _num) \ 976227328Sadrian ((*(_ah)->ah_set11nAggrMiddle)((_ah), (_ds), (_num))) 977227328Sadrian#define ath_hal_set11n_aggr_last(_ah, _ds) \ 978227328Sadrian ((*(_ah)->ah_set11nAggrLast)((_ah), (_ds))) 979227328Sadrian 980218066Sadrian#define ath_hal_set11nburstduration(_ah, _ds, _dur) \ 981218066Sadrian ((*(_ah)->ah_set11nBurstDuration)((_ah), (_ds), (_dur))) 982227328Sadrian#define ath_hal_clr11n_aggr(_ah, _ds) \ 983227328Sadrian ((*(_ah)->ah_clr11nAggr)((_ah), (_ds))) 984218066Sadrian 985230493Sadrian#define ath_hal_gpioCfgOutput(_ah, _gpio, _type) \ 986230493Sadrian ((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio), (_type))) 987230493Sadrian#define ath_hal_gpioset(_ah, _gpio, _b) \ 988230493Sadrian ((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b))) 989230493Sadrian#define ath_hal_gpioget(_ah, _gpio) \ 990230493Sadrian ((*(_ah)->ah_gpioGet)((_ah), (_gpio))) 991230493Sadrian#define ath_hal_gpiosetintr(_ah, _gpio, _b) \ 992230493Sadrian ((*(_ah)->ah_gpioSetIntr)((_ah), (_gpio), (_b))) 993230493Sadrian 994222585Sadrian/* 995222585Sadrian * This is badly-named; you need to set the correct parameters 996222585Sadrian * to begin to receive useful radar events; and even then 997222585Sadrian * it doesn't "enable" DFS. See the ath_dfs/null/ module for 998222585Sadrian * more information. 999222585Sadrian */ 1000222585Sadrian#define ath_hal_enabledfs(_ah, _param) \ 1001222585Sadrian ((*(_ah)->ah_enableDfs)((_ah), (_param))) 1002222585Sadrian#define ath_hal_getdfsthresh(_ah, _param) \ 1003222585Sadrian ((*(_ah)->ah_getDfsThresh)((_ah), (_param))) 1004222815Sadrian#define ath_hal_procradarevent(_ah, _rxs, _fulltsf, _buf, _event) \ 1005230493Sadrian ((*(_ah)->ah_procRadarEvent)((_ah), (_rxs), (_fulltsf), \ 1006230493Sadrian (_buf), (_event))) 1007224714Sadrian#define ath_hal_is_fast_clock_enabled(_ah) \ 1008224720Sadrian ((*(_ah)->ah_isFastClockEnabled)((_ah))) 1009230493Sadrian#define ath_hal_radar_wait(_ah, _chan) \ 1010155515Ssam ((*(_ah)->ah_radarWait)((_ah), (_chan))) 1011230493Sadrian#define ath_hal_get_chan_ext_busy(_ah) \ 1012230492Sadrian ((*(_ah)->ah_get11nExtBusy)((_ah))) 1013155515Ssam 1014116743Ssam#endif /* _DEV_ATH_ATHVAR_H */ 1015