if_athvar.h revision 155492
1116743Ssam/*-
2139530Ssam * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3116743Ssam * All rights reserved.
4116743Ssam *
5116743Ssam * Redistribution and use in source and binary forms, with or without
6116743Ssam * modification, are permitted provided that the following conditions
7116743Ssam * are met:
8116743Ssam * 1. Redistributions of source code must retain the above copyright
9116743Ssam *    notice, this list of conditions and the following disclaimer,
10116743Ssam *    without modification.
11116743Ssam * 2. Redistributions in binary form must reproduce at minimum a disclaimer
12116743Ssam *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
13116743Ssam *    redistribution must be conditioned upon including a substantially
14116743Ssam *    similar Disclaimer requirement for further binary redistribution.
15116743Ssam * 3. Neither the names of the above-listed copyright holders nor the names
16116743Ssam *    of any contributors may be used to endorse or promote products derived
17116743Ssam *    from this software without specific prior written permission.
18116743Ssam *
19116743Ssam * Alternatively, this software may be distributed under the terms of the
20116743Ssam * GNU General Public License ("GPL") version 2 as published by the Free
21116743Ssam * Software Foundation.
22116743Ssam *
23116743Ssam * NO WARRANTY
24116743Ssam * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
25116743Ssam * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
26116743Ssam * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
27116743Ssam * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
28116743Ssam * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
29116743Ssam * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30116743Ssam * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31116743Ssam * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
32116743Ssam * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33116743Ssam * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
34116743Ssam * THE POSSIBILITY OF SUCH DAMAGES.
35116743Ssam *
36116743Ssam * $FreeBSD: head/sys/dev/ath/if_athvar.h 155492 2006-02-09 22:03:26Z sam $
37116743Ssam */
38116743Ssam
39116743Ssam/*
40116743Ssam * Defintions for the Atheros Wireless LAN controller driver.
41116743Ssam */
42116743Ssam#ifndef _DEV_ATH_ATHVAR_H
43116743Ssam#define _DEV_ATH_ATHVAR_H
44116743Ssam
45116743Ssam#include <sys/taskqueue.h>
46116743Ssam
47116743Ssam#include <contrib/dev/ath/ah.h>
48119783Ssam#include <net80211/ieee80211_radiotap.h>
49116743Ssam#include <dev/ath/if_athioctl.h>
50138570Ssam#include <dev/ath/if_athrate.h>
51116743Ssam
52116743Ssam#define	ATH_TIMEOUT		1000
53116743Ssam
54155481Ssam#ifndef ATH_RXBUF
55116743Ssam#define	ATH_RXBUF	40		/* number of RX buffers */
56155481Ssam#endif
57155481Ssam#ifndef ATH_TXBUF
58140438Ssam#define	ATH_TXBUF	100		/* number of TX buffers */
59155481Ssam#endif
60140438Ssam#define	ATH_TXDESC	10		/* number of descriptors per buffer */
61138570Ssam#define	ATH_TXMAXTRY	11		/* max number of transmit attempts */
62155480Ssam#define	ATH_TXMGTTRY	4		/* xmit attempts for mgt/ctl frames */
63138570Ssam#define	ATH_TXINTR_PERIOD 5		/* max number of batched tx descriptors */
64116743Ssam
65147067Ssam#define	ATH_BEACON_AIFS_DEFAULT	 0	/* default aifs for ap beacon q */
66147067Ssam#define	ATH_BEACON_CWMIN_DEFAULT 0	/* default cwmin for ap beacon q */
67147067Ssam#define	ATH_BEACON_CWMAX_DEFAULT 0	/* default cwmax for ap beacon q */
68147067Ssam
69147057Ssam/*
70147057Ssam * The key cache is used for h/w cipher state and also for
71147057Ssam * tracking station state such as the current tx antenna.
72147057Ssam * We also setup a mapping table between key cache slot indices
73147057Ssam * and station state to short-circuit node lookups on rx.
74147057Ssam * Different parts have different size key caches.  We handle
75147057Ssam * up to ATH_KEYMAX entries (could dynamically allocate state).
76147057Ssam */
77147057Ssam#define	ATH_KEYMAX	128		/* max key cache size we handle */
78147057Ssam#define	ATH_KEYBYTES	(ATH_KEYMAX/NBBY)	/* storage space in bytes */
79147057Ssam
80138570Ssam/* driver-specific node state */
81116743Ssamstruct ath_node {
82119150Ssam	struct ieee80211_node an_node;	/* base class */
83138570Ssam	u_int32_t	an_avgrssi;	/* average rssi over all rx frames */
84138570Ssam	/* variable-length rate control state follows */
85116743Ssam};
86138570Ssam#define	ATH_NODE(ni)	((struct ath_node *)(ni))
87138570Ssam#define	ATH_NODE_CONST(ni)	((const struct ath_node *)(ni))
88116743Ssam
89138570Ssam#define ATH_RSSI_LPF_LEN	10
90138570Ssam#define ATH_RSSI_DUMMY_MARKER	0x127
91138570Ssam#define ATH_EP_MUL(x, mul)	((x) * (mul))
92138570Ssam#define ATH_RSSI_IN(x)		(ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER))
93138570Ssam#define ATH_LPF_RSSI(x, y, len) \
94138570Ssam    ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
95138570Ssam#define ATH_RSSI_LPF(x, y) do {						\
96138570Ssam    if ((y) >= -20)							\
97138570Ssam    	x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN);	\
98138570Ssam} while (0)
99138570Ssam
100116743Ssamstruct ath_buf {
101138570Ssam	STAILQ_ENTRY(ath_buf)	bf_list;
102116743Ssam	int			bf_nseg;
103147803Ssam	int			bf_flags;	/* tx descriptor flags */
104116743Ssam	struct ath_desc		*bf_desc;	/* virtual addr of desc */
105116743Ssam	bus_addr_t		bf_daddr;	/* physical addr of desc */
106138570Ssam	bus_dmamap_t		bf_dmamap;	/* DMA map for mbuf chain */
107116743Ssam	struct mbuf		*bf_m;		/* mbuf for buf */
108116743Ssam	struct ieee80211_node	*bf_node;	/* pointer to the node */
109116743Ssam	bus_size_t		bf_mapsize;
110140438Ssam#define	ATH_MAX_SCATTER		ATH_TXDESC	/* max(tx,rx,beacon) desc's */
111116743Ssam	bus_dma_segment_t	bf_segs[ATH_MAX_SCATTER];
112116743Ssam};
113138570Ssamtypedef STAILQ_HEAD(, ath_buf) ath_bufhead;
114116743Ssam
115138570Ssam/*
116138570Ssam * DMA state for tx/rx descriptors.
117138570Ssam */
118138570Ssamstruct ath_descdma {
119138570Ssam	const char*		dd_name;
120138570Ssam	struct ath_desc		*dd_desc;	/* descriptors */
121138570Ssam	bus_addr_t		dd_desc_paddr;	/* physical addr of dd_desc */
122138570Ssam	bus_addr_t		dd_desc_len;	/* size of dd_desc */
123138570Ssam	bus_dma_segment_t	dd_dseg;
124138570Ssam	bus_dma_tag_t		dd_dmat;	/* bus DMA tag */
125138570Ssam	bus_dmamap_t		dd_dmamap;	/* DMA map for descriptors */
126138570Ssam	struct ath_buf		*dd_bufptr;	/* associated buffers */
127138570Ssam};
128138570Ssam
129138570Ssam/*
130138570Ssam * Data transmit queue state.  One of these exists for each
131138570Ssam * hardware transmit queue.  Packets sent to us from above
132138570Ssam * are assigned to queues based on their priority.  Not all
133138570Ssam * devices support a complete set of hardware transmit queues.
134138570Ssam * For those devices the array sc_ac2q will map multiple
135138570Ssam * priorities to fewer hardware queues (typically all to one
136138570Ssam * hardware queue).
137138570Ssam */
138138570Ssamstruct ath_txq {
139138570Ssam	u_int			axq_qnum;	/* hardware q number */
140138570Ssam	u_int			axq_depth;	/* queue depth (stat only) */
141138570Ssam	u_int			axq_intrcnt;	/* interrupt count */
142138570Ssam	u_int32_t		*axq_link;	/* link ptr in last TX desc */
143138570Ssam	STAILQ_HEAD(, ath_buf)	axq_q;		/* transmit queue */
144138570Ssam	struct mtx		axq_lock;	/* lock on q and link */
145155482Ssam	char			axq_name[12];	/* e.g. "ath0_txq4" */
146138570Ssam};
147138570Ssam
148155482Ssam#define	ATH_TXQ_LOCK_INIT(_sc, _tq) do { \
149155482Ssam	snprintf((_tq)->axq_name, sizeof((_tq)->axq_name), "%s_txq%u", \
150155482Ssam		device_get_nameunit((_sc)->sc_dev), (_tq)->axq_qnum); \
151155482Ssam	mtx_init(&(_tq)->axq_lock, (_tq)->axq_name, "ath_txq", MTX_DEF); \
152155482Ssam} while (0);
153138570Ssam#define	ATH_TXQ_LOCK_DESTROY(_tq)	mtx_destroy(&(_tq)->axq_lock)
154138570Ssam#define	ATH_TXQ_LOCK(_tq)		mtx_lock(&(_tq)->axq_lock)
155138570Ssam#define	ATH_TXQ_UNLOCK(_tq)		mtx_unlock(&(_tq)->axq_lock)
156138570Ssam#define	ATH_TXQ_LOCK_ASSERT(_tq)	mtx_assert(&(_tq)->axq_lock, MA_OWNED)
157138570Ssam
158138570Ssam#define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \
159138570Ssam	STAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \
160138570Ssam	(_tq)->axq_depth++; \
161138570Ssam} while (0)
162138570Ssam#define ATH_TXQ_REMOVE_HEAD(_tq, _field) do { \
163138570Ssam	STAILQ_REMOVE_HEAD(&(_tq)->axq_q, _field); \
164138570Ssam	(_tq)->axq_depth--; \
165138570Ssam} while (0)
166138570Ssam
167155491Ssamstruct taskqueue;
168155486Ssamstruct ath_tx99;
169155486Ssam
170116743Ssamstruct ath_softc {
171147256Sbrooks	struct ifnet		*sc_ifp;	/* interface common */
172138570Ssam	struct ath_stats	sc_stats;	/* interface statistics */
173116743Ssam	struct ieee80211com	sc_ic;		/* IEEE 802.11 common */
174138570Ssam	int			sc_countrycode;
175138570Ssam	int			sc_debug;
176138570Ssam	void			(*sc_recv_mgmt)(struct ieee80211com *,
177138570Ssam					struct mbuf *,
178138570Ssam					struct ieee80211_node *,
179138570Ssam					int, int, u_int32_t);
180117812Ssam	int			(*sc_newstate)(struct ieee80211com *,
181117812Ssam					enum ieee80211_state, int);
182138570Ssam	void 			(*sc_node_free)(struct ieee80211_node *);
183116743Ssam	device_t		sc_dev;
184116743Ssam	bus_space_tag_t		sc_st;		/* bus space tag */
185116743Ssam	bus_space_handle_t	sc_sh;		/* bus space handle */
186116743Ssam	bus_dma_tag_t		sc_dmat;	/* bus DMA tag */
187116743Ssam	struct mtx		sc_mtx;		/* master lock (recursive) */
188155491Ssam	struct taskqueue	*sc_tq;		/* private task queue */
189116743Ssam	struct ath_hal		*sc_ah;		/* Atheros HAL */
190138570Ssam	struct ath_ratectrl	*sc_rc;		/* tx rate control support */
191155486Ssam	struct ath_tx99		*sc_tx99;	/* tx99 adjunct state */
192138570Ssam	void			(*sc_setdefantenna)(struct ath_softc *, u_int);
193147057Ssam	unsigned int		sc_invalid : 1,	/* disable hardware accesses */
194138570Ssam				sc_mrretry : 1,	/* multi-rate retry support */
195138570Ssam				sc_softled : 1,	/* enable LED gpio status */
196138570Ssam				sc_splitmic: 1,	/* split TKIP MIC keys */
197138570Ssam				sc_needmib : 1,	/* enable MIB stats intr */
198138570Ssam				sc_diversity : 1,/* enable rx diversity */
199138570Ssam				sc_hasveol : 1,	/* tx VEOL support */
200140432Ssam				sc_ledstate: 1,	/* LED on/off state */
201144961Ssam				sc_blinking: 1,	/* LED blink operation active */
202147057Ssam				sc_mcastkey: 1,	/* mcast key cache search */
203147057Ssam				sc_hasclrkey:1;	/* CLR key supported */
204116743Ssam						/* rate tables */
205116743Ssam	const HAL_RATE_TABLE	*sc_rates[IEEE80211_MODE_MAX];
206116743Ssam	const HAL_RATE_TABLE	*sc_currates;	/* current rate table */
207116743Ssam	enum ieee80211_phymode	sc_curmode;	/* current phy mode */
208155490Ssam	HAL_OPMODE		sc_opmode;	/* current operating mode */
209138570Ssam	u_int16_t		sc_curtxpow;	/* current tx power limit */
210138570Ssam	HAL_CHANNEL		sc_curchan;	/* current h/w channel */
211116743Ssam	u_int8_t		sc_rixmap[256];	/* IEEE to h/w rate table ix */
212140432Ssam	struct {
213140432Ssam		u_int8_t	ieeerate;	/* IEEE rate */
214140761Ssam		u_int8_t	rxflags;	/* radiotap rx flags */
215140761Ssam		u_int8_t	txflags;	/* radiotap tx flags */
216140432Ssam		u_int16_t	ledon;		/* softled on time */
217140432Ssam		u_int16_t	ledoff;		/* softled off time */
218140432Ssam	} sc_hwmap[32];				/* h/w rate ix mappings */
219155477Ssam	u_int8_t		sc_minrateix;	/* min h/w rate index */
220155483Ssam	u_int8_t		sc_mcastrix;	/* mcast h/w rate index */
221138570Ssam	u_int8_t		sc_protrix;	/* protection rate index */
222155483Ssam	u_int			sc_mcastrate;	/* ieee rate for mcastrateix */
223138570Ssam	u_int			sc_txantenna;	/* tx antenna (fixed or auto) */
224116743Ssam	HAL_INT			sc_imask;	/* interrupt mask copy */
225138570Ssam	u_int			sc_keymax;	/* size of key cache */
226147057Ssam	u_int8_t		sc_keymap[ATH_KEYBYTES];/* key use bit map */
227116743Ssam
228140432Ssam	u_int			sc_ledpin;	/* GPIO pin for driving LED */
229140432Ssam	u_int			sc_ledon;	/* pin setting for LED on */
230140432Ssam	u_int			sc_ledidle;	/* idle polling interval */
231140432Ssam	int			sc_ledevent;	/* time of last LED event */
232140432Ssam	u_int8_t		sc_rxrate;	/* current rx rate for LED */
233140432Ssam	u_int8_t		sc_txrate;	/* current tx rate for LED */
234140432Ssam	u_int16_t		sc_ledoff;	/* off time for current blink */
235140432Ssam	struct callout		sc_ledtimer;	/* led off timer */
236138570Ssam
237119783Ssam	struct bpf_if		*sc_drvbpf;
238119783Ssam	union {
239119783Ssam		struct ath_tx_radiotap_header th;
240119783Ssam		u_int8_t	pad[64];
241119783Ssam	} u_tx_rt;
242127698Ssam	int			sc_tx_th_len;
243119783Ssam	union {
244140761Ssam		struct ath_rx_radiotap_header th;
245119783Ssam		u_int8_t	pad[64];
246119783Ssam	} u_rx_rt;
247140761Ssam	int			sc_rx_th_len;
248154140Ssam	u_int			sc_monpass;	/* frames to pass in mon.mode */
249119783Ssam
250116743Ssam	struct task		sc_fataltask;	/* fatal int processing */
251116743Ssam
252138570Ssam	struct ath_descdma	sc_rxdma;	/* RX descriptos */
253138570Ssam	ath_bufhead		sc_rxbuf;	/* receive buffer */
254116743Ssam	u_int32_t		*sc_rxlink;	/* link ptr in last RX desc */
255116743Ssam	struct task		sc_rxtask;	/* rx int processing */
256138570Ssam	struct task		sc_rxorntask;	/* rxorn int processing */
257138570Ssam	u_int8_t		sc_defant;	/* current default antenna */
258138570Ssam	u_int8_t		sc_rxotherant;	/* rx's on non-default antenna*/
259155492Ssam	u_int64_t		sc_lastrx;	/* tsf at last rx'd frame */
260116743Ssam
261138570Ssam	struct ath_descdma	sc_txdma;	/* TX descriptors */
262138570Ssam	ath_bufhead		sc_txbuf;	/* transmit buffer */
263138570Ssam	struct mtx		sc_txbuflock;	/* txbuf lock */
264155482Ssam	char			sc_txname[12];	/* e.g. "ath0_buf" */
265116743Ssam	int			sc_tx_timer;	/* transmit timeout */
266138570Ssam	u_int			sc_txqsetup;	/* h/w queues setup */
267138570Ssam	u_int			sc_txintrperiod;/* tx interrupt batching */
268138570Ssam	struct ath_txq		sc_txq[HAL_NUM_TX_QUEUES];
269138570Ssam	struct ath_txq		*sc_ac2q[5];	/* WME AC -> h/w q map */
270116743Ssam	struct task		sc_txtask;	/* tx int processing */
271116743Ssam
272138570Ssam	struct ath_descdma	sc_bdma;	/* beacon descriptors */
273138570Ssam	ath_bufhead		sc_bbuf;	/* beacon buffers */
274116743Ssam	u_int			sc_bhalq;	/* HAL q for outgoing beacons */
275138570Ssam	u_int			sc_bmisscount;	/* missed beacon transmits */
276138570Ssam	u_int32_t		sc_ant_tx[8];	/* recent tx frames/antenna */
277138570Ssam	struct ath_txq		*sc_cabq;	/* tx q for cab frames */
278138570Ssam	struct ieee80211_beacon_offsets sc_boff;/* dynamic update state */
279116743Ssam	struct task		sc_bmisstask;	/* bmiss int processing */
280138570Ssam	struct task		sc_bstucktask;	/* stuck beacon processing */
281138570Ssam	enum {
282138570Ssam		OK,				/* no change needed */
283138570Ssam		UPDATE,				/* update pending */
284138570Ssam		COMMIT				/* beacon sent, commit change */
285138570Ssam	} sc_updateslot;			/* slot time update fsm */
286116743Ssam
287116743Ssam	struct callout		sc_cal_ch;	/* callout handle for cals */
288155485Ssam	HAL_NODE_STATS		sc_halstats;	/* station-mode rssi stats */
289116743Ssam	struct callout		sc_scan_ch;	/* callout handle for scan */
290116743Ssam};
291119783Ssam#define	sc_tx_th		u_tx_rt.th
292140761Ssam#define	sc_rx_th		u_rx_rt.th
293116743Ssam
294121100Ssam#define	ATH_LOCK_INIT(_sc) \
295121100Ssam	mtx_init(&(_sc)->sc_mtx, device_get_nameunit((_sc)->sc_dev), \
296121100Ssam		 MTX_NETWORK_LOCK, MTX_DEF | MTX_RECURSE)
297121100Ssam#define	ATH_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_mtx)
298121100Ssam#define	ATH_LOCK(_sc)		mtx_lock(&(_sc)->sc_mtx)
299121100Ssam#define	ATH_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_mtx)
300121100Ssam#define	ATH_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sc_mtx, MA_OWNED)
301121100Ssam
302138570Ssam#define	ATH_TXQ_SETUP(sc, i)	((sc)->sc_txqsetup & (1<<i))
303138570Ssam
304155482Ssam#define	ATH_TXBUF_LOCK_INIT(_sc) do { \
305155482Ssam	snprintf((_sc)->sc_txname, sizeof((_sc)->sc_txname), "%s_buf", \
306155482Ssam		device_get_nameunit((_sc)->sc_dev)); \
307155482Ssam	mtx_init(&(_sc)->sc_txbuflock, (_sc)->sc_txname, "ath_buf", MTX_DEF); \
308155482Ssam} while (0)
309121100Ssam#define	ATH_TXBUF_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->sc_txbuflock)
310121100Ssam#define	ATH_TXBUF_LOCK(_sc)		mtx_lock(&(_sc)->sc_txbuflock)
311121100Ssam#define	ATH_TXBUF_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_txbuflock)
312121100Ssam#define	ATH_TXBUF_LOCK_ASSERT(_sc) \
313121100Ssam	mtx_assert(&(_sc)->sc_txbuflock, MA_OWNED)
314121100Ssam
315116743Ssamint	ath_attach(u_int16_t, struct ath_softc *);
316116743Ssamint	ath_detach(struct ath_softc *);
317116743Ssamvoid	ath_resume(struct ath_softc *);
318116743Ssamvoid	ath_suspend(struct ath_softc *);
319116743Ssamvoid	ath_shutdown(struct ath_softc *);
320116743Ssamvoid	ath_intr(void *);
321116743Ssam
322116743Ssam/*
323116743Ssam * HAL definitions to comply with local coding convention.
324116743Ssam */
325138570Ssam#define	ath_hal_detach(_ah) \
326138570Ssam	((*(_ah)->ah_detach)((_ah)))
327116743Ssam#define	ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \
328116743Ssam	((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus)))
329116743Ssam#define	ath_hal_getratetable(_ah, _mode) \
330116743Ssam	((*(_ah)->ah_getRateTable)((_ah), (_mode)))
331116743Ssam#define	ath_hal_getmac(_ah, _mac) \
332116743Ssam	((*(_ah)->ah_getMacAddress)((_ah), (_mac)))
333138570Ssam#define	ath_hal_setmac(_ah, _mac) \
334138570Ssam	((*(_ah)->ah_setMacAddress)((_ah), (_mac)))
335116743Ssam#define	ath_hal_intrset(_ah, _mask) \
336116743Ssam	((*(_ah)->ah_setInterrupts)((_ah), (_mask)))
337116743Ssam#define	ath_hal_intrget(_ah) \
338116743Ssam	((*(_ah)->ah_getInterrupts)((_ah)))
339116743Ssam#define	ath_hal_intrpend(_ah) \
340116743Ssam	((*(_ah)->ah_isInterruptPending)((_ah)))
341116743Ssam#define	ath_hal_getisr(_ah, _pmask) \
342116743Ssam	((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask)))
343116743Ssam#define	ath_hal_updatetxtriglevel(_ah, _inc) \
344116743Ssam	((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc)))
345116743Ssam#define	ath_hal_setpower(_ah, _mode, _sleepduration) \
346116743Ssam	((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE, (_sleepduration)))
347138570Ssam#define	ath_hal_keycachesize(_ah) \
348138570Ssam	((*(_ah)->ah_getKeyCacheSize)((_ah)))
349116743Ssam#define	ath_hal_keyreset(_ah, _ix) \
350116743Ssam	((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix)))
351138570Ssam#define	ath_hal_keyset(_ah, _ix, _pk, _mac) \
352138570Ssam	((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE))
353116743Ssam#define	ath_hal_keyisvalid(_ah, _ix) \
354116743Ssam	(((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix))))
355116743Ssam#define	ath_hal_keysetmac(_ah, _ix, _mac) \
356116743Ssam	((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac)))
357116743Ssam#define	ath_hal_getrxfilter(_ah) \
358116743Ssam	((*(_ah)->ah_getRxFilter)((_ah)))
359116743Ssam#define	ath_hal_setrxfilter(_ah, _filter) \
360116743Ssam	((*(_ah)->ah_setRxFilter)((_ah), (_filter)))
361116743Ssam#define	ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \
362116743Ssam	((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1)))
363116743Ssam#define	ath_hal_waitforbeacon(_ah, _bf) \
364116743Ssam	((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr))
365116743Ssam#define	ath_hal_putrxbuf(_ah, _bufaddr) \
366116743Ssam	((*(_ah)->ah_setRxDP)((_ah), (_bufaddr)))
367116743Ssam#define	ath_hal_gettsf32(_ah) \
368116743Ssam	((*(_ah)->ah_getTsf32)((_ah)))
369116743Ssam#define	ath_hal_gettsf64(_ah) \
370116743Ssam	((*(_ah)->ah_getTsf64)((_ah)))
371116743Ssam#define	ath_hal_resettsf(_ah) \
372116743Ssam	((*(_ah)->ah_resetTsf)((_ah)))
373116743Ssam#define	ath_hal_rxena(_ah) \
374116743Ssam	((*(_ah)->ah_enableReceive)((_ah)))
375116743Ssam#define	ath_hal_puttxbuf(_ah, _q, _bufaddr) \
376116743Ssam	((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr)))
377116743Ssam#define	ath_hal_gettxbuf(_ah, _q) \
378116743Ssam	((*(_ah)->ah_getTxDP)((_ah), (_q)))
379138570Ssam#define	ath_hal_numtxpending(_ah, _q) \
380138570Ssam	((*(_ah)->ah_numTxPending)((_ah), (_q)))
381116743Ssam#define	ath_hal_getrxbuf(_ah) \
382116743Ssam	((*(_ah)->ah_getRxDP)((_ah)))
383116743Ssam#define	ath_hal_txstart(_ah, _q) \
384116743Ssam	((*(_ah)->ah_startTxDma)((_ah), (_q)))
385116743Ssam#define	ath_hal_setchannel(_ah, _chan) \
386116743Ssam	((*(_ah)->ah_setChannel)((_ah), (_chan)))
387116743Ssam#define	ath_hal_calibrate(_ah, _chan) \
388116743Ssam	((*(_ah)->ah_perCalibration)((_ah), (_chan)))
389116743Ssam#define	ath_hal_setledstate(_ah, _state) \
390116743Ssam	((*(_ah)->ah_setLedState)((_ah), (_state)))
391138570Ssam#define	ath_hal_beaconinit(_ah, _nextb, _bperiod) \
392138570Ssam	((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod)))
393116743Ssam#define	ath_hal_beaconreset(_ah) \
394116743Ssam	((*(_ah)->ah_resetStationBeaconTimers)((_ah)))
395138570Ssam#define	ath_hal_beacontimers(_ah, _bs) \
396138570Ssam	((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs)))
397116743Ssam#define	ath_hal_setassocid(_ah, _bss, _associd) \
398138570Ssam	((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd)))
399138570Ssam#define	ath_hal_phydisable(_ah) \
400138570Ssam	((*(_ah)->ah_phyDisable)((_ah)))
401138570Ssam#define	ath_hal_setopmode(_ah) \
402138570Ssam	((*(_ah)->ah_setPCUConfig)((_ah)))
403116743Ssam#define	ath_hal_stoptxdma(_ah, _qnum) \
404116743Ssam	((*(_ah)->ah_stopTxDma)((_ah), (_qnum)))
405116743Ssam#define	ath_hal_stoppcurecv(_ah) \
406116743Ssam	((*(_ah)->ah_stopPcuReceive)((_ah)))
407116743Ssam#define	ath_hal_startpcurecv(_ah) \
408116743Ssam	((*(_ah)->ah_startPcuReceive)((_ah)))
409116743Ssam#define	ath_hal_stopdmarecv(_ah) \
410116743Ssam	((*(_ah)->ah_stopDmaReceive)((_ah)))
411138570Ssam#define	ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \
412138570Ssam	((*(_ah)->ah_getDiagState)((_ah), (_id), \
413138570Ssam		(_indata), (_insize), (_outdata), (_outsize)))
414116743Ssam#define	ath_hal_setuptxqueue(_ah, _type, _irq) \
415116743Ssam	((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq)))
416116743Ssam#define	ath_hal_resettxqueue(_ah, _q) \
417116743Ssam	((*(_ah)->ah_resetTxQueue)((_ah), (_q)))
418116743Ssam#define	ath_hal_releasetxqueue(_ah, _q) \
419116743Ssam	((*(_ah)->ah_releaseTxQueue)((_ah), (_q)))
420138570Ssam#define	ath_hal_gettxqueueprops(_ah, _q, _qi) \
421138570Ssam	((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi)))
422138570Ssam#define	ath_hal_settxqueueprops(_ah, _q, _qi) \
423138570Ssam	((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi)))
424116743Ssam#define	ath_hal_getrfgain(_ah) \
425116743Ssam	((*(_ah)->ah_getRfGain)((_ah)))
426138570Ssam#define	ath_hal_getdefantenna(_ah) \
427138570Ssam	((*(_ah)->ah_getDefAntenna)((_ah)))
428138570Ssam#define	ath_hal_setdefantenna(_ah, _ant) \
429138570Ssam	((*(_ah)->ah_setDefAntenna)((_ah), (_ant)))
430138570Ssam#define	ath_hal_rxmonitor(_ah, _arg) \
431138570Ssam	((*(_ah)->ah_rxMonitor)((_ah), (_arg)))
432138570Ssam#define	ath_hal_mibevent(_ah, _stats) \
433138570Ssam	((*(_ah)->ah_procMibEvent)((_ah), (_stats)))
434138570Ssam#define	ath_hal_setslottime(_ah, _us) \
435138570Ssam	((*(_ah)->ah_setSlotTime)((_ah), (_us)))
436138570Ssam#define	ath_hal_getslottime(_ah) \
437138570Ssam	((*(_ah)->ah_getSlotTime)((_ah)))
438138570Ssam#define	ath_hal_setacktimeout(_ah, _us) \
439138570Ssam	((*(_ah)->ah_setAckTimeout)((_ah), (_us)))
440138570Ssam#define	ath_hal_getacktimeout(_ah) \
441138570Ssam	((*(_ah)->ah_getAckTimeout)((_ah)))
442138570Ssam#define	ath_hal_setctstimeout(_ah, _us) \
443138570Ssam	((*(_ah)->ah_setCTSTimeout)((_ah), (_us)))
444138570Ssam#define	ath_hal_getctstimeout(_ah) \
445138570Ssam	((*(_ah)->ah_getCTSTimeout)((_ah)))
446138570Ssam#define	ath_hal_getcapability(_ah, _cap, _param, _result) \
447138570Ssam	((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result)))
448138570Ssam#define	ath_hal_setcapability(_ah, _cap, _param, _v, _status) \
449138570Ssam	((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status)))
450138570Ssam#define	ath_hal_ciphersupported(_ah, _cipher) \
451138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK)
452138570Ssam#define	ath_hal_getregdomain(_ah, _prd) \
453138570Ssam	ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd))
454155489Ssam#define	ath_hal_setregdomain(_ah, _rd) \
455155489Ssam	((*(_ah)->ah_setRegulatoryDomain)((_ah), (_rd), NULL))
456138570Ssam#define	ath_hal_getcountrycode(_ah, _pcc) \
457138570Ssam	(*(_pcc) = (_ah)->ah_countryCode)
458138570Ssam#define	ath_hal_tkipsplit(_ah) \
459138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK)
460138570Ssam#define	ath_hal_hwphycounters(_ah) \
461138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK)
462138570Ssam#define	ath_hal_hasdiversity(_ah) \
463138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK)
464138570Ssam#define	ath_hal_getdiversity(_ah) \
465138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK)
466138570Ssam#define	ath_hal_setdiversity(_ah, _v) \
467138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL)
468138570Ssam#define	ath_hal_getdiag(_ah, _pv) \
469138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK)
470138570Ssam#define	ath_hal_setdiag(_ah, _v) \
471138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL)
472138570Ssam#define	ath_hal_getnumtxqueues(_ah, _pv) \
473138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK)
474138570Ssam#define	ath_hal_hasveol(_ah) \
475138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK)
476138570Ssam#define	ath_hal_hastxpowlimit(_ah) \
477138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK)
478138570Ssam#define	ath_hal_settxpowlimit(_ah, _pow) \
479138570Ssam	((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow)))
480138570Ssam#define	ath_hal_gettxpowlimit(_ah, _ppow) \
481138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK)
482138570Ssam#define	ath_hal_getmaxtxpow(_ah, _ppow) \
483138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK)
484138570Ssam#define	ath_hal_gettpscale(_ah, _scale) \
485138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK)
486138570Ssam#define	ath_hal_settpscale(_ah, _v) \
487138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL)
488138570Ssam#define	ath_hal_hastpc(_ah) \
489138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK)
490138570Ssam#define	ath_hal_gettpc(_ah) \
491138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK)
492138570Ssam#define	ath_hal_settpc(_ah, _v) \
493138570Ssam	ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL)
494138570Ssam#define	ath_hal_hasbursting(_ah) \
495138570Ssam	(ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK)
496147057Ssam#ifdef notyet
497147057Ssam#define	ath_hal_hasmcastkeysearch(_ah) \
498147057Ssam	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK)
499147057Ssam#define	ath_hal_getmcastkeysearch(_ah) \
500147057Ssam	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK)
501147057Ssam#else
502147057Ssam#define	ath_hal_getmcastkeysearch(_ah)	0
503147057Ssam#endif
504154140Ssam#if HAL_ABI_VERSION < 0x05120700
505154140Ssam#define	ath_hal_process_noisefloor(_ah)
506154140Ssam#define	ath_hal_getchannoise(_ah, _c)	(-96)
507154140Ssam#define	HAL_CAP_TPC_ACK	100
508154140Ssam#define	HAL_CAP_TPC_CTS	101
509154140Ssam#else
510154140Ssam#define	ath_hal_getchannoise(_ah, _c) \
511154140Ssam	((*(_ah)->ah_getChanNoise)((_ah), (_c)))
512154140Ssam#endif
513116743Ssam
514116743Ssam#define	ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \
515116743Ssam	((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq)))
516123044Ssam#define	ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext) \
517123044Ssam	((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext)))
518116743Ssam#define	ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \
519116743Ssam		_txr0, _txtr0, _keyix, _ant, _flags, \
520116743Ssam		_rtsrate, _rtsdura) \
521116743Ssam	((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \
522116743Ssam		(_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \
523116743Ssam		(_flags), (_rtsrate), (_rtsdura)))
524138570Ssam#define	ath_hal_setupxtxdesc(_ah, _ds, \
525116743Ssam		_txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \
526138570Ssam	((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \
527116743Ssam		(_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3)))
528138570Ssam#define	ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \
529138570Ssam	((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0)))
530116743Ssam#define	ath_hal_txprocdesc(_ah, _ds) \
531116743Ssam	((*(_ah)->ah_procTxDesc)((_ah), (_ds)))
532116743Ssam
533138570Ssam#define ath_hal_gpioCfgOutput(_ah, _gpio) \
534138570Ssam        ((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio)))
535138570Ssam#define ath_hal_gpioset(_ah, _gpio, _b) \
536138570Ssam        ((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b)))
537138570Ssam
538116743Ssam#endif /* _DEV_ATH_ATHVAR_H */
539