if_athvar.h revision 155477
1116743Ssam/*- 2139530Ssam * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting 3116743Ssam * All rights reserved. 4116743Ssam * 5116743Ssam * Redistribution and use in source and binary forms, with or without 6116743Ssam * modification, are permitted provided that the following conditions 7116743Ssam * are met: 8116743Ssam * 1. Redistributions of source code must retain the above copyright 9116743Ssam * notice, this list of conditions and the following disclaimer, 10116743Ssam * without modification. 11116743Ssam * 2. Redistributions in binary form must reproduce at minimum a disclaimer 12116743Ssam * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 13116743Ssam * redistribution must be conditioned upon including a substantially 14116743Ssam * similar Disclaimer requirement for further binary redistribution. 15116743Ssam * 3. Neither the names of the above-listed copyright holders nor the names 16116743Ssam * of any contributors may be used to endorse or promote products derived 17116743Ssam * from this software without specific prior written permission. 18116743Ssam * 19116743Ssam * Alternatively, this software may be distributed under the terms of the 20116743Ssam * GNU General Public License ("GPL") version 2 as published by the Free 21116743Ssam * Software Foundation. 22116743Ssam * 23116743Ssam * NO WARRANTY 24116743Ssam * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 25116743Ssam * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 26116743Ssam * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 27116743Ssam * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 28116743Ssam * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 29116743Ssam * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 30116743Ssam * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 31116743Ssam * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 32116743Ssam * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 33116743Ssam * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 34116743Ssam * THE POSSIBILITY OF SUCH DAMAGES. 35116743Ssam * 36116743Ssam * $FreeBSD: head/sys/dev/ath/if_athvar.h 155477 2006-02-09 20:49:55Z sam $ 37116743Ssam */ 38116743Ssam 39116743Ssam/* 40116743Ssam * Defintions for the Atheros Wireless LAN controller driver. 41116743Ssam */ 42116743Ssam#ifndef _DEV_ATH_ATHVAR_H 43116743Ssam#define _DEV_ATH_ATHVAR_H 44116743Ssam 45116743Ssam#include <sys/taskqueue.h> 46116743Ssam 47116743Ssam#include <contrib/dev/ath/ah.h> 48119783Ssam#include <net80211/ieee80211_radiotap.h> 49116743Ssam#include <dev/ath/if_athioctl.h> 50138570Ssam#include <dev/ath/if_athrate.h> 51116743Ssam 52116743Ssam#define ATH_TIMEOUT 1000 53116743Ssam 54116743Ssam#define ATH_RXBUF 40 /* number of RX buffers */ 55140438Ssam#define ATH_TXBUF 100 /* number of TX buffers */ 56140438Ssam#define ATH_TXDESC 10 /* number of descriptors per buffer */ 57138570Ssam#define ATH_TXMAXTRY 11 /* max number of transmit attempts */ 58138570Ssam#define ATH_TXINTR_PERIOD 5 /* max number of batched tx descriptors */ 59116743Ssam 60147067Ssam#define ATH_BEACON_AIFS_DEFAULT 0 /* default aifs for ap beacon q */ 61147067Ssam#define ATH_BEACON_CWMIN_DEFAULT 0 /* default cwmin for ap beacon q */ 62147067Ssam#define ATH_BEACON_CWMAX_DEFAULT 0 /* default cwmax for ap beacon q */ 63147067Ssam 64147057Ssam/* 65147057Ssam * The key cache is used for h/w cipher state and also for 66147057Ssam * tracking station state such as the current tx antenna. 67147057Ssam * We also setup a mapping table between key cache slot indices 68147057Ssam * and station state to short-circuit node lookups on rx. 69147057Ssam * Different parts have different size key caches. We handle 70147057Ssam * up to ATH_KEYMAX entries (could dynamically allocate state). 71147057Ssam */ 72147057Ssam#define ATH_KEYMAX 128 /* max key cache size we handle */ 73147057Ssam#define ATH_KEYBYTES (ATH_KEYMAX/NBBY) /* storage space in bytes */ 74147057Ssam 75138570Ssam/* driver-specific node state */ 76116743Ssamstruct ath_node { 77119150Ssam struct ieee80211_node an_node; /* base class */ 78138570Ssam u_int32_t an_avgrssi; /* average rssi over all rx frames */ 79138570Ssam HAL_NODE_STATS an_halstats; /* rssi statistics used by hal */ 80138570Ssam /* variable-length rate control state follows */ 81116743Ssam}; 82138570Ssam#define ATH_NODE(ni) ((struct ath_node *)(ni)) 83138570Ssam#define ATH_NODE_CONST(ni) ((const struct ath_node *)(ni)) 84116743Ssam 85138570Ssam#define ATH_RSSI_LPF_LEN 10 86138570Ssam#define ATH_RSSI_DUMMY_MARKER 0x127 87138570Ssam#define ATH_EP_MUL(x, mul) ((x) * (mul)) 88138570Ssam#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER)) 89138570Ssam#define ATH_LPF_RSSI(x, y, len) \ 90138570Ssam ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y)) 91138570Ssam#define ATH_RSSI_LPF(x, y) do { \ 92138570Ssam if ((y) >= -20) \ 93138570Ssam x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \ 94138570Ssam} while (0) 95138570Ssam 96116743Ssamstruct ath_buf { 97138570Ssam STAILQ_ENTRY(ath_buf) bf_list; 98116743Ssam int bf_nseg; 99147803Ssam int bf_flags; /* tx descriptor flags */ 100116743Ssam struct ath_desc *bf_desc; /* virtual addr of desc */ 101116743Ssam bus_addr_t bf_daddr; /* physical addr of desc */ 102138570Ssam bus_dmamap_t bf_dmamap; /* DMA map for mbuf chain */ 103116743Ssam struct mbuf *bf_m; /* mbuf for buf */ 104116743Ssam struct ieee80211_node *bf_node; /* pointer to the node */ 105116743Ssam bus_size_t bf_mapsize; 106140438Ssam#define ATH_MAX_SCATTER ATH_TXDESC /* max(tx,rx,beacon) desc's */ 107116743Ssam bus_dma_segment_t bf_segs[ATH_MAX_SCATTER]; 108116743Ssam}; 109138570Ssamtypedef STAILQ_HEAD(, ath_buf) ath_bufhead; 110116743Ssam 111138570Ssam/* 112138570Ssam * DMA state for tx/rx descriptors. 113138570Ssam */ 114138570Ssamstruct ath_descdma { 115138570Ssam const char* dd_name; 116138570Ssam struct ath_desc *dd_desc; /* descriptors */ 117138570Ssam bus_addr_t dd_desc_paddr; /* physical addr of dd_desc */ 118138570Ssam bus_addr_t dd_desc_len; /* size of dd_desc */ 119138570Ssam bus_dma_segment_t dd_dseg; 120138570Ssam bus_dma_tag_t dd_dmat; /* bus DMA tag */ 121138570Ssam bus_dmamap_t dd_dmamap; /* DMA map for descriptors */ 122138570Ssam struct ath_buf *dd_bufptr; /* associated buffers */ 123138570Ssam}; 124138570Ssam 125138570Ssam/* 126138570Ssam * Data transmit queue state. One of these exists for each 127138570Ssam * hardware transmit queue. Packets sent to us from above 128138570Ssam * are assigned to queues based on their priority. Not all 129138570Ssam * devices support a complete set of hardware transmit queues. 130138570Ssam * For those devices the array sc_ac2q will map multiple 131138570Ssam * priorities to fewer hardware queues (typically all to one 132138570Ssam * hardware queue). 133138570Ssam */ 134138570Ssamstruct ath_txq { 135138570Ssam u_int axq_qnum; /* hardware q number */ 136138570Ssam u_int axq_depth; /* queue depth (stat only) */ 137138570Ssam u_int axq_intrcnt; /* interrupt count */ 138138570Ssam u_int32_t *axq_link; /* link ptr in last TX desc */ 139138570Ssam STAILQ_HEAD(, ath_buf) axq_q; /* transmit queue */ 140138570Ssam struct mtx axq_lock; /* lock on q and link */ 141138570Ssam}; 142138570Ssam 143138570Ssam#define ATH_TXQ_LOCK_INIT(_sc, _tq) \ 144138570Ssam mtx_init(&(_tq)->axq_lock, \ 145138570Ssam device_get_nameunit((_sc)->sc_dev), "xmit q", MTX_DEF) 146138570Ssam#define ATH_TXQ_LOCK_DESTROY(_tq) mtx_destroy(&(_tq)->axq_lock) 147138570Ssam#define ATH_TXQ_LOCK(_tq) mtx_lock(&(_tq)->axq_lock) 148138570Ssam#define ATH_TXQ_UNLOCK(_tq) mtx_unlock(&(_tq)->axq_lock) 149138570Ssam#define ATH_TXQ_LOCK_ASSERT(_tq) mtx_assert(&(_tq)->axq_lock, MA_OWNED) 150138570Ssam 151138570Ssam#define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \ 152138570Ssam STAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \ 153138570Ssam (_tq)->axq_depth++; \ 154138570Ssam} while (0) 155138570Ssam#define ATH_TXQ_REMOVE_HEAD(_tq, _field) do { \ 156138570Ssam STAILQ_REMOVE_HEAD(&(_tq)->axq_q, _field); \ 157138570Ssam (_tq)->axq_depth--; \ 158138570Ssam} while (0) 159138570Ssam 160116743Ssamstruct ath_softc { 161147256Sbrooks struct ifnet *sc_ifp; /* interface common */ 162138570Ssam struct ath_stats sc_stats; /* interface statistics */ 163116743Ssam struct ieee80211com sc_ic; /* IEEE 802.11 common */ 164138570Ssam int sc_regdomain; 165138570Ssam int sc_countrycode; 166138570Ssam int sc_debug; 167138570Ssam void (*sc_recv_mgmt)(struct ieee80211com *, 168138570Ssam struct mbuf *, 169138570Ssam struct ieee80211_node *, 170138570Ssam int, int, u_int32_t); 171117812Ssam int (*sc_newstate)(struct ieee80211com *, 172117812Ssam enum ieee80211_state, int); 173138570Ssam void (*sc_node_free)(struct ieee80211_node *); 174116743Ssam device_t sc_dev; 175116743Ssam bus_space_tag_t sc_st; /* bus space tag */ 176116743Ssam bus_space_handle_t sc_sh; /* bus space handle */ 177116743Ssam bus_dma_tag_t sc_dmat; /* bus DMA tag */ 178116743Ssam struct mtx sc_mtx; /* master lock (recursive) */ 179116743Ssam struct ath_hal *sc_ah; /* Atheros HAL */ 180138570Ssam struct ath_ratectrl *sc_rc; /* tx rate control support */ 181138570Ssam void (*sc_setdefantenna)(struct ath_softc *, u_int); 182147057Ssam unsigned int sc_invalid : 1, /* disable hardware accesses */ 183138570Ssam sc_mrretry : 1, /* multi-rate retry support */ 184138570Ssam sc_softled : 1, /* enable LED gpio status */ 185138570Ssam sc_splitmic: 1, /* split TKIP MIC keys */ 186138570Ssam sc_needmib : 1, /* enable MIB stats intr */ 187138570Ssam sc_diversity : 1,/* enable rx diversity */ 188138570Ssam sc_hasveol : 1, /* tx VEOL support */ 189140432Ssam sc_ledstate: 1, /* LED on/off state */ 190144961Ssam sc_blinking: 1, /* LED blink operation active */ 191147057Ssam sc_mcastkey: 1, /* mcast key cache search */ 192147057Ssam sc_hasclrkey:1; /* CLR key supported */ 193116743Ssam /* rate tables */ 194116743Ssam const HAL_RATE_TABLE *sc_rates[IEEE80211_MODE_MAX]; 195116743Ssam const HAL_RATE_TABLE *sc_currates; /* current rate table */ 196116743Ssam enum ieee80211_phymode sc_curmode; /* current phy mode */ 197138570Ssam u_int16_t sc_curtxpow; /* current tx power limit */ 198138570Ssam HAL_CHANNEL sc_curchan; /* current h/w channel */ 199116743Ssam u_int8_t sc_rixmap[256]; /* IEEE to h/w rate table ix */ 200140432Ssam struct { 201140432Ssam u_int8_t ieeerate; /* IEEE rate */ 202140761Ssam u_int8_t rxflags; /* radiotap rx flags */ 203140761Ssam u_int8_t txflags; /* radiotap tx flags */ 204140432Ssam u_int16_t ledon; /* softled on time */ 205140432Ssam u_int16_t ledoff; /* softled off time */ 206140432Ssam } sc_hwmap[32]; /* h/w rate ix mappings */ 207155477Ssam u_int8_t sc_minrateix; /* min h/w rate index */ 208138570Ssam u_int8_t sc_protrix; /* protection rate index */ 209138570Ssam u_int sc_txantenna; /* tx antenna (fixed or auto) */ 210116743Ssam HAL_INT sc_imask; /* interrupt mask copy */ 211138570Ssam u_int sc_keymax; /* size of key cache */ 212147057Ssam u_int8_t sc_keymap[ATH_KEYBYTES];/* key use bit map */ 213116743Ssam 214140432Ssam u_int sc_ledpin; /* GPIO pin for driving LED */ 215140432Ssam u_int sc_ledon; /* pin setting for LED on */ 216140432Ssam u_int sc_ledidle; /* idle polling interval */ 217140432Ssam int sc_ledevent; /* time of last LED event */ 218140432Ssam u_int8_t sc_rxrate; /* current rx rate for LED */ 219140432Ssam u_int8_t sc_txrate; /* current tx rate for LED */ 220140432Ssam u_int16_t sc_ledoff; /* off time for current blink */ 221140432Ssam struct callout sc_ledtimer; /* led off timer */ 222138570Ssam 223119783Ssam struct bpf_if *sc_drvbpf; 224119783Ssam union { 225119783Ssam struct ath_tx_radiotap_header th; 226119783Ssam u_int8_t pad[64]; 227119783Ssam } u_tx_rt; 228127698Ssam int sc_tx_th_len; 229119783Ssam union { 230140761Ssam struct ath_rx_radiotap_header th; 231119783Ssam u_int8_t pad[64]; 232119783Ssam } u_rx_rt; 233140761Ssam int sc_rx_th_len; 234154140Ssam u_int sc_monpass; /* frames to pass in mon.mode */ 235119783Ssam 236116743Ssam struct task sc_fataltask; /* fatal int processing */ 237116743Ssam 238138570Ssam struct ath_descdma sc_rxdma; /* RX descriptos */ 239138570Ssam ath_bufhead sc_rxbuf; /* receive buffer */ 240116743Ssam u_int32_t *sc_rxlink; /* link ptr in last RX desc */ 241116743Ssam struct task sc_rxtask; /* rx int processing */ 242138570Ssam struct task sc_rxorntask; /* rxorn int processing */ 243138570Ssam u_int8_t sc_defant; /* current default antenna */ 244138570Ssam u_int8_t sc_rxotherant; /* rx's on non-default antenna*/ 245116743Ssam 246138570Ssam struct ath_descdma sc_txdma; /* TX descriptors */ 247138570Ssam ath_bufhead sc_txbuf; /* transmit buffer */ 248138570Ssam struct mtx sc_txbuflock; /* txbuf lock */ 249116743Ssam int sc_tx_timer; /* transmit timeout */ 250138570Ssam u_int sc_txqsetup; /* h/w queues setup */ 251138570Ssam u_int sc_txintrperiod;/* tx interrupt batching */ 252138570Ssam struct ath_txq sc_txq[HAL_NUM_TX_QUEUES]; 253138570Ssam struct ath_txq *sc_ac2q[5]; /* WME AC -> h/w q map */ 254116743Ssam struct task sc_txtask; /* tx int processing */ 255116743Ssam 256138570Ssam struct ath_descdma sc_bdma; /* beacon descriptors */ 257138570Ssam ath_bufhead sc_bbuf; /* beacon buffers */ 258116743Ssam u_int sc_bhalq; /* HAL q for outgoing beacons */ 259138570Ssam u_int sc_bmisscount; /* missed beacon transmits */ 260138570Ssam u_int32_t sc_ant_tx[8]; /* recent tx frames/antenna */ 261138570Ssam struct ath_txq *sc_cabq; /* tx q for cab frames */ 262138570Ssam struct ieee80211_beacon_offsets sc_boff;/* dynamic update state */ 263116743Ssam struct task sc_bmisstask; /* bmiss int processing */ 264138570Ssam struct task sc_bstucktask; /* stuck beacon processing */ 265138570Ssam enum { 266138570Ssam OK, /* no change needed */ 267138570Ssam UPDATE, /* update pending */ 268138570Ssam COMMIT /* beacon sent, commit change */ 269138570Ssam } sc_updateslot; /* slot time update fsm */ 270116743Ssam 271116743Ssam struct callout sc_cal_ch; /* callout handle for cals */ 272116743Ssam struct callout sc_scan_ch; /* callout handle for scan */ 273116743Ssam}; 274119783Ssam#define sc_tx_th u_tx_rt.th 275140761Ssam#define sc_rx_th u_rx_rt.th 276116743Ssam 277121100Ssam#define ATH_LOCK_INIT(_sc) \ 278121100Ssam mtx_init(&(_sc)->sc_mtx, device_get_nameunit((_sc)->sc_dev), \ 279121100Ssam MTX_NETWORK_LOCK, MTX_DEF | MTX_RECURSE) 280121100Ssam#define ATH_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_mtx) 281121100Ssam#define ATH_LOCK(_sc) mtx_lock(&(_sc)->sc_mtx) 282121100Ssam#define ATH_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_mtx) 283121100Ssam#define ATH_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->sc_mtx, MA_OWNED) 284121100Ssam 285138570Ssam#define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i)) 286138570Ssam 287121100Ssam#define ATH_TXBUF_LOCK_INIT(_sc) \ 288121100Ssam mtx_init(&(_sc)->sc_txbuflock, \ 289121100Ssam device_get_nameunit((_sc)->sc_dev), "xmit buf q", MTX_DEF) 290121100Ssam#define ATH_TXBUF_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_txbuflock) 291121100Ssam#define ATH_TXBUF_LOCK(_sc) mtx_lock(&(_sc)->sc_txbuflock) 292121100Ssam#define ATH_TXBUF_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_txbuflock) 293121100Ssam#define ATH_TXBUF_LOCK_ASSERT(_sc) \ 294121100Ssam mtx_assert(&(_sc)->sc_txbuflock, MA_OWNED) 295121100Ssam 296116743Ssamint ath_attach(u_int16_t, struct ath_softc *); 297116743Ssamint ath_detach(struct ath_softc *); 298116743Ssamvoid ath_resume(struct ath_softc *); 299116743Ssamvoid ath_suspend(struct ath_softc *); 300116743Ssamvoid ath_shutdown(struct ath_softc *); 301116743Ssamvoid ath_intr(void *); 302116743Ssam 303116743Ssam/* 304116743Ssam * HAL definitions to comply with local coding convention. 305116743Ssam */ 306138570Ssam#define ath_hal_detach(_ah) \ 307138570Ssam ((*(_ah)->ah_detach)((_ah))) 308116743Ssam#define ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \ 309116743Ssam ((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus))) 310116743Ssam#define ath_hal_getratetable(_ah, _mode) \ 311116743Ssam ((*(_ah)->ah_getRateTable)((_ah), (_mode))) 312116743Ssam#define ath_hal_getmac(_ah, _mac) \ 313116743Ssam ((*(_ah)->ah_getMacAddress)((_ah), (_mac))) 314138570Ssam#define ath_hal_setmac(_ah, _mac) \ 315138570Ssam ((*(_ah)->ah_setMacAddress)((_ah), (_mac))) 316116743Ssam#define ath_hal_intrset(_ah, _mask) \ 317116743Ssam ((*(_ah)->ah_setInterrupts)((_ah), (_mask))) 318116743Ssam#define ath_hal_intrget(_ah) \ 319116743Ssam ((*(_ah)->ah_getInterrupts)((_ah))) 320116743Ssam#define ath_hal_intrpend(_ah) \ 321116743Ssam ((*(_ah)->ah_isInterruptPending)((_ah))) 322116743Ssam#define ath_hal_getisr(_ah, _pmask) \ 323116743Ssam ((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask))) 324116743Ssam#define ath_hal_updatetxtriglevel(_ah, _inc) \ 325116743Ssam ((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc))) 326116743Ssam#define ath_hal_setpower(_ah, _mode, _sleepduration) \ 327116743Ssam ((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE, (_sleepduration))) 328138570Ssam#define ath_hal_keycachesize(_ah) \ 329138570Ssam ((*(_ah)->ah_getKeyCacheSize)((_ah))) 330116743Ssam#define ath_hal_keyreset(_ah, _ix) \ 331116743Ssam ((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix))) 332138570Ssam#define ath_hal_keyset(_ah, _ix, _pk, _mac) \ 333138570Ssam ((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE)) 334116743Ssam#define ath_hal_keyisvalid(_ah, _ix) \ 335116743Ssam (((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix)))) 336116743Ssam#define ath_hal_keysetmac(_ah, _ix, _mac) \ 337116743Ssam ((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac))) 338116743Ssam#define ath_hal_getrxfilter(_ah) \ 339116743Ssam ((*(_ah)->ah_getRxFilter)((_ah))) 340116743Ssam#define ath_hal_setrxfilter(_ah, _filter) \ 341116743Ssam ((*(_ah)->ah_setRxFilter)((_ah), (_filter))) 342116743Ssam#define ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \ 343116743Ssam ((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1))) 344116743Ssam#define ath_hal_waitforbeacon(_ah, _bf) \ 345116743Ssam ((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr)) 346116743Ssam#define ath_hal_putrxbuf(_ah, _bufaddr) \ 347116743Ssam ((*(_ah)->ah_setRxDP)((_ah), (_bufaddr))) 348116743Ssam#define ath_hal_gettsf32(_ah) \ 349116743Ssam ((*(_ah)->ah_getTsf32)((_ah))) 350116743Ssam#define ath_hal_gettsf64(_ah) \ 351116743Ssam ((*(_ah)->ah_getTsf64)((_ah))) 352116743Ssam#define ath_hal_resettsf(_ah) \ 353116743Ssam ((*(_ah)->ah_resetTsf)((_ah))) 354116743Ssam#define ath_hal_rxena(_ah) \ 355116743Ssam ((*(_ah)->ah_enableReceive)((_ah))) 356116743Ssam#define ath_hal_puttxbuf(_ah, _q, _bufaddr) \ 357116743Ssam ((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr))) 358116743Ssam#define ath_hal_gettxbuf(_ah, _q) \ 359116743Ssam ((*(_ah)->ah_getTxDP)((_ah), (_q))) 360138570Ssam#define ath_hal_numtxpending(_ah, _q) \ 361138570Ssam ((*(_ah)->ah_numTxPending)((_ah), (_q))) 362116743Ssam#define ath_hal_getrxbuf(_ah) \ 363116743Ssam ((*(_ah)->ah_getRxDP)((_ah))) 364116743Ssam#define ath_hal_txstart(_ah, _q) \ 365116743Ssam ((*(_ah)->ah_startTxDma)((_ah), (_q))) 366116743Ssam#define ath_hal_setchannel(_ah, _chan) \ 367116743Ssam ((*(_ah)->ah_setChannel)((_ah), (_chan))) 368116743Ssam#define ath_hal_calibrate(_ah, _chan) \ 369116743Ssam ((*(_ah)->ah_perCalibration)((_ah), (_chan))) 370116743Ssam#define ath_hal_setledstate(_ah, _state) \ 371116743Ssam ((*(_ah)->ah_setLedState)((_ah), (_state))) 372138570Ssam#define ath_hal_beaconinit(_ah, _nextb, _bperiod) \ 373138570Ssam ((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod))) 374116743Ssam#define ath_hal_beaconreset(_ah) \ 375116743Ssam ((*(_ah)->ah_resetStationBeaconTimers)((_ah))) 376138570Ssam#define ath_hal_beacontimers(_ah, _bs) \ 377138570Ssam ((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs))) 378116743Ssam#define ath_hal_setassocid(_ah, _bss, _associd) \ 379138570Ssam ((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd))) 380138570Ssam#define ath_hal_phydisable(_ah) \ 381138570Ssam ((*(_ah)->ah_phyDisable)((_ah))) 382138570Ssam#define ath_hal_setopmode(_ah) \ 383138570Ssam ((*(_ah)->ah_setPCUConfig)((_ah))) 384116743Ssam#define ath_hal_stoptxdma(_ah, _qnum) \ 385116743Ssam ((*(_ah)->ah_stopTxDma)((_ah), (_qnum))) 386116743Ssam#define ath_hal_stoppcurecv(_ah) \ 387116743Ssam ((*(_ah)->ah_stopPcuReceive)((_ah))) 388116743Ssam#define ath_hal_startpcurecv(_ah) \ 389116743Ssam ((*(_ah)->ah_startPcuReceive)((_ah))) 390116743Ssam#define ath_hal_stopdmarecv(_ah) \ 391116743Ssam ((*(_ah)->ah_stopDmaReceive)((_ah))) 392138570Ssam#define ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \ 393138570Ssam ((*(_ah)->ah_getDiagState)((_ah), (_id), \ 394138570Ssam (_indata), (_insize), (_outdata), (_outsize))) 395116743Ssam#define ath_hal_setuptxqueue(_ah, _type, _irq) \ 396116743Ssam ((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq))) 397116743Ssam#define ath_hal_resettxqueue(_ah, _q) \ 398116743Ssam ((*(_ah)->ah_resetTxQueue)((_ah), (_q))) 399116743Ssam#define ath_hal_releasetxqueue(_ah, _q) \ 400116743Ssam ((*(_ah)->ah_releaseTxQueue)((_ah), (_q))) 401138570Ssam#define ath_hal_gettxqueueprops(_ah, _q, _qi) \ 402138570Ssam ((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi))) 403138570Ssam#define ath_hal_settxqueueprops(_ah, _q, _qi) \ 404138570Ssam ((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi))) 405116743Ssam#define ath_hal_getrfgain(_ah) \ 406116743Ssam ((*(_ah)->ah_getRfGain)((_ah))) 407138570Ssam#define ath_hal_getdefantenna(_ah) \ 408138570Ssam ((*(_ah)->ah_getDefAntenna)((_ah))) 409138570Ssam#define ath_hal_setdefantenna(_ah, _ant) \ 410138570Ssam ((*(_ah)->ah_setDefAntenna)((_ah), (_ant))) 411138570Ssam#define ath_hal_rxmonitor(_ah, _arg) \ 412138570Ssam ((*(_ah)->ah_rxMonitor)((_ah), (_arg))) 413138570Ssam#define ath_hal_mibevent(_ah, _stats) \ 414138570Ssam ((*(_ah)->ah_procMibEvent)((_ah), (_stats))) 415138570Ssam#define ath_hal_setslottime(_ah, _us) \ 416138570Ssam ((*(_ah)->ah_setSlotTime)((_ah), (_us))) 417138570Ssam#define ath_hal_getslottime(_ah) \ 418138570Ssam ((*(_ah)->ah_getSlotTime)((_ah))) 419138570Ssam#define ath_hal_setacktimeout(_ah, _us) \ 420138570Ssam ((*(_ah)->ah_setAckTimeout)((_ah), (_us))) 421138570Ssam#define ath_hal_getacktimeout(_ah) \ 422138570Ssam ((*(_ah)->ah_getAckTimeout)((_ah))) 423138570Ssam#define ath_hal_setctstimeout(_ah, _us) \ 424138570Ssam ((*(_ah)->ah_setCTSTimeout)((_ah), (_us))) 425138570Ssam#define ath_hal_getctstimeout(_ah) \ 426138570Ssam ((*(_ah)->ah_getCTSTimeout)((_ah))) 427138570Ssam#define ath_hal_getcapability(_ah, _cap, _param, _result) \ 428138570Ssam ((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result))) 429138570Ssam#define ath_hal_setcapability(_ah, _cap, _param, _v, _status) \ 430138570Ssam ((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status))) 431138570Ssam#define ath_hal_ciphersupported(_ah, _cipher) \ 432138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK) 433138570Ssam#define ath_hal_getregdomain(_ah, _prd) \ 434138570Ssam ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd)) 435138570Ssam#define ath_hal_getcountrycode(_ah, _pcc) \ 436138570Ssam (*(_pcc) = (_ah)->ah_countryCode) 437138570Ssam#define ath_hal_tkipsplit(_ah) \ 438138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK) 439138570Ssam#define ath_hal_hwphycounters(_ah) \ 440138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK) 441138570Ssam#define ath_hal_hasdiversity(_ah) \ 442138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK) 443138570Ssam#define ath_hal_getdiversity(_ah) \ 444138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK) 445138570Ssam#define ath_hal_setdiversity(_ah, _v) \ 446138570Ssam ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL) 447138570Ssam#define ath_hal_getdiag(_ah, _pv) \ 448138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK) 449138570Ssam#define ath_hal_setdiag(_ah, _v) \ 450138570Ssam ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL) 451138570Ssam#define ath_hal_getnumtxqueues(_ah, _pv) \ 452138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK) 453138570Ssam#define ath_hal_hasveol(_ah) \ 454138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK) 455138570Ssam#define ath_hal_hastxpowlimit(_ah) \ 456138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK) 457138570Ssam#define ath_hal_settxpowlimit(_ah, _pow) \ 458138570Ssam ((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow))) 459138570Ssam#define ath_hal_gettxpowlimit(_ah, _ppow) \ 460138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK) 461138570Ssam#define ath_hal_getmaxtxpow(_ah, _ppow) \ 462138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK) 463138570Ssam#define ath_hal_gettpscale(_ah, _scale) \ 464138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK) 465138570Ssam#define ath_hal_settpscale(_ah, _v) \ 466138570Ssam ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL) 467138570Ssam#define ath_hal_hastpc(_ah) \ 468138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK) 469138570Ssam#define ath_hal_gettpc(_ah) \ 470138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK) 471138570Ssam#define ath_hal_settpc(_ah, _v) \ 472138570Ssam ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL) 473138570Ssam#define ath_hal_hasbursting(_ah) \ 474138570Ssam (ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK) 475147057Ssam#ifdef notyet 476147057Ssam#define ath_hal_hasmcastkeysearch(_ah) \ 477147057Ssam (ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK) 478147057Ssam#define ath_hal_getmcastkeysearch(_ah) \ 479147057Ssam (ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK) 480147057Ssam#else 481147057Ssam#define ath_hal_getmcastkeysearch(_ah) 0 482147057Ssam#endif 483154140Ssam#if HAL_ABI_VERSION < 0x05120700 484154140Ssam#define ath_hal_process_noisefloor(_ah) 485154140Ssam#define ath_hal_getchannoise(_ah, _c) (-96) 486154140Ssam#define HAL_CAP_TPC_ACK 100 487154140Ssam#define HAL_CAP_TPC_CTS 101 488154140Ssam#else 489154140Ssam#define ath_hal_getchannoise(_ah, _c) \ 490154140Ssam ((*(_ah)->ah_getChanNoise)((_ah), (_c))) 491154140Ssam#endif 492116743Ssam 493116743Ssam#define ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \ 494116743Ssam ((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq))) 495123044Ssam#define ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext) \ 496123044Ssam ((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext))) 497116743Ssam#define ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \ 498116743Ssam _txr0, _txtr0, _keyix, _ant, _flags, \ 499116743Ssam _rtsrate, _rtsdura) \ 500116743Ssam ((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \ 501116743Ssam (_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \ 502116743Ssam (_flags), (_rtsrate), (_rtsdura))) 503138570Ssam#define ath_hal_setupxtxdesc(_ah, _ds, \ 504116743Ssam _txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \ 505138570Ssam ((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \ 506116743Ssam (_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3))) 507138570Ssam#define ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \ 508138570Ssam ((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0))) 509116743Ssam#define ath_hal_txprocdesc(_ah, _ds) \ 510116743Ssam ((*(_ah)->ah_procTxDesc)((_ah), (_ds))) 511116743Ssam 512138570Ssam#define ath_hal_gpioCfgOutput(_ah, _gpio) \ 513138570Ssam ((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio))) 514138570Ssam#define ath_hal_gpioset(_ah, _gpio, _b) \ 515138570Ssam ((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b))) 516138570Ssam 517116743Ssam#endif /* _DEV_ATH_ATHVAR_H */ 518