ahci_generic.c revision 267589
1/*-
2 * Copyright (c) 2009-2012 Alexander Motin <mav@FreeBSD.org>
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer,
10 *    without modification, immediately at the beginning of the file.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 *    notice, this list of conditions and the following disclaimer in the
13 *    documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 */
26
27#include <sys/cdefs.h>
28__FBSDID("$FreeBSD: head/sys/dev/ahci/ahci.c 267589 2014-06-17 18:10:06Z jhb $");
29
30#include <sys/param.h>
31#include <sys/module.h>
32#include <sys/systm.h>
33#include <sys/kernel.h>
34#include <sys/bus.h>
35#include <sys/conf.h>
36#include <sys/endian.h>
37#include <sys/malloc.h>
38#include <sys/lock.h>
39#include <sys/mutex.h>
40#include <machine/stdarg.h>
41#include <machine/resource.h>
42#include <machine/bus.h>
43#include <sys/rman.h>
44#include <dev/pci/pcivar.h>
45#include <dev/pci/pcireg.h>
46#include "ahci.h"
47
48#include <cam/cam.h>
49#include <cam/cam_ccb.h>
50#include <cam/cam_sim.h>
51#include <cam/cam_xpt_sim.h>
52#include <cam/cam_debug.h>
53
54/* local prototypes */
55static int ahci_setup_interrupt(device_t dev);
56static void ahci_intr(void *data);
57static void ahci_intr_one(void *data);
58static void ahci_intr_one_edge(void *data);
59static int ahci_suspend(device_t dev);
60static int ahci_resume(device_t dev);
61static int ahci_ch_init(device_t dev);
62static int ahci_ch_deinit(device_t dev);
63static int ahci_ch_suspend(device_t dev);
64static int ahci_ch_resume(device_t dev);
65static void ahci_ch_pm(void *arg);
66static void ahci_ch_intr(void *arg);
67static void ahci_ch_intr_direct(void *arg);
68static void ahci_ch_intr_main(struct ahci_channel *ch, uint32_t istatus);
69static int ahci_ctlr_reset(device_t dev);
70static int ahci_ctlr_setup(device_t dev);
71static void ahci_begin_transaction(device_t dev, union ccb *ccb);
72static void ahci_dmasetprd(void *arg, bus_dma_segment_t *segs, int nsegs, int error);
73static void ahci_execute_transaction(struct ahci_slot *slot);
74static void ahci_timeout(struct ahci_slot *slot);
75static void ahci_end_transaction(struct ahci_slot *slot, enum ahci_err_type et);
76static int ahci_setup_fis(device_t dev, struct ahci_cmd_tab *ctp, union ccb *ccb, int tag);
77static void ahci_dmainit(device_t dev);
78static void ahci_dmasetupc_cb(void *xsc, bus_dma_segment_t *segs, int nsegs, int error);
79static void ahci_dmafini(device_t dev);
80static void ahci_slotsalloc(device_t dev);
81static void ahci_slotsfree(device_t dev);
82static void ahci_reset(device_t dev);
83static void ahci_start(device_t dev, int fbs);
84static void ahci_stop(device_t dev);
85static void ahci_clo(device_t dev);
86static void ahci_start_fr(device_t dev);
87static void ahci_stop_fr(device_t dev);
88
89static int ahci_sata_connect(struct ahci_channel *ch);
90static int ahci_sata_phy_reset(device_t dev);
91static int ahci_wait_ready(device_t dev, int t, int t0);
92
93static void ahci_issue_recovery(device_t dev);
94static void ahci_process_read_log(device_t dev, union ccb *ccb);
95static void ahci_process_request_sense(device_t dev, union ccb *ccb);
96
97static void ahciaction(struct cam_sim *sim, union ccb *ccb);
98static void ahcipoll(struct cam_sim *sim);
99
100static MALLOC_DEFINE(M_AHCI, "AHCI driver", "AHCI driver data buffers");
101
102static struct {
103	uint32_t	id;
104	uint8_t		rev;
105	const char	*name;
106	int		quirks;
107#define AHCI_Q_NOFORCE	1
108#define AHCI_Q_NOPMP	2
109#define AHCI_Q_NONCQ	4
110#define AHCI_Q_1CH	8
111#define AHCI_Q_2CH	16
112#define AHCI_Q_4CH	32
113#define AHCI_Q_EDGEIS	64
114#define AHCI_Q_SATA2	128
115#define AHCI_Q_NOBSYRES	256
116#define AHCI_Q_NOAA	512
117#define AHCI_Q_NOCOUNT	1024
118#define AHCI_Q_ALTSIG	2048
119#define AHCI_Q_NOMSI	4096
120
121#define AHCI_Q_BIT_STRING	\
122	"\020"			\
123	"\001NOFORCE"		\
124	"\002NOPMP"		\
125	"\003NONCQ"		\
126	"\0041CH"		\
127	"\0052CH"		\
128	"\0064CH"		\
129	"\007EDGEIS"		\
130	"\010SATA2"		\
131	"\011NOBSYRES"		\
132	"\012NOAA"		\
133	"\013NOCOUNT"		\
134	"\014ALTSIG"		\
135	"\015NOMSI"
136} ahci_ids[] = {
137	{0x43801002, 0x00, "AMD SB600",	AHCI_Q_NOMSI},
138	{0x43901002, 0x00, "AMD SB7x0/SB8x0/SB9x0",	0},
139	{0x43911002, 0x00, "AMD SB7x0/SB8x0/SB9x0",	0},
140	{0x43921002, 0x00, "AMD SB7x0/SB8x0/SB9x0",	0},
141	{0x43931002, 0x00, "AMD SB7x0/SB8x0/SB9x0",	0},
142	{0x43941002, 0x00, "AMD SB7x0/SB8x0/SB9x0",	0},
143	{0x43951002, 0x00, "AMD SB8x0/SB9x0",	0},
144	{0x78001022, 0x00, "AMD Hudson-2",	0},
145	{0x78011022, 0x00, "AMD Hudson-2",	0},
146	{0x78021022, 0x00, "AMD Hudson-2",	0},
147	{0x78031022, 0x00, "AMD Hudson-2",	0},
148	{0x78041022, 0x00, "AMD Hudson-2",	0},
149	{0x06111b21, 0x00, "ASMedia ASM2106",	0},
150	{0x06121b21, 0x00, "ASMedia ASM1061",	0},
151	{0x26528086, 0x00, "Intel ICH6",	AHCI_Q_NOFORCE},
152	{0x26538086, 0x00, "Intel ICH6M",	AHCI_Q_NOFORCE},
153	{0x26818086, 0x00, "Intel ESB2",	0},
154	{0x26828086, 0x00, "Intel ESB2",	0},
155	{0x26838086, 0x00, "Intel ESB2",	0},
156	{0x27c18086, 0x00, "Intel ICH7",	0},
157	{0x27c38086, 0x00, "Intel ICH7",	0},
158	{0x27c58086, 0x00, "Intel ICH7M",	0},
159	{0x27c68086, 0x00, "Intel ICH7M",	0},
160	{0x28218086, 0x00, "Intel ICH8",	0},
161	{0x28228086, 0x00, "Intel ICH8",	0},
162	{0x28248086, 0x00, "Intel ICH8",	0},
163	{0x28298086, 0x00, "Intel ICH8M",	0},
164	{0x282a8086, 0x00, "Intel ICH8M",	0},
165	{0x29228086, 0x00, "Intel ICH9",	0},
166	{0x29238086, 0x00, "Intel ICH9",	0},
167	{0x29248086, 0x00, "Intel ICH9",	0},
168	{0x29258086, 0x00, "Intel ICH9",	0},
169	{0x29278086, 0x00, "Intel ICH9",	0},
170	{0x29298086, 0x00, "Intel ICH9M",	0},
171	{0x292a8086, 0x00, "Intel ICH9M",	0},
172	{0x292b8086, 0x00, "Intel ICH9M",	0},
173	{0x292c8086, 0x00, "Intel ICH9M",	0},
174	{0x292f8086, 0x00, "Intel ICH9M",	0},
175	{0x294d8086, 0x00, "Intel ICH9",	0},
176	{0x294e8086, 0x00, "Intel ICH9M",	0},
177	{0x3a058086, 0x00, "Intel ICH10",	0},
178	{0x3a228086, 0x00, "Intel ICH10",	0},
179	{0x3a258086, 0x00, "Intel ICH10",	0},
180	{0x3b228086, 0x00, "Intel 5 Series/3400 Series",	0},
181	{0x3b238086, 0x00, "Intel 5 Series/3400 Series",	0},
182	{0x3b258086, 0x00, "Intel 5 Series/3400 Series",	0},
183	{0x3b298086, 0x00, "Intel 5 Series/3400 Series",	0},
184	{0x3b2c8086, 0x00, "Intel 5 Series/3400 Series",	0},
185	{0x3b2f8086, 0x00, "Intel 5 Series/3400 Series",	0},
186	{0x1c028086, 0x00, "Intel Cougar Point",	0},
187	{0x1c038086, 0x00, "Intel Cougar Point",	0},
188	{0x1c048086, 0x00, "Intel Cougar Point",	0},
189	{0x1c058086, 0x00, "Intel Cougar Point",	0},
190	{0x1d028086, 0x00, "Intel Patsburg",	0},
191	{0x1d048086, 0x00, "Intel Patsburg",	0},
192	{0x1d068086, 0x00, "Intel Patsburg",	0},
193	{0x28268086, 0x00, "Intel Patsburg (RAID)",	0},
194	{0x1e028086, 0x00, "Intel Panther Point",	0},
195	{0x1e038086, 0x00, "Intel Panther Point",	0},
196	{0x1e048086, 0x00, "Intel Panther Point (RAID)",	0},
197	{0x1e058086, 0x00, "Intel Panther Point (RAID)",	0},
198	{0x1e068086, 0x00, "Intel Panther Point (RAID)",	0},
199	{0x1e078086, 0x00, "Intel Panther Point (RAID)",	0},
200	{0x1e0e8086, 0x00, "Intel Panther Point (RAID)",	0},
201	{0x1e0f8086, 0x00, "Intel Panther Point (RAID)",	0},
202	{0x1f228086, 0x00, "Intel Avoton",	0},
203	{0x1f238086, 0x00, "Intel Avoton",	0},
204	{0x1f248086, 0x00, "Intel Avoton (RAID)",	0},
205	{0x1f258086, 0x00, "Intel Avoton (RAID)",	0},
206	{0x1f268086, 0x00, "Intel Avoton (RAID)",	0},
207	{0x1f278086, 0x00, "Intel Avoton (RAID)",	0},
208	{0x1f2e8086, 0x00, "Intel Avoton (RAID)",	0},
209	{0x1f2f8086, 0x00, "Intel Avoton (RAID)",	0},
210	{0x1f328086, 0x00, "Intel Avoton",	0},
211	{0x1f338086, 0x00, "Intel Avoton",	0},
212	{0x1f348086, 0x00, "Intel Avoton (RAID)",	0},
213	{0x1f358086, 0x00, "Intel Avoton (RAID)",	0},
214	{0x1f368086, 0x00, "Intel Avoton (RAID)",	0},
215	{0x1f378086, 0x00, "Intel Avoton (RAID)",	0},
216	{0x1f3e8086, 0x00, "Intel Avoton (RAID)",	0},
217	{0x1f3f8086, 0x00, "Intel Avoton (RAID)",	0},
218	{0x23a38086, 0x00, "Intel Coleto Creek",        0},
219	{0x28238086, 0x00, "Intel Wellsburg (RAID)",	0},
220	{0x28278086, 0x00, "Intel Wellsburg (RAID)",	0},
221	{0x8c028086, 0x00, "Intel Lynx Point",	0},
222	{0x8c038086, 0x00, "Intel Lynx Point",	0},
223	{0x8c048086, 0x00, "Intel Lynx Point (RAID)",	0},
224	{0x8c058086, 0x00, "Intel Lynx Point (RAID)",	0},
225	{0x8c068086, 0x00, "Intel Lynx Point (RAID)",	0},
226	{0x8c078086, 0x00, "Intel Lynx Point (RAID)",	0},
227	{0x8c0e8086, 0x00, "Intel Lynx Point (RAID)",	0},
228	{0x8c0f8086, 0x00, "Intel Lynx Point (RAID)",	0},
229	{0x8d028086, 0x00, "Intel Wellsburg",	0},
230	{0x8d048086, 0x00, "Intel Wellsburg (RAID)",	0},
231	{0x8d068086, 0x00, "Intel Wellsburg (RAID)",	0},
232	{0x8d628086, 0x00, "Intel Wellsburg",	0},
233	{0x8d648086, 0x00, "Intel Wellsburg (RAID)",	0},
234	{0x8d668086, 0x00, "Intel Wellsburg (RAID)",	0},
235	{0x8d6e8086, 0x00, "Intel Wellsburg (RAID)",	0},
236	{0x9c028086, 0x00, "Intel Lynx Point-LP",	0},
237	{0x9c038086, 0x00, "Intel Lynx Point-LP",	0},
238	{0x9c048086, 0x00, "Intel Lynx Point-LP (RAID)",	0},
239	{0x9c058086, 0x00, "Intel Lynx Point-LP (RAID)",	0},
240	{0x9c068086, 0x00, "Intel Lynx Point-LP (RAID)",	0},
241	{0x9c078086, 0x00, "Intel Lynx Point-LP (RAID)",	0},
242	{0x9c0e8086, 0x00, "Intel Lynx Point-LP (RAID)",	0},
243	{0x9c0f8086, 0x00, "Intel Lynx Point-LP (RAID)",	0},
244	{0x23238086, 0x00, "Intel DH89xxCC",	0},
245	{0x2360197b, 0x00, "JMicron JMB360",	0},
246	{0x2361197b, 0x00, "JMicron JMB361",	AHCI_Q_NOFORCE},
247	{0x2362197b, 0x00, "JMicron JMB362",	0},
248	{0x2363197b, 0x00, "JMicron JMB363",	AHCI_Q_NOFORCE},
249	{0x2365197b, 0x00, "JMicron JMB365",	AHCI_Q_NOFORCE},
250	{0x2366197b, 0x00, "JMicron JMB366",	AHCI_Q_NOFORCE},
251	{0x2368197b, 0x00, "JMicron JMB368",	AHCI_Q_NOFORCE},
252	{0x611111ab, 0x00, "Marvell 88SE6111",	AHCI_Q_NOFORCE | AHCI_Q_1CH |
253	    AHCI_Q_EDGEIS},
254	{0x612111ab, 0x00, "Marvell 88SE6121",	AHCI_Q_NOFORCE | AHCI_Q_2CH |
255	    AHCI_Q_EDGEIS | AHCI_Q_NONCQ | AHCI_Q_NOCOUNT},
256	{0x614111ab, 0x00, "Marvell 88SE6141",	AHCI_Q_NOFORCE | AHCI_Q_4CH |
257	    AHCI_Q_EDGEIS | AHCI_Q_NONCQ | AHCI_Q_NOCOUNT},
258	{0x614511ab, 0x00, "Marvell 88SE6145",	AHCI_Q_NOFORCE | AHCI_Q_4CH |
259	    AHCI_Q_EDGEIS | AHCI_Q_NONCQ | AHCI_Q_NOCOUNT},
260	{0x91201b4b, 0x00, "Marvell 88SE912x",	AHCI_Q_EDGEIS|AHCI_Q_NOBSYRES},
261	{0x91231b4b, 0x11, "Marvell 88SE912x",	AHCI_Q_NOBSYRES|AHCI_Q_ALTSIG},
262	{0x91231b4b, 0x00, "Marvell 88SE912x",	AHCI_Q_EDGEIS|AHCI_Q_SATA2|AHCI_Q_NOBSYRES},
263	{0x91251b4b, 0x00, "Marvell 88SE9125",	AHCI_Q_NOBSYRES},
264	{0x91281b4b, 0x00, "Marvell 88SE9128",	AHCI_Q_NOBSYRES|AHCI_Q_ALTSIG},
265	{0x91301b4b, 0x00, "Marvell 88SE9130",  AHCI_Q_NOBSYRES|AHCI_Q_ALTSIG},
266	{0x91721b4b, 0x00, "Marvell 88SE9172",	AHCI_Q_NOBSYRES},
267	{0x91821b4b, 0x00, "Marvell 88SE9182",	AHCI_Q_NOBSYRES},
268	{0x91831b4b, 0x00, "Marvell 88SS9183",	AHCI_Q_NOBSYRES},
269	{0x91a01b4b, 0x00, "Marvell 88SE91Ax",	AHCI_Q_NOBSYRES},
270	{0x92151b4b, 0x00, "Marvell 88SE9215",  AHCI_Q_NOBSYRES},
271	{0x92201b4b, 0x00, "Marvell 88SE9220",  AHCI_Q_NOBSYRES|AHCI_Q_ALTSIG},
272	{0x92301b4b, 0x00, "Marvell 88SE9230",  AHCI_Q_NOBSYRES|AHCI_Q_ALTSIG},
273	{0x92351b4b, 0x00, "Marvell 88SE9235",  AHCI_Q_NOBSYRES},
274	{0x06201103, 0x00, "HighPoint RocketRAID 620",	AHCI_Q_NOBSYRES},
275	{0x06201b4b, 0x00, "HighPoint RocketRAID 620",	AHCI_Q_NOBSYRES},
276	{0x06221103, 0x00, "HighPoint RocketRAID 622",	AHCI_Q_NOBSYRES},
277	{0x06221b4b, 0x00, "HighPoint RocketRAID 622",	AHCI_Q_NOBSYRES},
278	{0x06401103, 0x00, "HighPoint RocketRAID 640",	AHCI_Q_NOBSYRES},
279	{0x06401b4b, 0x00, "HighPoint RocketRAID 640",	AHCI_Q_NOBSYRES},
280	{0x06441103, 0x00, "HighPoint RocketRAID 644",	AHCI_Q_NOBSYRES},
281	{0x06441b4b, 0x00, "HighPoint RocketRAID 644",	AHCI_Q_NOBSYRES},
282	{0x06411103, 0x00, "HighPoint RocketRAID 640L",	AHCI_Q_NOBSYRES},
283	{0x06421103, 0x00, "HighPoint RocketRAID 642L",	AHCI_Q_NOBSYRES},
284	{0x06451103, 0x00, "HighPoint RocketRAID 644L",	AHCI_Q_NOBSYRES},
285	{0x044c10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
286	{0x044d10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
287	{0x044e10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
288	{0x044f10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
289	{0x045c10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
290	{0x045d10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
291	{0x045e10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
292	{0x045f10de, 0x00, "NVIDIA MCP65",	AHCI_Q_NOAA},
293	{0x055010de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
294	{0x055110de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
295	{0x055210de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
296	{0x055310de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
297	{0x055410de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
298	{0x055510de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
299	{0x055610de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
300	{0x055710de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
301	{0x055810de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
302	{0x055910de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
303	{0x055A10de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
304	{0x055B10de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
305	{0x058410de, 0x00, "NVIDIA MCP67",	AHCI_Q_NOAA},
306	{0x07f010de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
307	{0x07f110de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
308	{0x07f210de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
309	{0x07f310de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
310	{0x07f410de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
311	{0x07f510de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
312	{0x07f610de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
313	{0x07f710de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
314	{0x07f810de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
315	{0x07f910de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
316	{0x07fa10de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
317	{0x07fb10de, 0x00, "NVIDIA MCP73",	AHCI_Q_NOAA},
318	{0x0ad010de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
319	{0x0ad110de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
320	{0x0ad210de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
321	{0x0ad310de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
322	{0x0ad410de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
323	{0x0ad510de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
324	{0x0ad610de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
325	{0x0ad710de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
326	{0x0ad810de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
327	{0x0ad910de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
328	{0x0ada10de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
329	{0x0adb10de, 0x00, "NVIDIA MCP77",	AHCI_Q_NOAA},
330	{0x0ab410de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
331	{0x0ab510de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
332	{0x0ab610de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
333	{0x0ab710de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
334	{0x0ab810de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
335	{0x0ab910de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
336	{0x0aba10de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
337	{0x0abb10de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
338	{0x0abc10de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
339	{0x0abd10de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
340	{0x0abe10de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
341	{0x0abf10de, 0x00, "NVIDIA MCP79",	AHCI_Q_NOAA},
342	{0x0d8410de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
343	{0x0d8510de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOFORCE|AHCI_Q_NOAA},
344	{0x0d8610de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
345	{0x0d8710de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
346	{0x0d8810de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
347	{0x0d8910de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
348	{0x0d8a10de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
349	{0x0d8b10de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
350	{0x0d8c10de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
351	{0x0d8d10de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
352	{0x0d8e10de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
353	{0x0d8f10de, 0x00, "NVIDIA MCP89",	AHCI_Q_NOAA},
354	{0x33491106, 0x00, "VIA VT8251",	AHCI_Q_NOPMP|AHCI_Q_NONCQ},
355	{0x62871106, 0x00, "VIA VT8251",	AHCI_Q_NOPMP|AHCI_Q_NONCQ},
356	{0x11841039, 0x00, "SiS 966",		0},
357	{0x11851039, 0x00, "SiS 968",		0},
358	{0x01861039, 0x00, "SiS 968",		0},
359	{0x00000000, 0x00, NULL,		0}
360};
361
362#define recovery_type		spriv_field0
363#define RECOVERY_NONE		0
364#define RECOVERY_READ_LOG	1
365#define RECOVERY_REQUEST_SENSE	2
366#define recovery_slot		spriv_field1
367
368static int force_ahci = 1;
369TUNABLE_INT("hw.ahci.force", &force_ahci);
370
371static int
372ahci_probe(device_t dev)
373{
374	char buf[64];
375	int i, valid = 0;
376	uint32_t devid = pci_get_devid(dev);
377	uint8_t revid = pci_get_revid(dev);
378
379	/*
380	 * Ensure it is not a PCI bridge (some vendors use
381	 * the same PID and VID in PCI bridge and AHCI cards).
382	 */
383	if (pci_get_class(dev) == PCIC_BRIDGE)
384		return (ENXIO);
385
386	/* Is this a possible AHCI candidate? */
387	if (pci_get_class(dev) == PCIC_STORAGE &&
388	    pci_get_subclass(dev) == PCIS_STORAGE_SATA &&
389	    pci_get_progif(dev) == PCIP_STORAGE_SATA_AHCI_1_0)
390		valid = 1;
391	/* Is this a known AHCI chip? */
392	for (i = 0; ahci_ids[i].id != 0; i++) {
393		if (ahci_ids[i].id == devid &&
394		    ahci_ids[i].rev <= revid &&
395		    (valid || (force_ahci == 1 &&
396		     !(ahci_ids[i].quirks & AHCI_Q_NOFORCE)))) {
397			/* Do not attach JMicrons with single PCI function. */
398			if (pci_get_vendor(dev) == 0x197b &&
399			    (pci_read_config(dev, 0xdf, 1) & 0x40) == 0)
400				return (ENXIO);
401			snprintf(buf, sizeof(buf), "%s AHCI SATA controller",
402			    ahci_ids[i].name);
403			device_set_desc_copy(dev, buf);
404			return (BUS_PROBE_VENDOR);
405		}
406	}
407	if (!valid)
408		return (ENXIO);
409	device_set_desc_copy(dev, "AHCI SATA controller");
410	return (BUS_PROBE_VENDOR);
411}
412
413static int
414ahci_ata_probe(device_t dev)
415{
416	char buf[64];
417	int i;
418	uint32_t devid = pci_get_devid(dev);
419	uint8_t revid = pci_get_revid(dev);
420
421	if ((intptr_t)device_get_ivars(dev) >= 0)
422		return (ENXIO);
423	/* Is this a known AHCI chip? */
424	for (i = 0; ahci_ids[i].id != 0; i++) {
425		if (ahci_ids[i].id == devid &&
426		    ahci_ids[i].rev <= revid) {
427			snprintf(buf, sizeof(buf), "%s AHCI SATA controller",
428			    ahci_ids[i].name);
429			device_set_desc_copy(dev, buf);
430			return (BUS_PROBE_VENDOR);
431		}
432	}
433	device_set_desc_copy(dev, "AHCI SATA controller");
434	return (BUS_PROBE_VENDOR);
435}
436
437static int
438ahci_attach(device_t dev)
439{
440	struct ahci_controller *ctlr = device_get_softc(dev);
441	device_t child;
442	int	error, unit, speed, i;
443	u_int	u;
444	uint32_t devid = pci_get_devid(dev);
445	uint8_t revid = pci_get_revid(dev);
446	u_int32_t version;
447
448	ctlr->dev = dev;
449	i = 0;
450	while (ahci_ids[i].id != 0 &&
451	    (ahci_ids[i].id != devid ||
452	     ahci_ids[i].rev > revid))
453		i++;
454	ctlr->quirks = ahci_ids[i].quirks;
455	resource_int_value(device_get_name(dev),
456	    device_get_unit(dev), "ccc", &ctlr->ccc);
457	/* if we have a memory BAR(5) we are likely on an AHCI part */
458	ctlr->r_rid = PCIR_BAR(5);
459	if (!(ctlr->r_mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
460	    &ctlr->r_rid, RF_ACTIVE)))
461		return ENXIO;
462	/* Setup our own memory management for channels. */
463	ctlr->sc_iomem.rm_start = rman_get_start(ctlr->r_mem);
464	ctlr->sc_iomem.rm_end = rman_get_end(ctlr->r_mem);
465	ctlr->sc_iomem.rm_type = RMAN_ARRAY;
466	ctlr->sc_iomem.rm_descr = "I/O memory addresses";
467	if ((error = rman_init(&ctlr->sc_iomem)) != 0) {
468		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid, ctlr->r_mem);
469		return (error);
470	}
471	if ((error = rman_manage_region(&ctlr->sc_iomem,
472	    rman_get_start(ctlr->r_mem), rman_get_end(ctlr->r_mem))) != 0) {
473		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid, ctlr->r_mem);
474		rman_fini(&ctlr->sc_iomem);
475		return (error);
476	}
477	pci_enable_busmaster(dev);
478	/* Reset controller */
479	if ((error = ahci_ctlr_reset(dev)) != 0) {
480		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid, ctlr->r_mem);
481		rman_fini(&ctlr->sc_iomem);
482		return (error);
483	};
484	/* Get the HW capabilities */
485	version = ATA_INL(ctlr->r_mem, AHCI_VS);
486	ctlr->caps = ATA_INL(ctlr->r_mem, AHCI_CAP);
487	if (version >= 0x00010200)
488		ctlr->caps2 = ATA_INL(ctlr->r_mem, AHCI_CAP2);
489	if (ctlr->caps & AHCI_CAP_EMS)
490		ctlr->capsem = ATA_INL(ctlr->r_mem, AHCI_EM_CTL);
491	ctlr->ichannels = ATA_INL(ctlr->r_mem, AHCI_PI);
492
493	/* Identify and set separate quirks for HBA and RAID f/w Marvells. */
494	if ((ctlr->quirks & AHCI_Q_NOBSYRES) &&
495	    (ctlr->quirks & AHCI_Q_ALTSIG) &&
496	    (ctlr->caps & AHCI_CAP_SPM) == 0)
497		ctlr->quirks &= ~AHCI_Q_NOBSYRES;
498
499	if (ctlr->quirks & AHCI_Q_1CH) {
500		ctlr->caps &= ~AHCI_CAP_NPMASK;
501		ctlr->ichannels &= 0x01;
502	}
503	if (ctlr->quirks & AHCI_Q_2CH) {
504		ctlr->caps &= ~AHCI_CAP_NPMASK;
505		ctlr->caps |= 1;
506		ctlr->ichannels &= 0x03;
507	}
508	if (ctlr->quirks & AHCI_Q_4CH) {
509		ctlr->caps &= ~AHCI_CAP_NPMASK;
510		ctlr->caps |= 3;
511		ctlr->ichannels &= 0x0f;
512	}
513	ctlr->channels = MAX(flsl(ctlr->ichannels),
514	    (ctlr->caps & AHCI_CAP_NPMASK) + 1);
515	if (ctlr->quirks & AHCI_Q_NOPMP)
516		ctlr->caps &= ~AHCI_CAP_SPM;
517	if (ctlr->quirks & AHCI_Q_NONCQ)
518		ctlr->caps &= ~AHCI_CAP_SNCQ;
519	if ((ctlr->caps & AHCI_CAP_CCCS) == 0)
520		ctlr->ccc = 0;
521	ctlr->emloc = ATA_INL(ctlr->r_mem, AHCI_EM_LOC);
522
523	/* Create controller-wide DMA tag. */
524	if (bus_dma_tag_create(bus_get_dma_tag(dev), 0, 0,
525	    (ctlr->caps & AHCI_CAP_64BIT) ? BUS_SPACE_MAXADDR :
526	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
527	    BUS_SPACE_MAXSIZE, BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE,
528	    0, NULL, NULL, &ctlr->dma_tag)) {
529		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid,
530		    ctlr->r_mem);
531		rman_fini(&ctlr->sc_iomem);
532		return ENXIO;
533	}
534
535	ahci_ctlr_setup(dev);
536	/* Setup interrupts. */
537	if (ahci_setup_interrupt(dev)) {
538		bus_dma_tag_destroy(ctlr->dma_tag);
539		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid, ctlr->r_mem);
540		rman_fini(&ctlr->sc_iomem);
541		return ENXIO;
542	}
543	i = 0;
544	for (u = ctlr->ichannels; u != 0; u >>= 1)
545		i += (u & 1);
546	ctlr->direct = (ctlr->msi && (ctlr->numirqs > 1 || i <= 3));
547	resource_int_value(device_get_name(dev), device_get_unit(dev),
548	    "direct", &ctlr->direct);
549	/* Announce HW capabilities. */
550	speed = (ctlr->caps & AHCI_CAP_ISS) >> AHCI_CAP_ISS_SHIFT;
551	device_printf(dev,
552		    "AHCI v%x.%02x with %d %sGbps ports, Port Multiplier %s%s\n",
553		    ((version >> 20) & 0xf0) + ((version >> 16) & 0x0f),
554		    ((version >> 4) & 0xf0) + (version & 0x0f),
555		    (ctlr->caps & AHCI_CAP_NPMASK) + 1,
556		    ((speed == 1) ? "1.5":((speed == 2) ? "3":
557		    ((speed == 3) ? "6":"?"))),
558		    (ctlr->caps & AHCI_CAP_SPM) ?
559		    "supported" : "not supported",
560		    (ctlr->caps & AHCI_CAP_FBSS) ?
561		    " with FBS" : "");
562	if (ctlr->quirks != 0) {
563		device_printf(dev, "quirks=0x%b\n", ctlr->quirks,
564		    AHCI_Q_BIT_STRING);
565	}
566	if (bootverbose) {
567		device_printf(dev, "Caps:%s%s%s%s%s%s%s%s %sGbps",
568		    (ctlr->caps & AHCI_CAP_64BIT) ? " 64bit":"",
569		    (ctlr->caps & AHCI_CAP_SNCQ) ? " NCQ":"",
570		    (ctlr->caps & AHCI_CAP_SSNTF) ? " SNTF":"",
571		    (ctlr->caps & AHCI_CAP_SMPS) ? " MPS":"",
572		    (ctlr->caps & AHCI_CAP_SSS) ? " SS":"",
573		    (ctlr->caps & AHCI_CAP_SALP) ? " ALP":"",
574		    (ctlr->caps & AHCI_CAP_SAL) ? " AL":"",
575		    (ctlr->caps & AHCI_CAP_SCLO) ? " CLO":"",
576		    ((speed == 1) ? "1.5":((speed == 2) ? "3":
577		    ((speed == 3) ? "6":"?"))));
578		printf("%s%s%s%s%s%s %dcmd%s%s%s %dports\n",
579		    (ctlr->caps & AHCI_CAP_SAM) ? " AM":"",
580		    (ctlr->caps & AHCI_CAP_SPM) ? " PM":"",
581		    (ctlr->caps & AHCI_CAP_FBSS) ? " FBS":"",
582		    (ctlr->caps & AHCI_CAP_PMD) ? " PMD":"",
583		    (ctlr->caps & AHCI_CAP_SSC) ? " SSC":"",
584		    (ctlr->caps & AHCI_CAP_PSC) ? " PSC":"",
585		    ((ctlr->caps & AHCI_CAP_NCS) >> AHCI_CAP_NCS_SHIFT) + 1,
586		    (ctlr->caps & AHCI_CAP_CCCS) ? " CCC":"",
587		    (ctlr->caps & AHCI_CAP_EMS) ? " EM":"",
588		    (ctlr->caps & AHCI_CAP_SXS) ? " eSATA":"",
589		    (ctlr->caps & AHCI_CAP_NPMASK) + 1);
590	}
591	if (bootverbose && version >= 0x00010200) {
592		device_printf(dev, "Caps2:%s%s%s%s%s%s\n",
593		    (ctlr->caps2 & AHCI_CAP2_DESO) ? " DESO":"",
594		    (ctlr->caps2 & AHCI_CAP2_SADM) ? " SADM":"",
595		    (ctlr->caps2 & AHCI_CAP2_SDS) ? " SDS":"",
596		    (ctlr->caps2 & AHCI_CAP2_APST) ? " APST":"",
597		    (ctlr->caps2 & AHCI_CAP2_NVMP) ? " NVMP":"",
598		    (ctlr->caps2 & AHCI_CAP2_BOH) ? " BOH":"");
599	}
600	/* Attach all channels on this controller */
601	for (unit = 0; unit < ctlr->channels; unit++) {
602		child = device_add_child(dev, "ahcich", -1);
603		if (child == NULL) {
604			device_printf(dev, "failed to add channel device\n");
605			continue;
606		}
607		device_set_ivars(child, (void *)(intptr_t)unit);
608		if ((ctlr->ichannels & (1 << unit)) == 0)
609			device_disable(child);
610	}
611	if (ctlr->caps & AHCI_CAP_EMS) {
612		child = device_add_child(dev, "ahciem", -1);
613		if (child == NULL)
614			device_printf(dev, "failed to add enclosure device\n");
615		else
616			device_set_ivars(child, (void *)(intptr_t)-1);
617	}
618	bus_generic_attach(dev);
619	return 0;
620}
621
622static int
623ahci_detach(device_t dev)
624{
625	struct ahci_controller *ctlr = device_get_softc(dev);
626	int i;
627
628	/* Detach & delete all children */
629	device_delete_children(dev);
630
631	/* Free interrupts. */
632	for (i = 0; i < ctlr->numirqs; i++) {
633		if (ctlr->irqs[i].r_irq) {
634			bus_teardown_intr(dev, ctlr->irqs[i].r_irq,
635			    ctlr->irqs[i].handle);
636			bus_release_resource(dev, SYS_RES_IRQ,
637			    ctlr->irqs[i].r_irq_rid, ctlr->irqs[i].r_irq);
638		}
639	}
640	pci_release_msi(dev);
641	bus_dma_tag_destroy(ctlr->dma_tag);
642	/* Free memory. */
643	rman_fini(&ctlr->sc_iomem);
644	if (ctlr->r_mem)
645		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid, ctlr->r_mem);
646	return (0);
647}
648
649static int
650ahci_ctlr_reset(device_t dev)
651{
652	struct ahci_controller *ctlr = device_get_softc(dev);
653	int timeout;
654
655	if (pci_read_config(dev, PCIR_DEVVENDOR, 4) == 0x28298086 &&
656	    (pci_read_config(dev, 0x92, 1) & 0xfe) == 0x04)
657		pci_write_config(dev, 0x92, 0x01, 1);
658	/* Enable AHCI mode */
659	ATA_OUTL(ctlr->r_mem, AHCI_GHC, AHCI_GHC_AE);
660	/* Reset AHCI controller */
661	ATA_OUTL(ctlr->r_mem, AHCI_GHC, AHCI_GHC_AE|AHCI_GHC_HR);
662	for (timeout = 1000; timeout > 0; timeout--) {
663		DELAY(1000);
664		if ((ATA_INL(ctlr->r_mem, AHCI_GHC) & AHCI_GHC_HR) == 0)
665			break;
666	}
667	if (timeout == 0) {
668		device_printf(dev, "AHCI controller reset failure\n");
669		return ENXIO;
670	}
671	/* Reenable AHCI mode */
672	ATA_OUTL(ctlr->r_mem, AHCI_GHC, AHCI_GHC_AE);
673	return (0);
674}
675
676static int
677ahci_ctlr_setup(device_t dev)
678{
679	struct ahci_controller *ctlr = device_get_softc(dev);
680	/* Clear interrupts */
681	ATA_OUTL(ctlr->r_mem, AHCI_IS, ATA_INL(ctlr->r_mem, AHCI_IS));
682	/* Configure CCC */
683	if (ctlr->ccc) {
684		ATA_OUTL(ctlr->r_mem, AHCI_CCCP, ATA_INL(ctlr->r_mem, AHCI_PI));
685		ATA_OUTL(ctlr->r_mem, AHCI_CCCC,
686		    (ctlr->ccc << AHCI_CCCC_TV_SHIFT) |
687		    (4 << AHCI_CCCC_CC_SHIFT) |
688		    AHCI_CCCC_EN);
689		ctlr->cccv = (ATA_INL(ctlr->r_mem, AHCI_CCCC) &
690		    AHCI_CCCC_INT_MASK) >> AHCI_CCCC_INT_SHIFT;
691		if (bootverbose) {
692			device_printf(dev,
693			    "CCC with %dms/4cmd enabled on vector %d\n",
694			    ctlr->ccc, ctlr->cccv);
695		}
696	}
697	/* Enable AHCI interrupts */
698	ATA_OUTL(ctlr->r_mem, AHCI_GHC,
699	    ATA_INL(ctlr->r_mem, AHCI_GHC) | AHCI_GHC_IE);
700	return (0);
701}
702
703static int
704ahci_suspend(device_t dev)
705{
706	struct ahci_controller *ctlr = device_get_softc(dev);
707
708	bus_generic_suspend(dev);
709	/* Disable interupts, so the state change(s) doesn't trigger */
710	ATA_OUTL(ctlr->r_mem, AHCI_GHC,
711	     ATA_INL(ctlr->r_mem, AHCI_GHC) & (~AHCI_GHC_IE));
712	return 0;
713}
714
715static int
716ahci_resume(device_t dev)
717{
718	int res;
719
720	if ((res = ahci_ctlr_reset(dev)) != 0)
721		return (res);
722	ahci_ctlr_setup(dev);
723	return (bus_generic_resume(dev));
724}
725
726static int
727ahci_setup_interrupt(device_t dev)
728{
729	struct ahci_controller *ctlr = device_get_softc(dev);
730	int i;
731
732	ctlr->msi = 2;
733	/* Process hints. */
734	if (ctlr->quirks & AHCI_Q_NOMSI)
735		ctlr->msi = 0;
736	resource_int_value(device_get_name(dev),
737	    device_get_unit(dev), "msi", &ctlr->msi);
738	ctlr->numirqs = 1;
739	if (ctlr->msi < 0)
740		ctlr->msi = 0;
741	else if (ctlr->msi == 1)
742		ctlr->msi = min(1, pci_msi_count(dev));
743	else if (ctlr->msi > 1) {
744		ctlr->msi = 2;
745		ctlr->numirqs = pci_msi_count(dev);
746	}
747	/* Allocate MSI if needed/present. */
748	if (ctlr->msi && pci_alloc_msi(dev, &ctlr->numirqs) != 0) {
749		ctlr->msi = 0;
750		ctlr->numirqs = 1;
751	}
752	/* Check for single MSI vector fallback. */
753	if (ctlr->numirqs > 1 &&
754	    (ATA_INL(ctlr->r_mem, AHCI_GHC) & AHCI_GHC_MRSM) != 0) {
755		device_printf(dev, "Falling back to one MSI\n");
756		ctlr->numirqs = 1;
757	}
758	/* Allocate all IRQs. */
759	for (i = 0; i < ctlr->numirqs; i++) {
760		ctlr->irqs[i].ctlr = ctlr;
761		ctlr->irqs[i].r_irq_rid = i + (ctlr->msi ? 1 : 0);
762		if (ctlr->numirqs == 1 || i >= ctlr->channels ||
763		    (ctlr->ccc && i == ctlr->cccv))
764			ctlr->irqs[i].mode = AHCI_IRQ_MODE_ALL;
765		else if (i == ctlr->numirqs - 1)
766			ctlr->irqs[i].mode = AHCI_IRQ_MODE_AFTER;
767		else
768			ctlr->irqs[i].mode = AHCI_IRQ_MODE_ONE;
769		if (!(ctlr->irqs[i].r_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
770		    &ctlr->irqs[i].r_irq_rid, RF_SHAREABLE | RF_ACTIVE))) {
771			device_printf(dev, "unable to map interrupt\n");
772			return ENXIO;
773		}
774		if ((bus_setup_intr(dev, ctlr->irqs[i].r_irq, ATA_INTR_FLAGS, NULL,
775		    (ctlr->irqs[i].mode != AHCI_IRQ_MODE_ONE) ? ahci_intr :
776		     ((ctlr->quirks & AHCI_Q_EDGEIS) ? ahci_intr_one_edge :
777		      ahci_intr_one),
778		    &ctlr->irqs[i], &ctlr->irqs[i].handle))) {
779			/* SOS XXX release r_irq */
780			device_printf(dev, "unable to setup interrupt\n");
781			return ENXIO;
782		}
783		if (ctlr->numirqs > 1) {
784			bus_describe_intr(dev, ctlr->irqs[i].r_irq,
785			    ctlr->irqs[i].handle,
786			    ctlr->irqs[i].mode == AHCI_IRQ_MODE_ONE ?
787			    "ch%d" : "%d", i);
788		}
789	}
790	return (0);
791}
792
793/*
794 * Common case interrupt handler.
795 */
796static void
797ahci_intr(void *data)
798{
799	struct ahci_controller_irq *irq = data;
800	struct ahci_controller *ctlr = irq->ctlr;
801	u_int32_t is, ise = 0;
802	void *arg;
803	int unit;
804
805	if (irq->mode == AHCI_IRQ_MODE_ALL) {
806		unit = 0;
807		if (ctlr->ccc)
808			is = ctlr->ichannels;
809		else
810			is = ATA_INL(ctlr->r_mem, AHCI_IS);
811	} else {	/* AHCI_IRQ_MODE_AFTER */
812		unit = irq->r_irq_rid - 1;
813		is = ATA_INL(ctlr->r_mem, AHCI_IS);
814	}
815	/* CCC interrupt is edge triggered. */
816	if (ctlr->ccc)
817		ise = 1 << ctlr->cccv;
818	/* Some controllers have edge triggered IS. */
819	if (ctlr->quirks & AHCI_Q_EDGEIS)
820		ise |= is;
821	if (ise != 0)
822		ATA_OUTL(ctlr->r_mem, AHCI_IS, ise);
823	for (; unit < ctlr->channels; unit++) {
824		if ((is & (1 << unit)) != 0 &&
825		    (arg = ctlr->interrupt[unit].argument)) {
826				ctlr->interrupt[unit].function(arg);
827		}
828	}
829	/* AHCI declares level triggered IS. */
830	if (!(ctlr->quirks & AHCI_Q_EDGEIS))
831		ATA_OUTL(ctlr->r_mem, AHCI_IS, is);
832}
833
834/*
835 * Simplified interrupt handler for multivector MSI mode.
836 */
837static void
838ahci_intr_one(void *data)
839{
840	struct ahci_controller_irq *irq = data;
841	struct ahci_controller *ctlr = irq->ctlr;
842	void *arg;
843	int unit;
844
845	unit = irq->r_irq_rid - 1;
846	if ((arg = ctlr->interrupt[unit].argument))
847	    ctlr->interrupt[unit].function(arg);
848	/* AHCI declares level triggered IS. */
849	ATA_OUTL(ctlr->r_mem, AHCI_IS, 1 << unit);
850}
851
852static void
853ahci_intr_one_edge(void *data)
854{
855	struct ahci_controller_irq *irq = data;
856	struct ahci_controller *ctlr = irq->ctlr;
857	void *arg;
858	int unit;
859
860	unit = irq->r_irq_rid - 1;
861	/* Some controllers have edge triggered IS. */
862	ATA_OUTL(ctlr->r_mem, AHCI_IS, 1 << unit);
863	if ((arg = ctlr->interrupt[unit].argument))
864		ctlr->interrupt[unit].function(arg);
865}
866
867static struct resource *
868ahci_alloc_resource(device_t dev, device_t child, int type, int *rid,
869		       u_long start, u_long end, u_long count, u_int flags)
870{
871	struct ahci_controller *ctlr = device_get_softc(dev);
872	struct resource *res;
873	long st;
874	int offset, size, unit;
875
876	unit = (intptr_t)device_get_ivars(child);
877	res = NULL;
878	switch (type) {
879	case SYS_RES_MEMORY:
880		if (unit >= 0) {
881			offset = AHCI_OFFSET + (unit << 7);
882			size = 128;
883		} else if (*rid == 0) {
884			offset = AHCI_EM_CTL;
885			size = 4;
886		} else {
887			offset = (ctlr->emloc & 0xffff0000) >> 14;
888			size = (ctlr->emloc & 0x0000ffff) << 2;
889			if (*rid != 1) {
890				if (*rid == 2 && (ctlr->capsem &
891				    (AHCI_EM_XMT | AHCI_EM_SMB)) == 0)
892					offset += size;
893				else
894					break;
895			}
896		}
897		st = rman_get_start(ctlr->r_mem);
898		res = rman_reserve_resource(&ctlr->sc_iomem, st + offset,
899		    st + offset + size - 1, size, RF_ACTIVE, child);
900		if (res) {
901			bus_space_handle_t bsh;
902			bus_space_tag_t bst;
903			bsh = rman_get_bushandle(ctlr->r_mem);
904			bst = rman_get_bustag(ctlr->r_mem);
905			bus_space_subregion(bst, bsh, offset, 128, &bsh);
906			rman_set_bushandle(res, bsh);
907			rman_set_bustag(res, bst);
908		}
909		break;
910	case SYS_RES_IRQ:
911		if (*rid == ATA_IRQ_RID)
912			res = ctlr->irqs[0].r_irq;
913		break;
914	}
915	return (res);
916}
917
918static int
919ahci_release_resource(device_t dev, device_t child, int type, int rid,
920			 struct resource *r)
921{
922
923	switch (type) {
924	case SYS_RES_MEMORY:
925		rman_release_resource(r);
926		return (0);
927	case SYS_RES_IRQ:
928		if (rid != ATA_IRQ_RID)
929			return ENOENT;
930		return (0);
931	}
932	return (EINVAL);
933}
934
935static int
936ahci_setup_intr(device_t dev, device_t child, struct resource *irq,
937		   int flags, driver_filter_t *filter, driver_intr_t *function,
938		   void *argument, void **cookiep)
939{
940	struct ahci_controller *ctlr = device_get_softc(dev);
941	int unit = (intptr_t)device_get_ivars(child);
942
943	if (filter != NULL) {
944		printf("ahci.c: we cannot use a filter here\n");
945		return (EINVAL);
946	}
947	ctlr->interrupt[unit].function = function;
948	ctlr->interrupt[unit].argument = argument;
949	return (0);
950}
951
952static int
953ahci_teardown_intr(device_t dev, device_t child, struct resource *irq,
954		      void *cookie)
955{
956	struct ahci_controller *ctlr = device_get_softc(dev);
957	int unit = (intptr_t)device_get_ivars(child);
958
959	ctlr->interrupt[unit].function = NULL;
960	ctlr->interrupt[unit].argument = NULL;
961	return (0);
962}
963
964static int
965ahci_print_child(device_t dev, device_t child)
966{
967	int retval, channel;
968
969	retval = bus_print_child_header(dev, child);
970	channel = (int)(intptr_t)device_get_ivars(child);
971	if (channel >= 0)
972		retval += printf(" at channel %d", channel);
973	retval += bus_print_child_footer(dev, child);
974	return (retval);
975}
976
977static int
978ahci_child_location_str(device_t dev, device_t child, char *buf,
979    size_t buflen)
980{
981	int channel;
982
983	channel = (int)(intptr_t)device_get_ivars(child);
984	if (channel >= 0)
985		snprintf(buf, buflen, "channel=%d", channel);
986	return (0);
987}
988
989static bus_dma_tag_t
990ahci_get_dma_tag(device_t dev, device_t child)
991{
992	struct ahci_controller *ctlr = device_get_softc(dev);
993
994	return (ctlr->dma_tag);
995}
996
997devclass_t ahci_devclass;
998static device_method_t ahci_methods[] = {
999	DEVMETHOD(device_probe,     ahci_probe),
1000	DEVMETHOD(device_attach,    ahci_attach),
1001	DEVMETHOD(device_detach,    ahci_detach),
1002	DEVMETHOD(device_suspend,   ahci_suspend),
1003	DEVMETHOD(device_resume,    ahci_resume),
1004	DEVMETHOD(bus_print_child,  ahci_print_child),
1005	DEVMETHOD(bus_alloc_resource,       ahci_alloc_resource),
1006	DEVMETHOD(bus_release_resource,     ahci_release_resource),
1007	DEVMETHOD(bus_setup_intr,   ahci_setup_intr),
1008	DEVMETHOD(bus_teardown_intr,ahci_teardown_intr),
1009	DEVMETHOD(bus_child_location_str, ahci_child_location_str),
1010	DEVMETHOD(bus_get_dma_tag,  ahci_get_dma_tag),
1011	{ 0, 0 }
1012};
1013static driver_t ahci_driver = {
1014        "ahci",
1015        ahci_methods,
1016        sizeof(struct ahci_controller)
1017};
1018DRIVER_MODULE(ahci, pci, ahci_driver, ahci_devclass, 0, 0);
1019static device_method_t ahci_ata_methods[] = {
1020	DEVMETHOD(device_probe,     ahci_ata_probe),
1021	DEVMETHOD(device_attach,    ahci_attach),
1022	DEVMETHOD(device_detach,    ahci_detach),
1023	DEVMETHOD(device_suspend,   ahci_suspend),
1024	DEVMETHOD(device_resume,    ahci_resume),
1025	DEVMETHOD(bus_print_child,  ahci_print_child),
1026	DEVMETHOD(bus_alloc_resource,       ahci_alloc_resource),
1027	DEVMETHOD(bus_release_resource,     ahci_release_resource),
1028	DEVMETHOD(bus_setup_intr,   ahci_setup_intr),
1029	DEVMETHOD(bus_teardown_intr,ahci_teardown_intr),
1030	DEVMETHOD(bus_child_location_str, ahci_child_location_str),
1031	{ 0, 0 }
1032};
1033static driver_t ahci_ata_driver = {
1034        "ahci",
1035        ahci_ata_methods,
1036        sizeof(struct ahci_controller)
1037};
1038DRIVER_MODULE(ahci, atapci, ahci_ata_driver, ahci_devclass, 0, 0);
1039MODULE_VERSION(ahci, 1);
1040MODULE_DEPEND(ahci, cam, 1, 1, 1);
1041
1042static int
1043ahci_ch_probe(device_t dev)
1044{
1045
1046	device_set_desc_copy(dev, "AHCI channel");
1047	return (0);
1048}
1049
1050static int
1051ahci_ch_attach(device_t dev)
1052{
1053	struct ahci_controller *ctlr = device_get_softc(device_get_parent(dev));
1054	struct ahci_channel *ch = device_get_softc(dev);
1055	struct cam_devq *devq;
1056	int rid, error, i, sata_rev = 0;
1057	u_int32_t version;
1058
1059	ch->dev = dev;
1060	ch->unit = (intptr_t)device_get_ivars(dev);
1061	ch->caps = ctlr->caps;
1062	ch->caps2 = ctlr->caps2;
1063	ch->quirks = ctlr->quirks;
1064	ch->numslots = ((ch->caps & AHCI_CAP_NCS) >> AHCI_CAP_NCS_SHIFT) + 1;
1065	mtx_init(&ch->mtx, "AHCI channel lock", NULL, MTX_DEF);
1066	resource_int_value(device_get_name(dev),
1067	    device_get_unit(dev), "pm_level", &ch->pm_level);
1068	STAILQ_INIT(&ch->doneq);
1069	if (ch->pm_level > 3)
1070		callout_init_mtx(&ch->pm_timer, &ch->mtx, 0);
1071	callout_init_mtx(&ch->reset_timer, &ch->mtx, 0);
1072	/* Limit speed for my onboard JMicron external port.
1073	 * It is not eSATA really. */
1074	if (pci_get_devid(ctlr->dev) == 0x2363197b &&
1075	    pci_get_subvendor(ctlr->dev) == 0x1043 &&
1076	    pci_get_subdevice(ctlr->dev) == 0x81e4 &&
1077	    ch->unit == 0)
1078		sata_rev = 1;
1079	if (ch->quirks & AHCI_Q_SATA2)
1080		sata_rev = 2;
1081	resource_int_value(device_get_name(dev),
1082	    device_get_unit(dev), "sata_rev", &sata_rev);
1083	for (i = 0; i < 16; i++) {
1084		ch->user[i].revision = sata_rev;
1085		ch->user[i].mode = 0;
1086		ch->user[i].bytecount = 8192;
1087		ch->user[i].tags = ch->numslots;
1088		ch->user[i].caps = 0;
1089		ch->curr[i] = ch->user[i];
1090		if (ch->pm_level) {
1091			ch->user[i].caps = CTS_SATA_CAPS_H_PMREQ |
1092			    CTS_SATA_CAPS_H_APST |
1093			    CTS_SATA_CAPS_D_PMREQ | CTS_SATA_CAPS_D_APST;
1094		}
1095		ch->user[i].caps |= CTS_SATA_CAPS_H_DMAAA |
1096		    CTS_SATA_CAPS_H_AN;
1097	}
1098	rid = 0;
1099	if (!(ch->r_mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
1100	    &rid, RF_ACTIVE)))
1101		return (ENXIO);
1102	ahci_dmainit(dev);
1103	ahci_slotsalloc(dev);
1104	ahci_ch_init(dev);
1105	mtx_lock(&ch->mtx);
1106	rid = ATA_IRQ_RID;
1107	if (!(ch->r_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
1108	    &rid, RF_SHAREABLE | RF_ACTIVE))) {
1109		device_printf(dev, "Unable to map interrupt\n");
1110		error = ENXIO;
1111		goto err0;
1112	}
1113	if ((bus_setup_intr(dev, ch->r_irq, ATA_INTR_FLAGS, NULL,
1114	    ctlr->direct ? ahci_ch_intr_direct : ahci_ch_intr,
1115	    dev, &ch->ih))) {
1116		device_printf(dev, "Unable to setup interrupt\n");
1117		error = ENXIO;
1118		goto err1;
1119	}
1120	ch->chcaps = ATA_INL(ch->r_mem, AHCI_P_CMD);
1121	version = ATA_INL(ctlr->r_mem, AHCI_VS);
1122	if (version < 0x00010200 && (ctlr->caps & AHCI_CAP_FBSS))
1123		ch->chcaps |= AHCI_P_CMD_FBSCP;
1124	if (ch->caps2 & AHCI_CAP2_SDS)
1125		ch->chscaps = ATA_INL(ch->r_mem, AHCI_P_DEVSLP);
1126	if (bootverbose) {
1127		device_printf(dev, "Caps:%s%s%s%s%s%s\n",
1128		    (ch->chcaps & AHCI_P_CMD_HPCP) ? " HPCP":"",
1129		    (ch->chcaps & AHCI_P_CMD_MPSP) ? " MPSP":"",
1130		    (ch->chcaps & AHCI_P_CMD_CPD) ? " CPD":"",
1131		    (ch->chcaps & AHCI_P_CMD_ESP) ? " ESP":"",
1132		    (ch->chcaps & AHCI_P_CMD_FBSCP) ? " FBSCP":"",
1133		    (ch->chscaps & AHCI_P_DEVSLP_DSP) ? " DSP":"");
1134	}
1135	/* Create the device queue for our SIM. */
1136	devq = cam_simq_alloc(ch->numslots);
1137	if (devq == NULL) {
1138		device_printf(dev, "Unable to allocate simq\n");
1139		error = ENOMEM;
1140		goto err1;
1141	}
1142	/* Construct SIM entry */
1143	ch->sim = cam_sim_alloc(ahciaction, ahcipoll, "ahcich", ch,
1144	    device_get_unit(dev), &ch->mtx,
1145	    min(2, ch->numslots),
1146	    (ch->caps & AHCI_CAP_SNCQ) ? ch->numslots : 0,
1147	    devq);
1148	if (ch->sim == NULL) {
1149		cam_simq_free(devq);
1150		device_printf(dev, "unable to allocate sim\n");
1151		error = ENOMEM;
1152		goto err1;
1153	}
1154	if (xpt_bus_register(ch->sim, dev, 0) != CAM_SUCCESS) {
1155		device_printf(dev, "unable to register xpt bus\n");
1156		error = ENXIO;
1157		goto err2;
1158	}
1159	if (xpt_create_path(&ch->path, /*periph*/NULL, cam_sim_path(ch->sim),
1160	    CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
1161		device_printf(dev, "unable to create path\n");
1162		error = ENXIO;
1163		goto err3;
1164	}
1165	if (ch->pm_level > 3) {
1166		callout_reset(&ch->pm_timer,
1167		    (ch->pm_level == 4) ? hz / 1000 : hz / 8,
1168		    ahci_ch_pm, dev);
1169	}
1170	mtx_unlock(&ch->mtx);
1171	return (0);
1172
1173err3:
1174	xpt_bus_deregister(cam_sim_path(ch->sim));
1175err2:
1176	cam_sim_free(ch->sim, /*free_devq*/TRUE);
1177err1:
1178	bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ch->r_irq);
1179err0:
1180	bus_release_resource(dev, SYS_RES_MEMORY, ch->unit, ch->r_mem);
1181	mtx_unlock(&ch->mtx);
1182	mtx_destroy(&ch->mtx);
1183	return (error);
1184}
1185
1186static int
1187ahci_ch_detach(device_t dev)
1188{
1189	struct ahci_channel *ch = device_get_softc(dev);
1190
1191	mtx_lock(&ch->mtx);
1192	xpt_async(AC_LOST_DEVICE, ch->path, NULL);
1193	/* Forget about reset. */
1194	if (ch->resetting) {
1195		ch->resetting = 0;
1196		xpt_release_simq(ch->sim, TRUE);
1197	}
1198	xpt_free_path(ch->path);
1199	xpt_bus_deregister(cam_sim_path(ch->sim));
1200	cam_sim_free(ch->sim, /*free_devq*/TRUE);
1201	mtx_unlock(&ch->mtx);
1202
1203	if (ch->pm_level > 3)
1204		callout_drain(&ch->pm_timer);
1205	callout_drain(&ch->reset_timer);
1206	bus_teardown_intr(dev, ch->r_irq, ch->ih);
1207	bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ch->r_irq);
1208
1209	ahci_ch_deinit(dev);
1210	ahci_slotsfree(dev);
1211	ahci_dmafini(dev);
1212
1213	bus_release_resource(dev, SYS_RES_MEMORY, ch->unit, ch->r_mem);
1214	mtx_destroy(&ch->mtx);
1215	return (0);
1216}
1217
1218static int
1219ahci_ch_init(device_t dev)
1220{
1221	struct ahci_channel *ch = device_get_softc(dev);
1222	uint64_t work;
1223
1224	/* Disable port interrupts */
1225	ATA_OUTL(ch->r_mem, AHCI_P_IE, 0);
1226	/* Setup work areas */
1227	work = ch->dma.work_bus + AHCI_CL_OFFSET;
1228	ATA_OUTL(ch->r_mem, AHCI_P_CLB, work & 0xffffffff);
1229	ATA_OUTL(ch->r_mem, AHCI_P_CLBU, work >> 32);
1230	work = ch->dma.rfis_bus;
1231	ATA_OUTL(ch->r_mem, AHCI_P_FB, work & 0xffffffff);
1232	ATA_OUTL(ch->r_mem, AHCI_P_FBU, work >> 32);
1233	/* Activate the channel and power/spin up device */
1234	ATA_OUTL(ch->r_mem, AHCI_P_CMD,
1235	     (AHCI_P_CMD_ACTIVE | AHCI_P_CMD_POD | AHCI_P_CMD_SUD |
1236	     ((ch->pm_level == 2 || ch->pm_level == 3) ? AHCI_P_CMD_ALPE : 0) |
1237	     ((ch->pm_level > 2) ? AHCI_P_CMD_ASP : 0 )));
1238	ahci_start_fr(dev);
1239	ahci_start(dev, 1);
1240	return (0);
1241}
1242
1243static int
1244ahci_ch_deinit(device_t dev)
1245{
1246	struct ahci_channel *ch = device_get_softc(dev);
1247
1248	/* Disable port interrupts. */
1249	ATA_OUTL(ch->r_mem, AHCI_P_IE, 0);
1250	/* Reset command register. */
1251	ahci_stop(dev);
1252	ahci_stop_fr(dev);
1253	ATA_OUTL(ch->r_mem, AHCI_P_CMD, 0);
1254	/* Allow everything, including partial and slumber modes. */
1255	ATA_OUTL(ch->r_mem, AHCI_P_SCTL, 0);
1256	/* Request slumber mode transition and give some time to get there. */
1257	ATA_OUTL(ch->r_mem, AHCI_P_CMD, AHCI_P_CMD_SLUMBER);
1258	DELAY(100);
1259	/* Disable PHY. */
1260	ATA_OUTL(ch->r_mem, AHCI_P_SCTL, ATA_SC_DET_DISABLE);
1261	return (0);
1262}
1263
1264static int
1265ahci_ch_suspend(device_t dev)
1266{
1267	struct ahci_channel *ch = device_get_softc(dev);
1268
1269	mtx_lock(&ch->mtx);
1270	xpt_freeze_simq(ch->sim, 1);
1271	/* Forget about reset. */
1272	if (ch->resetting) {
1273		ch->resetting = 0;
1274		callout_stop(&ch->reset_timer);
1275		xpt_release_simq(ch->sim, TRUE);
1276	}
1277	while (ch->oslots)
1278		msleep(ch, &ch->mtx, PRIBIO, "ahcisusp", hz/100);
1279	ahci_ch_deinit(dev);
1280	mtx_unlock(&ch->mtx);
1281	return (0);
1282}
1283
1284static int
1285ahci_ch_resume(device_t dev)
1286{
1287	struct ahci_channel *ch = device_get_softc(dev);
1288
1289	mtx_lock(&ch->mtx);
1290	ahci_ch_init(dev);
1291	ahci_reset(dev);
1292	xpt_release_simq(ch->sim, TRUE);
1293	mtx_unlock(&ch->mtx);
1294	return (0);
1295}
1296
1297devclass_t ahcich_devclass;
1298static device_method_t ahcich_methods[] = {
1299	DEVMETHOD(device_probe,     ahci_ch_probe),
1300	DEVMETHOD(device_attach,    ahci_ch_attach),
1301	DEVMETHOD(device_detach,    ahci_ch_detach),
1302	DEVMETHOD(device_suspend,   ahci_ch_suspend),
1303	DEVMETHOD(device_resume,    ahci_ch_resume),
1304	{ 0, 0 }
1305};
1306static driver_t ahcich_driver = {
1307        "ahcich",
1308        ahcich_methods,
1309        sizeof(struct ahci_channel)
1310};
1311DRIVER_MODULE(ahcich, ahci, ahcich_driver, ahcich_devclass, 0, 0);
1312
1313struct ahci_dc_cb_args {
1314	bus_addr_t maddr;
1315	int error;
1316};
1317
1318static void
1319ahci_dmainit(device_t dev)
1320{
1321	struct ahci_channel *ch = device_get_softc(dev);
1322	struct ahci_dc_cb_args dcba;
1323	size_t rfsize;
1324
1325	/* Command area. */
1326	if (bus_dma_tag_create(bus_get_dma_tag(dev), 1024, 0,
1327	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
1328	    NULL, NULL, AHCI_WORK_SIZE, 1, AHCI_WORK_SIZE,
1329	    0, NULL, NULL, &ch->dma.work_tag))
1330		goto error;
1331	if (bus_dmamem_alloc(ch->dma.work_tag, (void **)&ch->dma.work,
1332	    BUS_DMA_ZERO, &ch->dma.work_map))
1333		goto error;
1334	if (bus_dmamap_load(ch->dma.work_tag, ch->dma.work_map, ch->dma.work,
1335	    AHCI_WORK_SIZE, ahci_dmasetupc_cb, &dcba, 0) || dcba.error) {
1336		bus_dmamem_free(ch->dma.work_tag, ch->dma.work, ch->dma.work_map);
1337		goto error;
1338	}
1339	ch->dma.work_bus = dcba.maddr;
1340	/* FIS receive area. */
1341	if (ch->chcaps & AHCI_P_CMD_FBSCP)
1342	    rfsize = 4096;
1343	else
1344	    rfsize = 256;
1345	if (bus_dma_tag_create(bus_get_dma_tag(dev), rfsize, 0,
1346	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
1347	    NULL, NULL, rfsize, 1, rfsize,
1348	    0, NULL, NULL, &ch->dma.rfis_tag))
1349		goto error;
1350	if (bus_dmamem_alloc(ch->dma.rfis_tag, (void **)&ch->dma.rfis, 0,
1351	    &ch->dma.rfis_map))
1352		goto error;
1353	if (bus_dmamap_load(ch->dma.rfis_tag, ch->dma.rfis_map, ch->dma.rfis,
1354	    rfsize, ahci_dmasetupc_cb, &dcba, 0) || dcba.error) {
1355		bus_dmamem_free(ch->dma.rfis_tag, ch->dma.rfis, ch->dma.rfis_map);
1356		goto error;
1357	}
1358	ch->dma.rfis_bus = dcba.maddr;
1359	/* Data area. */
1360	if (bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
1361	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
1362	    NULL, NULL,
1363	    AHCI_SG_ENTRIES * PAGE_SIZE * ch->numslots,
1364	    AHCI_SG_ENTRIES, AHCI_PRD_MAX,
1365	    0, busdma_lock_mutex, &ch->mtx, &ch->dma.data_tag)) {
1366		goto error;
1367	}
1368	return;
1369
1370error:
1371	device_printf(dev, "WARNING - DMA initialization failed\n");
1372	ahci_dmafini(dev);
1373}
1374
1375static void
1376ahci_dmasetupc_cb(void *xsc, bus_dma_segment_t *segs, int nsegs, int error)
1377{
1378	struct ahci_dc_cb_args *dcba = (struct ahci_dc_cb_args *)xsc;
1379
1380	if (!(dcba->error = error))
1381		dcba->maddr = segs[0].ds_addr;
1382}
1383
1384static void
1385ahci_dmafini(device_t dev)
1386{
1387	struct ahci_channel *ch = device_get_softc(dev);
1388
1389	if (ch->dma.data_tag) {
1390		bus_dma_tag_destroy(ch->dma.data_tag);
1391		ch->dma.data_tag = NULL;
1392	}
1393	if (ch->dma.rfis_bus) {
1394		bus_dmamap_unload(ch->dma.rfis_tag, ch->dma.rfis_map);
1395		bus_dmamem_free(ch->dma.rfis_tag, ch->dma.rfis, ch->dma.rfis_map);
1396		ch->dma.rfis_bus = 0;
1397		ch->dma.rfis = NULL;
1398	}
1399	if (ch->dma.work_bus) {
1400		bus_dmamap_unload(ch->dma.work_tag, ch->dma.work_map);
1401		bus_dmamem_free(ch->dma.work_tag, ch->dma.work, ch->dma.work_map);
1402		ch->dma.work_bus = 0;
1403		ch->dma.work = NULL;
1404	}
1405	if (ch->dma.work_tag) {
1406		bus_dma_tag_destroy(ch->dma.work_tag);
1407		ch->dma.work_tag = NULL;
1408	}
1409}
1410
1411static void
1412ahci_slotsalloc(device_t dev)
1413{
1414	struct ahci_channel *ch = device_get_softc(dev);
1415	int i;
1416
1417	/* Alloc and setup command/dma slots */
1418	bzero(ch->slot, sizeof(ch->slot));
1419	for (i = 0; i < ch->numslots; i++) {
1420		struct ahci_slot *slot = &ch->slot[i];
1421
1422		slot->dev = dev;
1423		slot->slot = i;
1424		slot->state = AHCI_SLOT_EMPTY;
1425		slot->ccb = NULL;
1426		callout_init_mtx(&slot->timeout, &ch->mtx, 0);
1427
1428		if (bus_dmamap_create(ch->dma.data_tag, 0, &slot->dma.data_map))
1429			device_printf(ch->dev, "FAILURE - create data_map\n");
1430	}
1431}
1432
1433static void
1434ahci_slotsfree(device_t dev)
1435{
1436	struct ahci_channel *ch = device_get_softc(dev);
1437	int i;
1438
1439	/* Free all dma slots */
1440	for (i = 0; i < ch->numslots; i++) {
1441		struct ahci_slot *slot = &ch->slot[i];
1442
1443		callout_drain(&slot->timeout);
1444		if (slot->dma.data_map) {
1445			bus_dmamap_destroy(ch->dma.data_tag, slot->dma.data_map);
1446			slot->dma.data_map = NULL;
1447		}
1448	}
1449}
1450
1451static int
1452ahci_phy_check_events(device_t dev, u_int32_t serr)
1453{
1454	struct ahci_channel *ch = device_get_softc(dev);
1455
1456	if (((ch->pm_level == 0) && (serr & ATA_SE_PHY_CHANGED)) ||
1457	    ((ch->pm_level != 0 || ch->listening) && (serr & ATA_SE_EXCHANGED))) {
1458		u_int32_t status = ATA_INL(ch->r_mem, AHCI_P_SSTS);
1459		union ccb *ccb;
1460
1461		if (bootverbose) {
1462			if ((status & ATA_SS_DET_MASK) != ATA_SS_DET_NO_DEVICE)
1463				device_printf(dev, "CONNECT requested\n");
1464			else
1465				device_printf(dev, "DISCONNECT requested\n");
1466		}
1467		ahci_reset(dev);
1468		if ((ccb = xpt_alloc_ccb_nowait()) == NULL)
1469			return (0);
1470		if (xpt_create_path(&ccb->ccb_h.path, NULL,
1471		    cam_sim_path(ch->sim),
1472		    CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
1473			xpt_free_ccb(ccb);
1474			return (0);
1475		}
1476		xpt_rescan(ccb);
1477		return (1);
1478	}
1479	return (0);
1480}
1481
1482static void
1483ahci_cpd_check_events(device_t dev)
1484{
1485	struct ahci_channel *ch = device_get_softc(dev);
1486	u_int32_t status;
1487	union ccb *ccb;
1488
1489	if (ch->pm_level == 0)
1490		return;
1491
1492	status = ATA_INL(ch->r_mem, AHCI_P_CMD);
1493	if ((status & AHCI_P_CMD_CPD) == 0)
1494		return;
1495
1496	if (bootverbose) {
1497		if (status & AHCI_P_CMD_CPS) {
1498			device_printf(dev, "COLD CONNECT requested\n");
1499		} else
1500			device_printf(dev, "COLD DISCONNECT requested\n");
1501	}
1502	ahci_reset(dev);
1503	if ((ccb = xpt_alloc_ccb_nowait()) == NULL)
1504		return;
1505	if (xpt_create_path(&ccb->ccb_h.path, NULL, cam_sim_path(ch->sim),
1506	    CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
1507		xpt_free_ccb(ccb);
1508		return;
1509	}
1510	xpt_rescan(ccb);
1511}
1512
1513static void
1514ahci_notify_events(device_t dev, u_int32_t status)
1515{
1516	struct ahci_channel *ch = device_get_softc(dev);
1517	struct cam_path *dpath;
1518	int i;
1519
1520	if (ch->caps & AHCI_CAP_SSNTF)
1521		ATA_OUTL(ch->r_mem, AHCI_P_SNTF, status);
1522	if (bootverbose)
1523		device_printf(dev, "SNTF 0x%04x\n", status);
1524	for (i = 0; i < 16; i++) {
1525		if ((status & (1 << i)) == 0)
1526			continue;
1527		if (xpt_create_path(&dpath, NULL,
1528		    xpt_path_path_id(ch->path), i, 0) == CAM_REQ_CMP) {
1529			xpt_async(AC_SCSI_AEN, dpath, NULL);
1530			xpt_free_path(dpath);
1531		}
1532	}
1533}
1534
1535static void
1536ahci_done(struct ahci_channel *ch, union ccb *ccb)
1537{
1538
1539	mtx_assert(&ch->mtx, MA_OWNED);
1540	if ((ccb->ccb_h.func_code & XPT_FC_QUEUED) == 0 ||
1541	    ch->batch == 0) {
1542		xpt_done(ccb);
1543		return;
1544	}
1545
1546	STAILQ_INSERT_TAIL(&ch->doneq, &ccb->ccb_h, sim_links.stqe);
1547}
1548
1549static void
1550ahci_ch_intr(void *arg)
1551{
1552	device_t dev = (device_t)arg;
1553	struct ahci_channel *ch = device_get_softc(dev);
1554	uint32_t istatus;
1555
1556	/* Read interrupt statuses. */
1557	istatus = ATA_INL(ch->r_mem, AHCI_P_IS);
1558	if (istatus == 0)
1559		return;
1560
1561	mtx_lock(&ch->mtx);
1562	ahci_ch_intr_main(ch, istatus);
1563	mtx_unlock(&ch->mtx);
1564}
1565
1566static void
1567ahci_ch_intr_direct(void *arg)
1568{
1569	device_t dev = (device_t)arg;
1570	struct ahci_channel *ch = device_get_softc(dev);
1571	struct ccb_hdr *ccb_h;
1572	uint32_t istatus;
1573
1574	/* Read interrupt statuses. */
1575	istatus = ATA_INL(ch->r_mem, AHCI_P_IS);
1576	if (istatus == 0)
1577		return;
1578
1579	mtx_lock(&ch->mtx);
1580	ch->batch = 1;
1581	ahci_ch_intr_main(ch, istatus);
1582	ch->batch = 0;
1583	mtx_unlock(&ch->mtx);
1584	while ((ccb_h = STAILQ_FIRST(&ch->doneq)) != NULL) {
1585		STAILQ_REMOVE_HEAD(&ch->doneq, sim_links.stqe);
1586		xpt_done_direct((union ccb *)ccb_h);
1587	}
1588}
1589
1590static void
1591ahci_ch_pm(void *arg)
1592{
1593	device_t dev = (device_t)arg;
1594	struct ahci_channel *ch = device_get_softc(dev);
1595	uint32_t work;
1596
1597	if (ch->numrslots != 0)
1598		return;
1599	work = ATA_INL(ch->r_mem, AHCI_P_CMD);
1600	if (ch->pm_level == 4)
1601		work |= AHCI_P_CMD_PARTIAL;
1602	else
1603		work |= AHCI_P_CMD_SLUMBER;
1604	ATA_OUTL(ch->r_mem, AHCI_P_CMD, work);
1605}
1606
1607static void
1608ahci_ch_intr_main(struct ahci_channel *ch, uint32_t istatus)
1609{
1610	device_t dev = ch->dev;
1611	uint32_t cstatus, serr = 0, sntf = 0, ok, err;
1612	enum ahci_err_type et;
1613	int i, ccs, port, reset = 0;
1614
1615	/* Clear interrupt statuses. */
1616	ATA_OUTL(ch->r_mem, AHCI_P_IS, istatus);
1617	/* Read command statuses. */
1618	if (ch->numtslots != 0)
1619		cstatus = ATA_INL(ch->r_mem, AHCI_P_SACT);
1620	else
1621		cstatus = 0;
1622	if (ch->numrslots != ch->numtslots)
1623		cstatus |= ATA_INL(ch->r_mem, AHCI_P_CI);
1624	/* Read SNTF in one of possible ways. */
1625	if ((istatus & AHCI_P_IX_SDB) &&
1626	    (ch->pm_present || ch->curr[0].atapi != 0)) {
1627		if (ch->caps & AHCI_CAP_SSNTF)
1628			sntf = ATA_INL(ch->r_mem, AHCI_P_SNTF);
1629		else if (ch->fbs_enabled) {
1630			u_int8_t *fis = ch->dma.rfis + 0x58;
1631
1632			for (i = 0; i < 16; i++) {
1633				if (fis[1] & 0x80) {
1634					fis[1] &= 0x7f;
1635	    				sntf |= 1 << i;
1636	    			}
1637	    			fis += 256;
1638	    		}
1639		} else {
1640			u_int8_t *fis = ch->dma.rfis + 0x58;
1641
1642			if (fis[1] & 0x80)
1643				sntf = (1 << (fis[1] & 0x0f));
1644		}
1645	}
1646	/* Process PHY events */
1647	if (istatus & (AHCI_P_IX_PC | AHCI_P_IX_PRC | AHCI_P_IX_OF |
1648	    AHCI_P_IX_IF | AHCI_P_IX_HBD | AHCI_P_IX_HBF | AHCI_P_IX_TFE)) {
1649		serr = ATA_INL(ch->r_mem, AHCI_P_SERR);
1650		if (serr) {
1651			ATA_OUTL(ch->r_mem, AHCI_P_SERR, serr);
1652			reset = ahci_phy_check_events(dev, serr);
1653		}
1654	}
1655	/* Process cold presence detection events */
1656	if ((istatus & AHCI_P_IX_CPD) && !reset)
1657		ahci_cpd_check_events(dev);
1658	/* Process command errors */
1659	if (istatus & (AHCI_P_IX_OF | AHCI_P_IX_IF |
1660	    AHCI_P_IX_HBD | AHCI_P_IX_HBF | AHCI_P_IX_TFE)) {
1661		ccs = (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CCS_MASK)
1662		    >> AHCI_P_CMD_CCS_SHIFT;
1663//device_printf(dev, "%s ERROR is %08x cs %08x ss %08x rs %08x tfd %02x serr %08x fbs %08x ccs %d\n",
1664//    __func__, istatus, cstatus, sstatus, ch->rslots, ATA_INL(ch->r_mem, AHCI_P_TFD),
1665//    serr, ATA_INL(ch->r_mem, AHCI_P_FBS), ccs);
1666		port = -1;
1667		if (ch->fbs_enabled) {
1668			uint32_t fbs = ATA_INL(ch->r_mem, AHCI_P_FBS);
1669			if (fbs & AHCI_P_FBS_SDE) {
1670				port = (fbs & AHCI_P_FBS_DWE)
1671				    >> AHCI_P_FBS_DWE_SHIFT;
1672			} else {
1673				for (i = 0; i < 16; i++) {
1674					if (ch->numrslotspd[i] == 0)
1675						continue;
1676					if (port == -1)
1677						port = i;
1678					else if (port != i) {
1679						port = -2;
1680						break;
1681					}
1682				}
1683			}
1684		}
1685		err = ch->rslots & cstatus;
1686	} else {
1687		ccs = 0;
1688		err = 0;
1689		port = -1;
1690	}
1691	/* Complete all successfull commands. */
1692	ok = ch->rslots & ~cstatus;
1693	for (i = 0; i < ch->numslots; i++) {
1694		if ((ok >> i) & 1)
1695			ahci_end_transaction(&ch->slot[i], AHCI_ERR_NONE);
1696	}
1697	/* On error, complete the rest of commands with error statuses. */
1698	if (err) {
1699		if (ch->frozen) {
1700			union ccb *fccb = ch->frozen;
1701			ch->frozen = NULL;
1702			fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ;
1703			if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) {
1704				xpt_freeze_devq(fccb->ccb_h.path, 1);
1705				fccb->ccb_h.status |= CAM_DEV_QFRZN;
1706			}
1707			ahci_done(ch, fccb);
1708		}
1709		for (i = 0; i < ch->numslots; i++) {
1710			/* XXX: reqests in loading state. */
1711			if (((err >> i) & 1) == 0)
1712				continue;
1713			if (port >= 0 &&
1714			    ch->slot[i].ccb->ccb_h.target_id != port)
1715				continue;
1716			if (istatus & AHCI_P_IX_TFE) {
1717			    if (port != -2) {
1718				/* Task File Error */
1719				if (ch->numtslotspd[
1720				    ch->slot[i].ccb->ccb_h.target_id] == 0) {
1721					/* Untagged operation. */
1722					if (i == ccs)
1723						et = AHCI_ERR_TFE;
1724					else
1725						et = AHCI_ERR_INNOCENT;
1726				} else {
1727					/* Tagged operation. */
1728					et = AHCI_ERR_NCQ;
1729				}
1730			    } else {
1731				et = AHCI_ERR_TFE;
1732				ch->fatalerr = 1;
1733			    }
1734			} else if (istatus & AHCI_P_IX_IF) {
1735				if (ch->numtslots == 0 && i != ccs && port != -2)
1736					et = AHCI_ERR_INNOCENT;
1737				else
1738					et = AHCI_ERR_SATA;
1739			} else
1740				et = AHCI_ERR_INVALID;
1741			ahci_end_transaction(&ch->slot[i], et);
1742		}
1743		/*
1744		 * We can't reinit port if there are some other
1745		 * commands active, use resume to complete them.
1746		 */
1747		if (ch->rslots != 0 && !ch->recoverycmd)
1748			ATA_OUTL(ch->r_mem, AHCI_P_FBS, AHCI_P_FBS_EN | AHCI_P_FBS_DEC);
1749	}
1750	/* Process NOTIFY events */
1751	if (sntf)
1752		ahci_notify_events(dev, sntf);
1753}
1754
1755/* Must be called with channel locked. */
1756static int
1757ahci_check_collision(device_t dev, union ccb *ccb)
1758{
1759	struct ahci_channel *ch = device_get_softc(dev);
1760	int t = ccb->ccb_h.target_id;
1761
1762	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1763	    (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) {
1764		/* Tagged command while we have no supported tag free. */
1765		if (((~ch->oslots) & (0xffffffff >> (32 -
1766		    ch->curr[t].tags))) == 0)
1767			return (1);
1768		/* If we have FBS */
1769		if (ch->fbs_enabled) {
1770			/* Tagged command while untagged are active. */
1771			if (ch->numrslotspd[t] != 0 && ch->numtslotspd[t] == 0)
1772				return (1);
1773		} else {
1774			/* Tagged command while untagged are active. */
1775			if (ch->numrslots != 0 && ch->numtslots == 0)
1776				return (1);
1777			/* Tagged command while tagged to other target is active. */
1778			if (ch->numtslots != 0 &&
1779			    ch->taggedtarget != ccb->ccb_h.target_id)
1780				return (1);
1781		}
1782	} else {
1783		/* If we have FBS */
1784		if (ch->fbs_enabled) {
1785			/* Untagged command while tagged are active. */
1786			if (ch->numrslotspd[t] != 0 && ch->numtslotspd[t] != 0)
1787				return (1);
1788		} else {
1789			/* Untagged command while tagged are active. */
1790			if (ch->numrslots != 0 && ch->numtslots != 0)
1791				return (1);
1792		}
1793	}
1794	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1795	    (ccb->ataio.cmd.flags & (CAM_ATAIO_CONTROL | CAM_ATAIO_NEEDRESULT))) {
1796		/* Atomic command while anything active. */
1797		if (ch->numrslots != 0)
1798			return (1);
1799	}
1800       /* We have some atomic command running. */
1801       if (ch->aslots != 0)
1802               return (1);
1803	return (0);
1804}
1805
1806/* Must be called with channel locked. */
1807static void
1808ahci_begin_transaction(device_t dev, union ccb *ccb)
1809{
1810	struct ahci_channel *ch = device_get_softc(dev);
1811	struct ahci_slot *slot;
1812	int tag, tags;
1813
1814	/* Choose empty slot. */
1815	tags = ch->numslots;
1816	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1817	    (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA))
1818		tags = ch->curr[ccb->ccb_h.target_id].tags;
1819	tag = ch->lastslot;
1820	while (1) {
1821		if (tag >= tags)
1822			tag = 0;
1823		if (ch->slot[tag].state == AHCI_SLOT_EMPTY)
1824			break;
1825		tag++;
1826	};
1827	ch->lastslot = tag;
1828	/* Occupy chosen slot. */
1829	slot = &ch->slot[tag];
1830	slot->ccb = ccb;
1831	/* Stop PM timer. */
1832	if (ch->numrslots == 0 && ch->pm_level > 3)
1833		callout_stop(&ch->pm_timer);
1834	/* Update channel stats. */
1835	ch->oslots |= (1 << slot->slot);
1836	ch->numrslots++;
1837	ch->numrslotspd[ccb->ccb_h.target_id]++;
1838	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1839	    (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) {
1840		ch->numtslots++;
1841		ch->numtslotspd[ccb->ccb_h.target_id]++;
1842		ch->taggedtarget = ccb->ccb_h.target_id;
1843	}
1844	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1845	    (ccb->ataio.cmd.flags & (CAM_ATAIO_CONTROL | CAM_ATAIO_NEEDRESULT)))
1846		ch->aslots |= (1 << slot->slot);
1847	slot->dma.nsegs = 0;
1848	if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
1849		slot->state = AHCI_SLOT_LOADING;
1850		bus_dmamap_load_ccb(ch->dma.data_tag, slot->dma.data_map, ccb,
1851		    ahci_dmasetprd, slot, 0);
1852	} else
1853		ahci_execute_transaction(slot);
1854}
1855
1856/* Locked by busdma engine. */
1857static void
1858ahci_dmasetprd(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1859{
1860	struct ahci_slot *slot = arg;
1861	struct ahci_channel *ch = device_get_softc(slot->dev);
1862	struct ahci_cmd_tab *ctp;
1863	struct ahci_dma_prd *prd;
1864	int i;
1865
1866	if (error) {
1867		device_printf(slot->dev, "DMA load error\n");
1868		ahci_end_transaction(slot, AHCI_ERR_INVALID);
1869		return;
1870	}
1871	KASSERT(nsegs <= AHCI_SG_ENTRIES, ("too many DMA segment entries\n"));
1872	/* Get a piece of the workspace for this request */
1873	ctp = (struct ahci_cmd_tab *)
1874		(ch->dma.work + AHCI_CT_OFFSET + (AHCI_CT_SIZE * slot->slot));
1875	/* Fill S/G table */
1876	prd = &ctp->prd_tab[0];
1877	for (i = 0; i < nsegs; i++) {
1878		prd[i].dba = htole64(segs[i].ds_addr);
1879		prd[i].dbc = htole32((segs[i].ds_len - 1) & AHCI_PRD_MASK);
1880	}
1881	slot->dma.nsegs = nsegs;
1882	bus_dmamap_sync(ch->dma.data_tag, slot->dma.data_map,
1883	    ((slot->ccb->ccb_h.flags & CAM_DIR_IN) ?
1884	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
1885	ahci_execute_transaction(slot);
1886}
1887
1888/* Must be called with channel locked. */
1889static void
1890ahci_execute_transaction(struct ahci_slot *slot)
1891{
1892	device_t dev = slot->dev;
1893	struct ahci_channel *ch = device_get_softc(dev);
1894	struct ahci_cmd_tab *ctp;
1895	struct ahci_cmd_list *clp;
1896	union ccb *ccb = slot->ccb;
1897	int port = ccb->ccb_h.target_id & 0x0f;
1898	int fis_size, i, softreset;
1899	uint8_t *fis = ch->dma.rfis + 0x40;
1900	uint8_t val;
1901
1902	/* Get a piece of the workspace for this request */
1903	ctp = (struct ahci_cmd_tab *)
1904		(ch->dma.work + AHCI_CT_OFFSET + (AHCI_CT_SIZE * slot->slot));
1905	/* Setup the FIS for this request */
1906	if (!(fis_size = ahci_setup_fis(dev, ctp, ccb, slot->slot))) {
1907		device_printf(ch->dev, "Setting up SATA FIS failed\n");
1908		ahci_end_transaction(slot, AHCI_ERR_INVALID);
1909		return;
1910	}
1911	/* Setup the command list entry */
1912	clp = (struct ahci_cmd_list *)
1913	    (ch->dma.work + AHCI_CL_OFFSET + (AHCI_CL_SIZE * slot->slot));
1914	clp->cmd_flags = htole16(
1915		    (ccb->ccb_h.flags & CAM_DIR_OUT ? AHCI_CMD_WRITE : 0) |
1916		    (ccb->ccb_h.func_code == XPT_SCSI_IO ?
1917		     (AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH) : 0) |
1918		    (fis_size / sizeof(u_int32_t)) |
1919		    (port << 12));
1920	clp->prd_length = htole16(slot->dma.nsegs);
1921	/* Special handling for Soft Reset command. */
1922	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1923	    (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL)) {
1924		if (ccb->ataio.cmd.control & ATA_A_RESET) {
1925			softreset = 1;
1926			/* Kick controller into sane state */
1927			ahci_stop(dev);
1928			ahci_clo(dev);
1929			ahci_start(dev, 0);
1930			clp->cmd_flags |= AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY;
1931		} else {
1932			softreset = 2;
1933			/* Prepare FIS receive area for check. */
1934			for (i = 0; i < 20; i++)
1935				fis[i] = 0xff;
1936		}
1937	} else
1938		softreset = 0;
1939	clp->bytecount = 0;
1940	clp->cmd_table_phys = htole64(ch->dma.work_bus + AHCI_CT_OFFSET +
1941				  (AHCI_CT_SIZE * slot->slot));
1942	bus_dmamap_sync(ch->dma.work_tag, ch->dma.work_map,
1943	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1944	bus_dmamap_sync(ch->dma.rfis_tag, ch->dma.rfis_map,
1945	    BUS_DMASYNC_PREREAD);
1946	/* Set ACTIVE bit for NCQ commands. */
1947	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1948	    (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) {
1949		ATA_OUTL(ch->r_mem, AHCI_P_SACT, 1 << slot->slot);
1950	}
1951	/* If FBS is enabled, set PMP port. */
1952	if (ch->fbs_enabled) {
1953		ATA_OUTL(ch->r_mem, AHCI_P_FBS, AHCI_P_FBS_EN |
1954		    (port << AHCI_P_FBS_DEV_SHIFT));
1955	}
1956	/* Issue command to the controller. */
1957	slot->state = AHCI_SLOT_RUNNING;
1958	ch->rslots |= (1 << slot->slot);
1959	ATA_OUTL(ch->r_mem, AHCI_P_CI, (1 << slot->slot));
1960	/* Device reset commands doesn't interrupt. Poll them. */
1961	if (ccb->ccb_h.func_code == XPT_ATA_IO &&
1962	    (ccb->ataio.cmd.command == ATA_DEVICE_RESET || softreset)) {
1963		int count, timeout = ccb->ccb_h.timeout * 100;
1964		enum ahci_err_type et = AHCI_ERR_NONE;
1965
1966		for (count = 0; count < timeout; count++) {
1967			DELAY(10);
1968			if (!(ATA_INL(ch->r_mem, AHCI_P_CI) & (1 << slot->slot)))
1969				break;
1970			if ((ATA_INL(ch->r_mem, AHCI_P_TFD) & ATA_S_ERROR) &&
1971			    softreset != 1) {
1972#if 0
1973				device_printf(ch->dev,
1974				    "Poll error on slot %d, TFD: %04x\n",
1975				    slot->slot, ATA_INL(ch->r_mem, AHCI_P_TFD));
1976#endif
1977				et = AHCI_ERR_TFE;
1978				break;
1979			}
1980			/* Workaround for ATI SB600/SB700 chipsets. */
1981			if (ccb->ccb_h.target_id == 15 &&
1982			    pci_get_vendor(device_get_parent(dev)) == 0x1002 &&
1983			    (ATA_INL(ch->r_mem, AHCI_P_IS) & AHCI_P_IX_IPM)) {
1984				et = AHCI_ERR_TIMEOUT;
1985				break;
1986			}
1987		}
1988
1989		/* Marvell controllers do not wait for readyness. */
1990		if ((ch->quirks & AHCI_Q_NOBSYRES) && softreset == 2 &&
1991		    et == AHCI_ERR_NONE) {
1992			while ((val = fis[2]) & ATA_S_BUSY) {
1993				DELAY(10);
1994				if (count++ >= timeout)
1995					break;
1996			}
1997		}
1998
1999		if (timeout && (count >= timeout)) {
2000			device_printf(dev, "Poll timeout on slot %d port %d\n",
2001			    slot->slot, port);
2002			device_printf(dev, "is %08x cs %08x ss %08x "
2003			    "rs %08x tfd %02x serr %08x cmd %08x\n",
2004			    ATA_INL(ch->r_mem, AHCI_P_IS),
2005			    ATA_INL(ch->r_mem, AHCI_P_CI),
2006			    ATA_INL(ch->r_mem, AHCI_P_SACT), ch->rslots,
2007			    ATA_INL(ch->r_mem, AHCI_P_TFD),
2008			    ATA_INL(ch->r_mem, AHCI_P_SERR),
2009			    ATA_INL(ch->r_mem, AHCI_P_CMD));
2010			et = AHCI_ERR_TIMEOUT;
2011		}
2012
2013		/* Kick controller into sane state and enable FBS. */
2014		if (softreset == 2)
2015			ch->eslots |= (1 << slot->slot);
2016		ahci_end_transaction(slot, et);
2017		return;
2018	}
2019	/* Start command execution timeout */
2020	callout_reset(&slot->timeout, (int)ccb->ccb_h.timeout * hz / 2000,
2021	    (timeout_t*)ahci_timeout, slot);
2022	return;
2023}
2024
2025/* Must be called with channel locked. */
2026static void
2027ahci_process_timeout(device_t dev)
2028{
2029	struct ahci_channel *ch = device_get_softc(dev);
2030	int i;
2031
2032	mtx_assert(&ch->mtx, MA_OWNED);
2033	/* Handle the rest of commands. */
2034	for (i = 0; i < ch->numslots; i++) {
2035		/* Do we have a running request on slot? */
2036		if (ch->slot[i].state < AHCI_SLOT_RUNNING)
2037			continue;
2038		ahci_end_transaction(&ch->slot[i], AHCI_ERR_TIMEOUT);
2039	}
2040}
2041
2042/* Must be called with channel locked. */
2043static void
2044ahci_rearm_timeout(device_t dev)
2045{
2046	struct ahci_channel *ch = device_get_softc(dev);
2047	int i;
2048
2049	mtx_assert(&ch->mtx, MA_OWNED);
2050	for (i = 0; i < ch->numslots; i++) {
2051		struct ahci_slot *slot = &ch->slot[i];
2052
2053		/* Do we have a running request on slot? */
2054		if (slot->state < AHCI_SLOT_RUNNING)
2055			continue;
2056		if ((ch->toslots & (1 << i)) == 0)
2057			continue;
2058		callout_reset(&slot->timeout,
2059		    (int)slot->ccb->ccb_h.timeout * hz / 2000,
2060		    (timeout_t*)ahci_timeout, slot);
2061	}
2062}
2063
2064/* Locked by callout mechanism. */
2065static void
2066ahci_timeout(struct ahci_slot *slot)
2067{
2068	device_t dev = slot->dev;
2069	struct ahci_channel *ch = device_get_softc(dev);
2070	uint32_t sstatus;
2071	int ccs;
2072	int i;
2073
2074	/* Check for stale timeout. */
2075	if (slot->state < AHCI_SLOT_RUNNING)
2076		return;
2077
2078	/* Check if slot was not being executed last time we checked. */
2079	if (slot->state < AHCI_SLOT_EXECUTING) {
2080		/* Check if slot started executing. */
2081		sstatus = ATA_INL(ch->r_mem, AHCI_P_SACT);
2082		ccs = (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CCS_MASK)
2083		    >> AHCI_P_CMD_CCS_SHIFT;
2084		if ((sstatus & (1 << slot->slot)) != 0 || ccs == slot->slot ||
2085		    ch->fbs_enabled || ch->wrongccs)
2086			slot->state = AHCI_SLOT_EXECUTING;
2087		else if ((ch->rslots & (1 << ccs)) == 0) {
2088			ch->wrongccs = 1;
2089			slot->state = AHCI_SLOT_EXECUTING;
2090		}
2091
2092		callout_reset(&slot->timeout,
2093		    (int)slot->ccb->ccb_h.timeout * hz / 2000,
2094		    (timeout_t*)ahci_timeout, slot);
2095		return;
2096	}
2097
2098	device_printf(dev, "Timeout on slot %d port %d\n",
2099	    slot->slot, slot->ccb->ccb_h.target_id & 0x0f);
2100	device_printf(dev, "is %08x cs %08x ss %08x rs %08x tfd %02x "
2101	    "serr %08x cmd %08x\n",
2102	    ATA_INL(ch->r_mem, AHCI_P_IS), ATA_INL(ch->r_mem, AHCI_P_CI),
2103	    ATA_INL(ch->r_mem, AHCI_P_SACT), ch->rslots,
2104	    ATA_INL(ch->r_mem, AHCI_P_TFD), ATA_INL(ch->r_mem, AHCI_P_SERR),
2105	    ATA_INL(ch->r_mem, AHCI_P_CMD));
2106
2107	/* Handle frozen command. */
2108	if (ch->frozen) {
2109		union ccb *fccb = ch->frozen;
2110		ch->frozen = NULL;
2111		fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ;
2112		if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) {
2113			xpt_freeze_devq(fccb->ccb_h.path, 1);
2114			fccb->ccb_h.status |= CAM_DEV_QFRZN;
2115		}
2116		ahci_done(ch, fccb);
2117	}
2118	if (!ch->fbs_enabled && !ch->wrongccs) {
2119		/* Without FBS we know real timeout source. */
2120		ch->fatalerr = 1;
2121		/* Handle command with timeout. */
2122		ahci_end_transaction(&ch->slot[slot->slot], AHCI_ERR_TIMEOUT);
2123		/* Handle the rest of commands. */
2124		for (i = 0; i < ch->numslots; i++) {
2125			/* Do we have a running request on slot? */
2126			if (ch->slot[i].state < AHCI_SLOT_RUNNING)
2127				continue;
2128			ahci_end_transaction(&ch->slot[i], AHCI_ERR_INNOCENT);
2129		}
2130	} else {
2131		/* With FBS we wait for other commands timeout and pray. */
2132		if (ch->toslots == 0)
2133			xpt_freeze_simq(ch->sim, 1);
2134		ch->toslots |= (1 << slot->slot);
2135		if ((ch->rslots & ~ch->toslots) == 0)
2136			ahci_process_timeout(dev);
2137		else
2138			device_printf(dev, " ... waiting for slots %08x\n",
2139			    ch->rslots & ~ch->toslots);
2140	}
2141}
2142
2143/* Must be called with channel locked. */
2144static void
2145ahci_end_transaction(struct ahci_slot *slot, enum ahci_err_type et)
2146{
2147	device_t dev = slot->dev;
2148	struct ahci_channel *ch = device_get_softc(dev);
2149	union ccb *ccb = slot->ccb;
2150	struct ahci_cmd_list *clp;
2151	int lastto;
2152	uint32_t sig;
2153
2154	bus_dmamap_sync(ch->dma.work_tag, ch->dma.work_map,
2155	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2156	clp = (struct ahci_cmd_list *)
2157	    (ch->dma.work + AHCI_CL_OFFSET + (AHCI_CL_SIZE * slot->slot));
2158	/* Read result registers to the result struct
2159	 * May be incorrect if several commands finished same time,
2160	 * so read only when sure or have to.
2161	 */
2162	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
2163		struct ata_res *res = &ccb->ataio.res;
2164
2165		if ((et == AHCI_ERR_TFE) ||
2166		    (ccb->ataio.cmd.flags & CAM_ATAIO_NEEDRESULT)) {
2167			u_int8_t *fis = ch->dma.rfis + 0x40;
2168
2169			bus_dmamap_sync(ch->dma.rfis_tag, ch->dma.rfis_map,
2170			    BUS_DMASYNC_POSTREAD);
2171			if (ch->fbs_enabled) {
2172				fis += ccb->ccb_h.target_id * 256;
2173				res->status = fis[2];
2174				res->error = fis[3];
2175			} else {
2176				uint16_t tfd = ATA_INL(ch->r_mem, AHCI_P_TFD);
2177
2178				res->status = tfd;
2179				res->error = tfd >> 8;
2180			}
2181			res->lba_low = fis[4];
2182			res->lba_mid = fis[5];
2183			res->lba_high = fis[6];
2184			res->device = fis[7];
2185			res->lba_low_exp = fis[8];
2186			res->lba_mid_exp = fis[9];
2187			res->lba_high_exp = fis[10];
2188			res->sector_count = fis[12];
2189			res->sector_count_exp = fis[13];
2190
2191			/*
2192			 * Some weird controllers do not return signature in
2193			 * FIS receive area. Read it from PxSIG register.
2194			 */
2195			if ((ch->quirks & AHCI_Q_ALTSIG) &&
2196			    (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL) &&
2197			    (ccb->ataio.cmd.control & ATA_A_RESET) == 0) {
2198				sig = ATA_INL(ch->r_mem,  AHCI_P_SIG);
2199				res->lba_high = sig >> 24;
2200				res->lba_mid = sig >> 16;
2201				res->lba_low = sig >> 8;
2202				res->sector_count = sig;
2203			}
2204		} else
2205			bzero(res, sizeof(*res));
2206		if ((ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) == 0 &&
2207		    (ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE &&
2208		    (ch->quirks & AHCI_Q_NOCOUNT) == 0) {
2209			ccb->ataio.resid =
2210			    ccb->ataio.dxfer_len - le32toh(clp->bytecount);
2211		}
2212	} else {
2213		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE &&
2214		    (ch->quirks & AHCI_Q_NOCOUNT) == 0) {
2215			ccb->csio.resid =
2216			    ccb->csio.dxfer_len - le32toh(clp->bytecount);
2217		}
2218	}
2219	if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
2220		bus_dmamap_sync(ch->dma.data_tag, slot->dma.data_map,
2221		    (ccb->ccb_h.flags & CAM_DIR_IN) ?
2222		    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
2223		bus_dmamap_unload(ch->dma.data_tag, slot->dma.data_map);
2224	}
2225	if (et != AHCI_ERR_NONE)
2226		ch->eslots |= (1 << slot->slot);
2227	/* In case of error, freeze device for proper recovery. */
2228	if ((et != AHCI_ERR_NONE) && (!ch->recoverycmd) &&
2229	    !(ccb->ccb_h.status & CAM_DEV_QFRZN)) {
2230		xpt_freeze_devq(ccb->ccb_h.path, 1);
2231		ccb->ccb_h.status |= CAM_DEV_QFRZN;
2232	}
2233	/* Set proper result status. */
2234	ccb->ccb_h.status &= ~CAM_STATUS_MASK;
2235	switch (et) {
2236	case AHCI_ERR_NONE:
2237		ccb->ccb_h.status |= CAM_REQ_CMP;
2238		if (ccb->ccb_h.func_code == XPT_SCSI_IO)
2239			ccb->csio.scsi_status = SCSI_STATUS_OK;
2240		break;
2241	case AHCI_ERR_INVALID:
2242		ch->fatalerr = 1;
2243		ccb->ccb_h.status |= CAM_REQ_INVALID;
2244		break;
2245	case AHCI_ERR_INNOCENT:
2246		ccb->ccb_h.status |= CAM_REQUEUE_REQ;
2247		break;
2248	case AHCI_ERR_TFE:
2249	case AHCI_ERR_NCQ:
2250		if (ccb->ccb_h.func_code == XPT_SCSI_IO) {
2251			ccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
2252			ccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
2253		} else {
2254			ccb->ccb_h.status |= CAM_ATA_STATUS_ERROR;
2255		}
2256		break;
2257	case AHCI_ERR_SATA:
2258		ch->fatalerr = 1;
2259		if (!ch->recoverycmd) {
2260			xpt_freeze_simq(ch->sim, 1);
2261			ccb->ccb_h.status &= ~CAM_STATUS_MASK;
2262			ccb->ccb_h.status |= CAM_RELEASE_SIMQ;
2263		}
2264		ccb->ccb_h.status |= CAM_UNCOR_PARITY;
2265		break;
2266	case AHCI_ERR_TIMEOUT:
2267		if (!ch->recoverycmd) {
2268			xpt_freeze_simq(ch->sim, 1);
2269			ccb->ccb_h.status &= ~CAM_STATUS_MASK;
2270			ccb->ccb_h.status |= CAM_RELEASE_SIMQ;
2271		}
2272		ccb->ccb_h.status |= CAM_CMD_TIMEOUT;
2273		break;
2274	default:
2275		ch->fatalerr = 1;
2276		ccb->ccb_h.status |= CAM_REQ_CMP_ERR;
2277	}
2278	/* Free slot. */
2279	ch->oslots &= ~(1 << slot->slot);
2280	ch->rslots &= ~(1 << slot->slot);
2281	ch->aslots &= ~(1 << slot->slot);
2282	slot->state = AHCI_SLOT_EMPTY;
2283	slot->ccb = NULL;
2284	/* Update channel stats. */
2285	ch->numrslots--;
2286	ch->numrslotspd[ccb->ccb_h.target_id]--;
2287	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
2288	    (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) {
2289		ch->numtslots--;
2290		ch->numtslotspd[ccb->ccb_h.target_id]--;
2291	}
2292	/* Cancel timeout state if request completed normally. */
2293	if (et != AHCI_ERR_TIMEOUT) {
2294		lastto = (ch->toslots == (1 << slot->slot));
2295		ch->toslots &= ~(1 << slot->slot);
2296		if (lastto)
2297			xpt_release_simq(ch->sim, TRUE);
2298	}
2299	/* If it was first request of reset sequence and there is no error,
2300	 * proceed to second request. */
2301	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
2302	    (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL) &&
2303	    (ccb->ataio.cmd.control & ATA_A_RESET) &&
2304	    et == AHCI_ERR_NONE) {
2305		ccb->ataio.cmd.control &= ~ATA_A_RESET;
2306		ahci_begin_transaction(dev, ccb);
2307		return;
2308	}
2309	/* If it was our READ LOG command - process it. */
2310	if (ccb->ccb_h.recovery_type == RECOVERY_READ_LOG) {
2311		ahci_process_read_log(dev, ccb);
2312	/* If it was our REQUEST SENSE command - process it. */
2313	} else if (ccb->ccb_h.recovery_type == RECOVERY_REQUEST_SENSE) {
2314		ahci_process_request_sense(dev, ccb);
2315	/* If it was NCQ or ATAPI command error, put result on hold. */
2316	} else if (et == AHCI_ERR_NCQ ||
2317	    ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_SCSI_STATUS_ERROR &&
2318	     (ccb->ccb_h.flags & CAM_DIS_AUTOSENSE) == 0)) {
2319		ch->hold[slot->slot] = ccb;
2320		ch->numhslots++;
2321	} else
2322		ahci_done(ch, ccb);
2323	/* If we have no other active commands, ... */
2324	if (ch->rslots == 0) {
2325		/* if there was fatal error - reset port. */
2326		if (ch->toslots != 0 || ch->fatalerr) {
2327			ahci_reset(dev);
2328		} else {
2329			/* if we have slots in error, we can reinit port. */
2330			if (ch->eslots != 0) {
2331				ahci_stop(dev);
2332				ahci_clo(dev);
2333				ahci_start(dev, 1);
2334			}
2335			/* if there commands on hold, we can do READ LOG. */
2336			if (!ch->recoverycmd && ch->numhslots)
2337				ahci_issue_recovery(dev);
2338		}
2339	/* If all the rest of commands are in timeout - give them chance. */
2340	} else if ((ch->rslots & ~ch->toslots) == 0 &&
2341	    et != AHCI_ERR_TIMEOUT)
2342		ahci_rearm_timeout(dev);
2343	/* Unfreeze frozen command. */
2344	if (ch->frozen && !ahci_check_collision(dev, ch->frozen)) {
2345		union ccb *fccb = ch->frozen;
2346		ch->frozen = NULL;
2347		ahci_begin_transaction(dev, fccb);
2348		xpt_release_simq(ch->sim, TRUE);
2349	}
2350	/* Start PM timer. */
2351	if (ch->numrslots == 0 && ch->pm_level > 3 &&
2352	    (ch->curr[ch->pm_present ? 15 : 0].caps & CTS_SATA_CAPS_D_PMREQ)) {
2353		callout_schedule(&ch->pm_timer,
2354		    (ch->pm_level == 4) ? hz / 1000 : hz / 8);
2355	}
2356}
2357
2358static void
2359ahci_issue_recovery(device_t dev)
2360{
2361	struct ahci_channel *ch = device_get_softc(dev);
2362	union ccb *ccb;
2363	struct ccb_ataio *ataio;
2364	struct ccb_scsiio *csio;
2365	int i;
2366
2367	/* Find some held command. */
2368	for (i = 0; i < ch->numslots; i++) {
2369		if (ch->hold[i])
2370			break;
2371	}
2372	ccb = xpt_alloc_ccb_nowait();
2373	if (ccb == NULL) {
2374		device_printf(dev, "Unable to allocate recovery command\n");
2375completeall:
2376		/* We can't do anything -- complete held commands. */
2377		for (i = 0; i < ch->numslots; i++) {
2378			if (ch->hold[i] == NULL)
2379				continue;
2380			ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK;
2381			ch->hold[i]->ccb_h.status |= CAM_RESRC_UNAVAIL;
2382			ahci_done(ch, ch->hold[i]);
2383			ch->hold[i] = NULL;
2384			ch->numhslots--;
2385		}
2386		ahci_reset(dev);
2387		return;
2388	}
2389	ccb->ccb_h = ch->hold[i]->ccb_h;	/* Reuse old header. */
2390	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
2391		/* READ LOG */
2392		ccb->ccb_h.recovery_type = RECOVERY_READ_LOG;
2393		ccb->ccb_h.func_code = XPT_ATA_IO;
2394		ccb->ccb_h.flags = CAM_DIR_IN;
2395		ccb->ccb_h.timeout = 1000;	/* 1s should be enough. */
2396		ataio = &ccb->ataio;
2397		ataio->data_ptr = malloc(512, M_AHCI, M_NOWAIT);
2398		if (ataio->data_ptr == NULL) {
2399			xpt_free_ccb(ccb);
2400			device_printf(dev,
2401			    "Unable to allocate memory for READ LOG command\n");
2402			goto completeall;
2403		}
2404		ataio->dxfer_len = 512;
2405		bzero(&ataio->cmd, sizeof(ataio->cmd));
2406		ataio->cmd.flags = CAM_ATAIO_48BIT;
2407		ataio->cmd.command = 0x2F;	/* READ LOG EXT */
2408		ataio->cmd.sector_count = 1;
2409		ataio->cmd.sector_count_exp = 0;
2410		ataio->cmd.lba_low = 0x10;
2411		ataio->cmd.lba_mid = 0;
2412		ataio->cmd.lba_mid_exp = 0;
2413	} else {
2414		/* REQUEST SENSE */
2415		ccb->ccb_h.recovery_type = RECOVERY_REQUEST_SENSE;
2416		ccb->ccb_h.recovery_slot = i;
2417		ccb->ccb_h.func_code = XPT_SCSI_IO;
2418		ccb->ccb_h.flags = CAM_DIR_IN;
2419		ccb->ccb_h.status = 0;
2420		ccb->ccb_h.timeout = 1000;	/* 1s should be enough. */
2421		csio = &ccb->csio;
2422		csio->data_ptr = (void *)&ch->hold[i]->csio.sense_data;
2423		csio->dxfer_len = ch->hold[i]->csio.sense_len;
2424		csio->cdb_len = 6;
2425		bzero(&csio->cdb_io, sizeof(csio->cdb_io));
2426		csio->cdb_io.cdb_bytes[0] = 0x03;
2427		csio->cdb_io.cdb_bytes[4] = csio->dxfer_len;
2428	}
2429	/* Freeze SIM while doing recovery. */
2430	ch->recoverycmd = 1;
2431	xpt_freeze_simq(ch->sim, 1);
2432	ahci_begin_transaction(dev, ccb);
2433}
2434
2435static void
2436ahci_process_read_log(device_t dev, union ccb *ccb)
2437{
2438	struct ahci_channel *ch = device_get_softc(dev);
2439	uint8_t *data;
2440	struct ata_res *res;
2441	int i;
2442
2443	ch->recoverycmd = 0;
2444
2445	data = ccb->ataio.data_ptr;
2446	if ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_CMP &&
2447	    (data[0] & 0x80) == 0) {
2448		for (i = 0; i < ch->numslots; i++) {
2449			if (!ch->hold[i])
2450				continue;
2451			if (ch->hold[i]->ccb_h.func_code != XPT_ATA_IO)
2452				continue;
2453			if ((data[0] & 0x1F) == i) {
2454				res = &ch->hold[i]->ataio.res;
2455				res->status = data[2];
2456				res->error = data[3];
2457				res->lba_low = data[4];
2458				res->lba_mid = data[5];
2459				res->lba_high = data[6];
2460				res->device = data[7];
2461				res->lba_low_exp = data[8];
2462				res->lba_mid_exp = data[9];
2463				res->lba_high_exp = data[10];
2464				res->sector_count = data[12];
2465				res->sector_count_exp = data[13];
2466			} else {
2467				ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK;
2468				ch->hold[i]->ccb_h.status |= CAM_REQUEUE_REQ;
2469			}
2470			ahci_done(ch, ch->hold[i]);
2471			ch->hold[i] = NULL;
2472			ch->numhslots--;
2473		}
2474	} else {
2475		if ((ccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_CMP)
2476			device_printf(dev, "Error while READ LOG EXT\n");
2477		else if ((data[0] & 0x80) == 0) {
2478			device_printf(dev, "Non-queued command error in READ LOG EXT\n");
2479		}
2480		for (i = 0; i < ch->numslots; i++) {
2481			if (!ch->hold[i])
2482				continue;
2483			if (ch->hold[i]->ccb_h.func_code != XPT_ATA_IO)
2484				continue;
2485			ahci_done(ch, ch->hold[i]);
2486			ch->hold[i] = NULL;
2487			ch->numhslots--;
2488		}
2489	}
2490	free(ccb->ataio.data_ptr, M_AHCI);
2491	xpt_free_ccb(ccb);
2492	xpt_release_simq(ch->sim, TRUE);
2493}
2494
2495static void
2496ahci_process_request_sense(device_t dev, union ccb *ccb)
2497{
2498	struct ahci_channel *ch = device_get_softc(dev);
2499	int i;
2500
2501	ch->recoverycmd = 0;
2502
2503	i = ccb->ccb_h.recovery_slot;
2504	if ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_CMP) {
2505		ch->hold[i]->ccb_h.status |= CAM_AUTOSNS_VALID;
2506	} else {
2507		ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK;
2508		ch->hold[i]->ccb_h.status |= CAM_AUTOSENSE_FAIL;
2509	}
2510	ahci_done(ch, ch->hold[i]);
2511	ch->hold[i] = NULL;
2512	ch->numhslots--;
2513	xpt_free_ccb(ccb);
2514	xpt_release_simq(ch->sim, TRUE);
2515}
2516
2517static void
2518ahci_start(device_t dev, int fbs)
2519{
2520	struct ahci_channel *ch = device_get_softc(dev);
2521	u_int32_t cmd;
2522
2523	/* Clear SATA error register */
2524	ATA_OUTL(ch->r_mem, AHCI_P_SERR, 0xFFFFFFFF);
2525	/* Clear any interrupts pending on this channel */
2526	ATA_OUTL(ch->r_mem, AHCI_P_IS, 0xFFFFFFFF);
2527	/* Configure FIS-based switching if supported. */
2528	if (ch->chcaps & AHCI_P_CMD_FBSCP) {
2529		ch->fbs_enabled = (fbs && ch->pm_present) ? 1 : 0;
2530		ATA_OUTL(ch->r_mem, AHCI_P_FBS,
2531		    ch->fbs_enabled ? AHCI_P_FBS_EN : 0);
2532	}
2533	/* Start operations on this channel */
2534	cmd = ATA_INL(ch->r_mem, AHCI_P_CMD);
2535	cmd &= ~AHCI_P_CMD_PMA;
2536	ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd | AHCI_P_CMD_ST |
2537	    (ch->pm_present ? AHCI_P_CMD_PMA : 0));
2538}
2539
2540static void
2541ahci_stop(device_t dev)
2542{
2543	struct ahci_channel *ch = device_get_softc(dev);
2544	u_int32_t cmd;
2545	int timeout;
2546
2547	/* Kill all activity on this channel */
2548	cmd = ATA_INL(ch->r_mem, AHCI_P_CMD);
2549	ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd & ~AHCI_P_CMD_ST);
2550	/* Wait for activity stop. */
2551	timeout = 0;
2552	do {
2553		DELAY(10);
2554		if (timeout++ > 50000) {
2555			device_printf(dev, "stopping AHCI engine failed\n");
2556			break;
2557		}
2558	} while (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CR);
2559	ch->eslots = 0;
2560}
2561
2562static void
2563ahci_clo(device_t dev)
2564{
2565	struct ahci_channel *ch = device_get_softc(dev);
2566	u_int32_t cmd;
2567	int timeout;
2568
2569	/* Issue Command List Override if supported */
2570	if (ch->caps & AHCI_CAP_SCLO) {
2571		cmd = ATA_INL(ch->r_mem, AHCI_P_CMD);
2572		cmd |= AHCI_P_CMD_CLO;
2573		ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd);
2574		timeout = 0;
2575		do {
2576			DELAY(10);
2577			if (timeout++ > 50000) {
2578			    device_printf(dev, "executing CLO failed\n");
2579			    break;
2580			}
2581		} while (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CLO);
2582	}
2583}
2584
2585static void
2586ahci_stop_fr(device_t dev)
2587{
2588	struct ahci_channel *ch = device_get_softc(dev);
2589	u_int32_t cmd;
2590	int timeout;
2591
2592	/* Kill all FIS reception on this channel */
2593	cmd = ATA_INL(ch->r_mem, AHCI_P_CMD);
2594	ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd & ~AHCI_P_CMD_FRE);
2595	/* Wait for FIS reception stop. */
2596	timeout = 0;
2597	do {
2598		DELAY(10);
2599		if (timeout++ > 50000) {
2600			device_printf(dev, "stopping AHCI FR engine failed\n");
2601			break;
2602		}
2603	} while (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_FR);
2604}
2605
2606static void
2607ahci_start_fr(device_t dev)
2608{
2609	struct ahci_channel *ch = device_get_softc(dev);
2610	u_int32_t cmd;
2611
2612	/* Start FIS reception on this channel */
2613	cmd = ATA_INL(ch->r_mem, AHCI_P_CMD);
2614	ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd | AHCI_P_CMD_FRE);
2615}
2616
2617static int
2618ahci_wait_ready(device_t dev, int t, int t0)
2619{
2620	struct ahci_channel *ch = device_get_softc(dev);
2621	int timeout = 0;
2622	uint32_t val;
2623
2624	while ((val = ATA_INL(ch->r_mem, AHCI_P_TFD)) &
2625	    (ATA_S_BUSY | ATA_S_DRQ)) {
2626		if (timeout > t) {
2627			if (t != 0) {
2628				device_printf(dev,
2629				    "AHCI reset: device not ready after %dms "
2630				    "(tfd = %08x)\n",
2631				    MAX(t, 0) + t0, val);
2632			}
2633			return (EBUSY);
2634		}
2635		DELAY(1000);
2636		timeout++;
2637	}
2638	if (bootverbose)
2639		device_printf(dev, "AHCI reset: device ready after %dms\n",
2640		    timeout + t0);
2641	return (0);
2642}
2643
2644static void
2645ahci_reset_to(void *arg)
2646{
2647	device_t dev = arg;
2648	struct ahci_channel *ch = device_get_softc(dev);
2649
2650	if (ch->resetting == 0)
2651		return;
2652	ch->resetting--;
2653	if (ahci_wait_ready(dev, ch->resetting == 0 ? -1 : 0,
2654	    (310 - ch->resetting) * 100) == 0) {
2655		ch->resetting = 0;
2656		ahci_start(dev, 1);
2657		xpt_release_simq(ch->sim, TRUE);
2658		return;
2659	}
2660	if (ch->resetting == 0) {
2661		ahci_clo(dev);
2662		ahci_start(dev, 1);
2663		xpt_release_simq(ch->sim, TRUE);
2664		return;
2665	}
2666	callout_schedule(&ch->reset_timer, hz / 10);
2667}
2668
2669static void
2670ahci_reset(device_t dev)
2671{
2672	struct ahci_channel *ch = device_get_softc(dev);
2673	struct ahci_controller *ctlr = device_get_softc(device_get_parent(dev));
2674	int i;
2675
2676	xpt_freeze_simq(ch->sim, 1);
2677	if (bootverbose)
2678		device_printf(dev, "AHCI reset...\n");
2679	/* Forget about previous reset. */
2680	if (ch->resetting) {
2681		ch->resetting = 0;
2682		callout_stop(&ch->reset_timer);
2683		xpt_release_simq(ch->sim, TRUE);
2684	}
2685	/* Requeue freezed command. */
2686	if (ch->frozen) {
2687		union ccb *fccb = ch->frozen;
2688		ch->frozen = NULL;
2689		fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ;
2690		if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) {
2691			xpt_freeze_devq(fccb->ccb_h.path, 1);
2692			fccb->ccb_h.status |= CAM_DEV_QFRZN;
2693		}
2694		ahci_done(ch, fccb);
2695	}
2696	/* Kill the engine and requeue all running commands. */
2697	ahci_stop(dev);
2698	for (i = 0; i < ch->numslots; i++) {
2699		/* Do we have a running request on slot? */
2700		if (ch->slot[i].state < AHCI_SLOT_RUNNING)
2701			continue;
2702		/* XXX; Commands in loading state. */
2703		ahci_end_transaction(&ch->slot[i], AHCI_ERR_INNOCENT);
2704	}
2705	for (i = 0; i < ch->numslots; i++) {
2706		if (!ch->hold[i])
2707			continue;
2708		ahci_done(ch, ch->hold[i]);
2709		ch->hold[i] = NULL;
2710		ch->numhslots--;
2711	}
2712	if (ch->toslots != 0)
2713		xpt_release_simq(ch->sim, TRUE);
2714	ch->eslots = 0;
2715	ch->toslots = 0;
2716	ch->wrongccs = 0;
2717	ch->fatalerr = 0;
2718	/* Tell the XPT about the event */
2719	xpt_async(AC_BUS_RESET, ch->path, NULL);
2720	/* Disable port interrupts */
2721	ATA_OUTL(ch->r_mem, AHCI_P_IE, 0);
2722	/* Reset and reconnect PHY, */
2723	if (!ahci_sata_phy_reset(dev)) {
2724		if (bootverbose)
2725			device_printf(dev,
2726			    "AHCI reset: device not found\n");
2727		ch->devices = 0;
2728		/* Enable wanted port interrupts */
2729		ATA_OUTL(ch->r_mem, AHCI_P_IE,
2730		    (((ch->pm_level != 0) ? AHCI_P_IX_CPD | AHCI_P_IX_MP : 0) |
2731		     AHCI_P_IX_PRC | AHCI_P_IX_PC));
2732		xpt_release_simq(ch->sim, TRUE);
2733		return;
2734	}
2735	if (bootverbose)
2736		device_printf(dev, "AHCI reset: device found\n");
2737	/* Wait for clearing busy status. */
2738	if (ahci_wait_ready(dev, dumping ? 31000 : 0, 0)) {
2739		if (dumping)
2740			ahci_clo(dev);
2741		else
2742			ch->resetting = 310;
2743	}
2744	ch->devices = 1;
2745	/* Enable wanted port interrupts */
2746	ATA_OUTL(ch->r_mem, AHCI_P_IE,
2747	     (((ch->pm_level != 0) ? AHCI_P_IX_CPD | AHCI_P_IX_MP : 0) |
2748	      AHCI_P_IX_TFE | AHCI_P_IX_HBF |
2749	      AHCI_P_IX_HBD | AHCI_P_IX_IF | AHCI_P_IX_OF |
2750	      ((ch->pm_level == 0) ? AHCI_P_IX_PRC : 0) | AHCI_P_IX_PC |
2751	      AHCI_P_IX_DP | AHCI_P_IX_UF | (ctlr->ccc ? 0 : AHCI_P_IX_SDB) |
2752	      AHCI_P_IX_DS | AHCI_P_IX_PS | (ctlr->ccc ? 0 : AHCI_P_IX_DHR)));
2753	if (ch->resetting)
2754		callout_reset(&ch->reset_timer, hz / 10, ahci_reset_to, dev);
2755	else {
2756		ahci_start(dev, 1);
2757		xpt_release_simq(ch->sim, TRUE);
2758	}
2759}
2760
2761static int
2762ahci_setup_fis(device_t dev, struct ahci_cmd_tab *ctp, union ccb *ccb, int tag)
2763{
2764	struct ahci_channel *ch = device_get_softc(dev);
2765	u_int8_t *fis = &ctp->cfis[0];
2766
2767	bzero(ctp->cfis, 16);
2768	fis[0] = 0x27;  		/* host to device */
2769	fis[1] = (ccb->ccb_h.target_id & 0x0f);
2770	if (ccb->ccb_h.func_code == XPT_SCSI_IO) {
2771		fis[1] |= 0x80;
2772		fis[2] = ATA_PACKET_CMD;
2773		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE &&
2774		    ch->curr[ccb->ccb_h.target_id].mode >= ATA_DMA)
2775			fis[3] = ATA_F_DMA;
2776		else {
2777			fis[5] = ccb->csio.dxfer_len;
2778		        fis[6] = ccb->csio.dxfer_len >> 8;
2779		}
2780		fis[7] = ATA_D_LBA;
2781		fis[15] = ATA_A_4BIT;
2782		bcopy((ccb->ccb_h.flags & CAM_CDB_POINTER) ?
2783		    ccb->csio.cdb_io.cdb_ptr : ccb->csio.cdb_io.cdb_bytes,
2784		    ctp->acmd, ccb->csio.cdb_len);
2785		bzero(ctp->acmd + ccb->csio.cdb_len, 32 - ccb->csio.cdb_len);
2786	} else if ((ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL) == 0) {
2787		fis[1] |= 0x80;
2788		fis[2] = ccb->ataio.cmd.command;
2789		fis[3] = ccb->ataio.cmd.features;
2790		fis[4] = ccb->ataio.cmd.lba_low;
2791		fis[5] = ccb->ataio.cmd.lba_mid;
2792		fis[6] = ccb->ataio.cmd.lba_high;
2793		fis[7] = ccb->ataio.cmd.device;
2794		fis[8] = ccb->ataio.cmd.lba_low_exp;
2795		fis[9] = ccb->ataio.cmd.lba_mid_exp;
2796		fis[10] = ccb->ataio.cmd.lba_high_exp;
2797		fis[11] = ccb->ataio.cmd.features_exp;
2798		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
2799			fis[12] = tag << 3;
2800			fis[13] = 0;
2801		} else {
2802			fis[12] = ccb->ataio.cmd.sector_count;
2803			fis[13] = ccb->ataio.cmd.sector_count_exp;
2804		}
2805		fis[15] = ATA_A_4BIT;
2806	} else {
2807		fis[15] = ccb->ataio.cmd.control;
2808	}
2809	return (20);
2810}
2811
2812static int
2813ahci_sata_connect(struct ahci_channel *ch)
2814{
2815	u_int32_t status;
2816	int timeout, found = 0;
2817
2818	/* Wait up to 100ms for "connect well" */
2819	for (timeout = 0; timeout < 1000 ; timeout++) {
2820		status = ATA_INL(ch->r_mem, AHCI_P_SSTS);
2821		if ((status & ATA_SS_DET_MASK) != ATA_SS_DET_NO_DEVICE)
2822			found = 1;
2823		if (((status & ATA_SS_DET_MASK) == ATA_SS_DET_PHY_ONLINE) &&
2824		    ((status & ATA_SS_SPD_MASK) != ATA_SS_SPD_NO_SPEED) &&
2825		    ((status & ATA_SS_IPM_MASK) == ATA_SS_IPM_ACTIVE))
2826			break;
2827		if ((status & ATA_SS_DET_MASK) == ATA_SS_DET_PHY_OFFLINE) {
2828			if (bootverbose) {
2829				device_printf(ch->dev, "SATA offline status=%08x\n",
2830				    status);
2831			}
2832			return (0);
2833		}
2834		if (found == 0 && timeout >= 100)
2835			break;
2836		DELAY(100);
2837	}
2838	if (timeout >= 1000 || !found) {
2839		if (bootverbose) {
2840			device_printf(ch->dev,
2841			    "SATA connect timeout time=%dus status=%08x\n",
2842			    timeout * 100, status);
2843		}
2844		return (0);
2845	}
2846	if (bootverbose) {
2847		device_printf(ch->dev, "SATA connect time=%dus status=%08x\n",
2848		    timeout * 100, status);
2849	}
2850	/* Clear SATA error register */
2851	ATA_OUTL(ch->r_mem, AHCI_P_SERR, 0xffffffff);
2852	return (1);
2853}
2854
2855static int
2856ahci_sata_phy_reset(device_t dev)
2857{
2858	struct ahci_channel *ch = device_get_softc(dev);
2859	int sata_rev;
2860	uint32_t val;
2861
2862	if (ch->listening) {
2863		val = ATA_INL(ch->r_mem, AHCI_P_CMD);
2864		val |= AHCI_P_CMD_SUD;
2865		ATA_OUTL(ch->r_mem, AHCI_P_CMD, val);
2866		ch->listening = 0;
2867	}
2868	sata_rev = ch->user[ch->pm_present ? 15 : 0].revision;
2869	if (sata_rev == 1)
2870		val = ATA_SC_SPD_SPEED_GEN1;
2871	else if (sata_rev == 2)
2872		val = ATA_SC_SPD_SPEED_GEN2;
2873	else if (sata_rev == 3)
2874		val = ATA_SC_SPD_SPEED_GEN3;
2875	else
2876		val = 0;
2877	ATA_OUTL(ch->r_mem, AHCI_P_SCTL,
2878	    ATA_SC_DET_RESET | val |
2879	    ATA_SC_IPM_DIS_PARTIAL | ATA_SC_IPM_DIS_SLUMBER);
2880	DELAY(1000);
2881	ATA_OUTL(ch->r_mem, AHCI_P_SCTL,
2882	    ATA_SC_DET_IDLE | val | ((ch->pm_level > 0) ? 0 :
2883	    (ATA_SC_IPM_DIS_PARTIAL | ATA_SC_IPM_DIS_SLUMBER)));
2884	if (!ahci_sata_connect(ch)) {
2885		if (ch->caps & AHCI_CAP_SSS) {
2886			val = ATA_INL(ch->r_mem, AHCI_P_CMD);
2887			val &= ~AHCI_P_CMD_SUD;
2888			ATA_OUTL(ch->r_mem, AHCI_P_CMD, val);
2889			ch->listening = 1;
2890		} else if (ch->pm_level > 0)
2891			ATA_OUTL(ch->r_mem, AHCI_P_SCTL, ATA_SC_DET_DISABLE);
2892		return (0);
2893	}
2894	return (1);
2895}
2896
2897static int
2898ahci_check_ids(device_t dev, union ccb *ccb)
2899{
2900	struct ahci_channel *ch = device_get_softc(dev);
2901
2902	if (ccb->ccb_h.target_id > ((ch->caps & AHCI_CAP_SPM) ? 15 : 0)) {
2903		ccb->ccb_h.status = CAM_TID_INVALID;
2904		ahci_done(ch, ccb);
2905		return (-1);
2906	}
2907	if (ccb->ccb_h.target_lun != 0) {
2908		ccb->ccb_h.status = CAM_LUN_INVALID;
2909		ahci_done(ch, ccb);
2910		return (-1);
2911	}
2912	return (0);
2913}
2914
2915static void
2916ahciaction(struct cam_sim *sim, union ccb *ccb)
2917{
2918	device_t dev, parent;
2919	struct ahci_channel *ch;
2920
2921	CAM_DEBUG(ccb->ccb_h.path, CAM_DEBUG_TRACE, ("ahciaction func_code=%x\n",
2922	    ccb->ccb_h.func_code));
2923
2924	ch = (struct ahci_channel *)cam_sim_softc(sim);
2925	dev = ch->dev;
2926	switch (ccb->ccb_h.func_code) {
2927	/* Common cases first */
2928	case XPT_ATA_IO:	/* Execute the requested I/O operation */
2929	case XPT_SCSI_IO:
2930		if (ahci_check_ids(dev, ccb))
2931			return;
2932		if (ch->devices == 0 ||
2933		    (ch->pm_present == 0 &&
2934		     ccb->ccb_h.target_id > 0 && ccb->ccb_h.target_id < 15)) {
2935			ccb->ccb_h.status = CAM_SEL_TIMEOUT;
2936			break;
2937		}
2938		ccb->ccb_h.recovery_type = RECOVERY_NONE;
2939		/* Check for command collision. */
2940		if (ahci_check_collision(dev, ccb)) {
2941			/* Freeze command. */
2942			ch->frozen = ccb;
2943			/* We have only one frozen slot, so freeze simq also. */
2944			xpt_freeze_simq(ch->sim, 1);
2945			return;
2946		}
2947		ahci_begin_transaction(dev, ccb);
2948		return;
2949	case XPT_EN_LUN:		/* Enable LUN as a target */
2950	case XPT_TARGET_IO:		/* Execute target I/O request */
2951	case XPT_ACCEPT_TARGET_IO:	/* Accept Host Target Mode CDB */
2952	case XPT_CONT_TARGET_IO:	/* Continue Host Target I/O Connection*/
2953	case XPT_ABORT:			/* Abort the specified CCB */
2954		/* XXX Implement */
2955		ccb->ccb_h.status = CAM_REQ_INVALID;
2956		break;
2957	case XPT_SET_TRAN_SETTINGS:
2958	{
2959		struct	ccb_trans_settings *cts = &ccb->cts;
2960		struct	ahci_device *d;
2961
2962		if (ahci_check_ids(dev, ccb))
2963			return;
2964		if (cts->type == CTS_TYPE_CURRENT_SETTINGS)
2965			d = &ch->curr[ccb->ccb_h.target_id];
2966		else
2967			d = &ch->user[ccb->ccb_h.target_id];
2968		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_REVISION)
2969			d->revision = cts->xport_specific.sata.revision;
2970		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_MODE)
2971			d->mode = cts->xport_specific.sata.mode;
2972		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_BYTECOUNT)
2973			d->bytecount = min(8192, cts->xport_specific.sata.bytecount);
2974		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_TAGS)
2975			d->tags = min(ch->numslots, cts->xport_specific.sata.tags);
2976		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_PM)
2977			ch->pm_present = cts->xport_specific.sata.pm_present;
2978		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_ATAPI)
2979			d->atapi = cts->xport_specific.sata.atapi;
2980		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_CAPS)
2981			d->caps = cts->xport_specific.sata.caps;
2982		ccb->ccb_h.status = CAM_REQ_CMP;
2983		break;
2984	}
2985	case XPT_GET_TRAN_SETTINGS:
2986	/* Get default/user set transfer settings for the target */
2987	{
2988		struct	ccb_trans_settings *cts = &ccb->cts;
2989		struct  ahci_device *d;
2990		uint32_t status;
2991
2992		if (ahci_check_ids(dev, ccb))
2993			return;
2994		if (cts->type == CTS_TYPE_CURRENT_SETTINGS)
2995			d = &ch->curr[ccb->ccb_h.target_id];
2996		else
2997			d = &ch->user[ccb->ccb_h.target_id];
2998		cts->protocol = PROTO_UNSPECIFIED;
2999		cts->protocol_version = PROTO_VERSION_UNSPECIFIED;
3000		cts->transport = XPORT_SATA;
3001		cts->transport_version = XPORT_VERSION_UNSPECIFIED;
3002		cts->proto_specific.valid = 0;
3003		cts->xport_specific.sata.valid = 0;
3004		if (cts->type == CTS_TYPE_CURRENT_SETTINGS &&
3005		    (ccb->ccb_h.target_id == 15 ||
3006		    (ccb->ccb_h.target_id == 0 && !ch->pm_present))) {
3007			status = ATA_INL(ch->r_mem, AHCI_P_SSTS) & ATA_SS_SPD_MASK;
3008			if (status & 0x0f0) {
3009				cts->xport_specific.sata.revision =
3010				    (status & 0x0f0) >> 4;
3011				cts->xport_specific.sata.valid |=
3012				    CTS_SATA_VALID_REVISION;
3013			}
3014			cts->xport_specific.sata.caps = d->caps & CTS_SATA_CAPS_D;
3015			if (ch->pm_level) {
3016				if (ch->caps & (AHCI_CAP_PSC | AHCI_CAP_SSC))
3017					cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_PMREQ;
3018				if (ch->caps2 & AHCI_CAP2_APST)
3019					cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_APST;
3020			}
3021			if ((ch->caps & AHCI_CAP_SNCQ) &&
3022			    (ch->quirks & AHCI_Q_NOAA) == 0)
3023				cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_DMAAA;
3024			cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_AN;
3025			cts->xport_specific.sata.caps &=
3026			    ch->user[ccb->ccb_h.target_id].caps;
3027			cts->xport_specific.sata.valid |= CTS_SATA_VALID_CAPS;
3028		} else {
3029			cts->xport_specific.sata.revision = d->revision;
3030			cts->xport_specific.sata.valid |= CTS_SATA_VALID_REVISION;
3031			cts->xport_specific.sata.caps = d->caps;
3032			cts->xport_specific.sata.valid |= CTS_SATA_VALID_CAPS;
3033		}
3034		cts->xport_specific.sata.mode = d->mode;
3035		cts->xport_specific.sata.valid |= CTS_SATA_VALID_MODE;
3036		cts->xport_specific.sata.bytecount = d->bytecount;
3037		cts->xport_specific.sata.valid |= CTS_SATA_VALID_BYTECOUNT;
3038		cts->xport_specific.sata.pm_present = ch->pm_present;
3039		cts->xport_specific.sata.valid |= CTS_SATA_VALID_PM;
3040		cts->xport_specific.sata.tags = d->tags;
3041		cts->xport_specific.sata.valid |= CTS_SATA_VALID_TAGS;
3042		cts->xport_specific.sata.atapi = d->atapi;
3043		cts->xport_specific.sata.valid |= CTS_SATA_VALID_ATAPI;
3044		ccb->ccb_h.status = CAM_REQ_CMP;
3045		break;
3046	}
3047	case XPT_RESET_BUS:		/* Reset the specified SCSI bus */
3048	case XPT_RESET_DEV:	/* Bus Device Reset the specified SCSI device */
3049		ahci_reset(dev);
3050		ccb->ccb_h.status = CAM_REQ_CMP;
3051		break;
3052	case XPT_TERM_IO:		/* Terminate the I/O process */
3053		/* XXX Implement */
3054		ccb->ccb_h.status = CAM_REQ_INVALID;
3055		break;
3056	case XPT_PATH_INQ:		/* Path routing inquiry */
3057	{
3058		struct ccb_pathinq *cpi = &ccb->cpi;
3059
3060		parent = device_get_parent(dev);
3061		cpi->version_num = 1; /* XXX??? */
3062		cpi->hba_inquiry = PI_SDTR_ABLE;
3063		if (ch->caps & AHCI_CAP_SNCQ)
3064			cpi->hba_inquiry |= PI_TAG_ABLE;
3065		if (ch->caps & AHCI_CAP_SPM)
3066			cpi->hba_inquiry |= PI_SATAPM;
3067		cpi->target_sprt = 0;
3068		cpi->hba_misc = PIM_SEQSCAN | PIM_UNMAPPED;
3069		cpi->hba_eng_cnt = 0;
3070		if (ch->caps & AHCI_CAP_SPM)
3071			cpi->max_target = 15;
3072		else
3073			cpi->max_target = 0;
3074		cpi->max_lun = 0;
3075		cpi->initiator_id = 0;
3076		cpi->bus_id = cam_sim_bus(sim);
3077		cpi->base_transfer_speed = 150000;
3078		strncpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN);
3079		strncpy(cpi->hba_vid, "AHCI", HBA_IDLEN);
3080		strncpy(cpi->dev_name, cam_sim_name(sim), DEV_IDLEN);
3081		cpi->unit_number = cam_sim_unit(sim);
3082		cpi->transport = XPORT_SATA;
3083		cpi->transport_version = XPORT_VERSION_UNSPECIFIED;
3084		cpi->protocol = PROTO_ATA;
3085		cpi->protocol_version = PROTO_VERSION_UNSPECIFIED;
3086		cpi->maxio = MAXPHYS;
3087		/* ATI SB600 can't handle 256 sectors with FPDMA (NCQ). */
3088		if (pci_get_devid(parent) == 0x43801002)
3089			cpi->maxio = min(cpi->maxio, 128 * 512);
3090		cpi->hba_vendor = pci_get_vendor(parent);
3091		cpi->hba_device = pci_get_device(parent);
3092		cpi->hba_subvendor = pci_get_subvendor(parent);
3093		cpi->hba_subdevice = pci_get_subdevice(parent);
3094		cpi->ccb_h.status = CAM_REQ_CMP;
3095		break;
3096	}
3097	default:
3098		ccb->ccb_h.status = CAM_REQ_INVALID;
3099		break;
3100	}
3101	ahci_done(ch, ccb);
3102}
3103
3104static void
3105ahcipoll(struct cam_sim *sim)
3106{
3107	struct ahci_channel *ch = (struct ahci_channel *)cam_sim_softc(sim);
3108	uint32_t istatus;
3109
3110	/* Read interrupt statuses and process if any. */
3111	istatus = ATA_INL(ch->r_mem, AHCI_P_IS);
3112	if (istatus != 0)
3113		ahci_ch_intr_main(ch, istatus);
3114	if (ch->resetting != 0 &&
3115	    (--ch->resetpolldiv <= 0 || !callout_pending(&ch->reset_timer))) {
3116		ch->resetpolldiv = 1000;
3117		ahci_reset_to(ch->dev);
3118	}
3119}
3120