1179100Syongari/*-
2179100Syongari * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
3179100Syongari * All rights reserved.
4179100Syongari *
5179100Syongari * Redistribution and use in source and binary forms, with or without
6179100Syongari * modification, are permitted provided that the following conditions
7179100Syongari * are met:
8179100Syongari * 1. Redistributions of source code must retain the above copyright
9179100Syongari *    notice unmodified, this list of conditions, and the following
10179100Syongari *    disclaimer.
11179100Syongari * 2. Redistributions in binary form must reproduce the above copyright
12179100Syongari *    notice, this list of conditions and the following disclaimer in the
13179100Syongari *    documentation and/or other materials provided with the distribution.
14179100Syongari *
15179100Syongari * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16179100Syongari * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17179100Syongari * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18179100Syongari * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19179100Syongari * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20179100Syongari * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21179100Syongari * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22179100Syongari * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23179100Syongari * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24179100Syongari * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25179100Syongari * SUCH DAMAGE.
26179100Syongari *
27179100Syongari * $FreeBSD$
28179100Syongari */
29179100Syongari
30179100Syongari#ifndef	_IF_AGEREG_H
31179100Syongari#define	_IF_AGEREG_H
32179100Syongari
33179100Syongari/*
34179100Syongari * Attansic Technology Corp. PCI vendor ID
35179100Syongari */
36179100Syongari#define	VENDORID_ATTANSIC		0x1969
37179100Syongari
38179100Syongari/*
39179100Syongari * Attansic L1 device ID
40179100Syongari */
41179100Syongari#define	DEVICEID_ATTANSIC_L1		0x1048
42179100Syongari
43179100Syongari#define	AGE_VPD_REG_CONF_START		0x0100
44179100Syongari#define	AGE_VPD_REG_CONF_END		0x01FF
45179100Syongari#define	AGE_VPD_REG_CONF_SIG		0x5A
46179100Syongari
47179100Syongari#define	AGE_SPI_CTRL			0x200
48179100Syongari#define	SPI_STAT_NOT_READY		0x00000001
49179100Syongari#define	SPI_STAT_WR_ENB			0x00000002
50179100Syongari#define	SPI_STAT_WRP_ENB		0x00000080
51179100Syongari#define	SPI_INST_MASK			0x000000FF
52179100Syongari#define	SPI_START			0x00000100
53179100Syongari#define	SPI_INST_START			0x00000800
54179100Syongari#define	SPI_VPD_ENB			0x00002000
55179100Syongari#define	SPI_LOADER_START		0x00008000
56179100Syongari#define	SPI_CS_HI_MASK			0x00030000
57179100Syongari#define	SPI_CS_HOLD_MASK		0x000C0000
58179100Syongari#define	SPI_CLK_LO_MASK			0x00300000
59179100Syongari#define	SPI_CLK_HI_MASK			0x00C00000
60179100Syongari#define	SPI_CS_SETUP_MASK		0x03000000
61179100Syongari#define	SPI_EPROM_PG_MASK		0x0C000000
62179100Syongari#define	SPI_INST_SHIFT			8
63179100Syongari#define	SPI_CS_HI_SHIFT			16
64179100Syongari#define	SPI_CS_HOLD_SHIFT		18
65179100Syongari#define	SPI_CLK_LO_SHIFT		20
66179100Syongari#define	SPI_CLK_HI_SHIFT		22
67179100Syongari#define	SPI_CS_SETUP_SHIFT		24
68179100Syongari#define	SPI_EPROM_PG_SHIFT		26
69179100Syongari#define	SPI_WAIT_READY			0x10000000
70179100Syongari
71179100Syongari#define	AGE_SPI_ADDR			0x204	/* 16bits */
72179100Syongari
73179100Syongari#define	AGE_SPI_DATA			0x208
74179100Syongari
75179100Syongari#define	AGE_SPI_CONFIG			0x20C
76179100Syongari
77179100Syongari#define	AGE_SPI_OP_PROGRAM		0x210	/* 8bits */
78179100Syongari
79179100Syongari#define	AGE_SPI_OP_SC_ERASE		0x211	/* 8bits */
80179100Syongari
81179100Syongari#define	AGE_SPI_OP_CHIP_ERASE		0x212	/* 8bits */
82179100Syongari
83179100Syongari#define	AGE_SPI_OP_RDID			0x213	/* 8bits */
84179100Syongari
85179100Syongari#define	AGE_SPI_OP_WREN			0x214	/* 8bits */
86179100Syongari
87179100Syongari#define	AGE_SPI_OP_RDSR			0x215	/* 8bits */
88179100Syongari
89179100Syongari#define	AGE_SPI_OP_WRSR			0x216	/* 8bits */
90179100Syongari
91179100Syongari#define	AGE_SPI_OP_READ			0x217	/* 8bits */
92179100Syongari
93179100Syongari#define	AGE_TWSI_CTRL			0x218
94190499Syongari#define	TWSI_CTRL_SW_LD_START		0x00000800
95190499Syongari#define	TWSI_CTRL_HW_LD_START		0x00001000
96190499Syongari#define	TWSI_CTRL_LD_EXIST		0x00400000
97179100Syongari
98179100Syongari#define AGE_DEV_MISC_CTRL		0x21C
99179100Syongari
100179100Syongari#define	AGE_MASTER_CFG			0x1400
101179100Syongari#define	MASTER_RESET			0x00000001
102179100Syongari#define	MASTER_MTIMER_ENB		0x00000002
103179100Syongari#define	MASTER_ITIMER_ENB		0x00000004
104179100Syongari#define	MASTER_MANUAL_INT_ENB		0x00000008
105179100Syongari#define	MASTER_CHIP_REV_MASK		0x00FF0000
106179100Syongari#define	MASTER_CHIP_ID_MASK		0xFF000000
107179100Syongari#define	MASTER_CHIP_REV_SHIFT		16
108179100Syongari#define	MASTER_CHIP_ID_SHIFT		24
109179100Syongari
110179100Syongari/* Number of ticks per usec for L1. */
111179100Syongari#define	AGE_TICK_USECS			2
112179100Syongari#define	AGE_USECS(x)			((x) / AGE_TICK_USECS)
113179100Syongari
114179100Syongari#define	AGE_MANUAL_TIMER		0x1404
115179100Syongari
116179100Syongari#define	AGE_IM_TIMER			0x1408	/* 16bits */
117179100Syongari#define	AGE_IM_TIMER_MIN		0
118179100Syongari#define	AGE_IM_TIMER_MAX		130000	/* 130ms */
119179100Syongari#define	AGE_IM_TIMER_DEFAULT		100
120179100Syongari
121179100Syongari#define	AGE_GPHY_CTRL			0x140C	/* 16bits */
122179100Syongari#define	GPHY_CTRL_RST			0x0000
123179100Syongari#define	GPHY_CTRL_CLR			0x0001
124179100Syongari
125179100Syongari#define	AGE_INTR_CLR_TIMER		0x140E	/* 16bits */
126179100Syongari
127179100Syongari#define	AGE_IDLE_STATUS			0x1410
128179100Syongari#define	IDLE_STATUS_RXMAC		0x00000001
129179100Syongari#define	IDLE_STATUS_TXMAC		0x00000002
130179100Syongari#define	IDLE_STATUS_RXQ			0x00000004
131179100Syongari#define	IDLE_STATUS_TXQ			0x00000008
132179100Syongari#define	IDLE_STATUS_DMARD		0x00000010
133179100Syongari#define	IDLE_STATUS_DMAWR		0x00000020
134179100Syongari#define	IDLE_STATUS_SMB			0x00000040
135179100Syongari#define	IDLE_STATUS_CMB			0x00000080
136179100Syongari
137179100Syongari#define	AGE_MDIO			0x1414
138179100Syongari#define	MDIO_DATA_MASK			0x0000FFFF
139179100Syongari#define	MDIO_REG_ADDR_MASK		0x001F0000
140179100Syongari#define	MDIO_OP_READ			0x00200000
141179100Syongari#define	MDIO_OP_WRITE			0x00000000
142179100Syongari#define	MDIO_SUP_PREAMBLE		0x00400000
143179100Syongari#define	MDIO_OP_EXECUTE			0x00800000
144179100Syongari#define	MDIO_CLK_25_4			0x00000000
145179100Syongari#define	MDIO_CLK_25_6			0x02000000
146179100Syongari#define	MDIO_CLK_25_8			0x03000000
147179100Syongari#define	MDIO_CLK_25_10			0x04000000
148179100Syongari#define	MDIO_CLK_25_14			0x05000000
149179100Syongari#define	MDIO_CLK_25_20			0x06000000
150179100Syongari#define	MDIO_CLK_25_28			0x07000000
151179100Syongari#define	MDIO_OP_BUSY			0x08000000
152179100Syongari#define	MDIO_DATA_SHIFT			0
153179100Syongari#define	MDIO_REG_ADDR_SHIFT		16
154179100Syongari
155179100Syongari#define	MDIO_REG_ADDR(x)	\
156179100Syongari	(((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
157179100Syongari/* Default PHY address. */
158179100Syongari#define	AGE_PHY_ADDR			0
159179100Syongari
160179100Syongari#define	AGE_PHY_STATUS			0x1418
161179100Syongari
162179100Syongari#define	AGE_BIST0			0x141C
163179100Syongari#define	BIST0_ENB			0x00000001
164179100Syongari#define	BIST0_SRAM_FAIL			0x00000002
165179100Syongari#define	BIST0_FUSE_FLAG			0x00000004
166179100Syongari
167179100Syongari#define	AGE_BIST1			0x1420
168179100Syongari#define	BIST1_ENB			0x00000001
169179100Syongari#define	BIST1_SRAM_FAIL			0x00000002
170179100Syongari#define	BIST1_FUSE_FLAG			0x00000004
171179100Syongari
172179100Syongari#define	AGE_MAC_CFG			0x1480
173179100Syongari#define	MAC_CFG_TX_ENB			0x00000001
174179100Syongari#define	MAC_CFG_RX_ENB			0x00000002
175179100Syongari#define	MAC_CFG_TX_FC			0x00000004
176179100Syongari#define	MAC_CFG_RX_FC			0x00000008
177179100Syongari#define	MAC_CFG_LOOP			0x00000010
178179100Syongari#define	MAC_CFG_FULL_DUPLEX		0x00000020
179179100Syongari#define	MAC_CFG_TX_CRC_ENB		0x00000040
180179100Syongari#define	MAC_CFG_TX_AUTO_PAD		0x00000080
181179100Syongari#define	MAC_CFG_TX_LENCHK		0x00000100
182179100Syongari#define	MAC_CFG_RX_JUMBO_ENB		0x00000200
183179100Syongari#define	MAC_CFG_PREAMBLE_MASK		0x00003C00
184179100Syongari#define	MAC_CFG_VLAN_TAG_STRIP		0x00004000
185179100Syongari#define	MAC_CFG_PROMISC			0x00008000
186179100Syongari#define	MAC_CFG_TX_PAUSE		0x00010000
187179100Syongari#define	MAC_CFG_SCNT			0x00020000
188179100Syongari#define	MAC_CFG_SYNC_RST_TX		0x00040000
189179100Syongari#define	MAC_CFG_SPEED_MASK		0x00300000
190179100Syongari#define	MAC_CFG_SPEED_10_100		0x00100000
191179100Syongari#define	MAC_CFG_SPEED_1000		0x00200000
192179100Syongari#define	MAC_CFG_DBG_TX_BACKOFF		0x00400000
193179100Syongari#define	MAC_CFG_TX_JUMBO_ENB		0x00800000
194179100Syongari#define	MAC_CFG_RXCSUM_ENB		0x01000000
195179100Syongari#define	MAC_CFG_ALLMULTI		0x02000000
196179100Syongari#define	MAC_CFG_BCAST			0x04000000
197179100Syongari#define	MAC_CFG_DBG			0x08000000
198179100Syongari#define	MAC_CFG_PREAMBLE_SHIFT		10
199179100Syongari#define	MAC_CFG_PREAMBLE_DEFAULT	7
200179100Syongari
201179100Syongari#define	AGE_IPG_IFG_CFG			0x1484
202179100Syongari#define	IPG_IFG_IPGT_MASK		0x0000007F
203179100Syongari#define	IPG_IFG_MIFG_MASK		0x0000FF00
204179100Syongari#define	IPG_IFG_IPG1_MASK		0x007F0000
205179100Syongari#define	IPG_IFG_IPG2_MASK		0x7F000000
206179100Syongari#define	IPG_IFG_IPGT_SHIFT		0
207179100Syongari#define	IPG_IFG_IPGT_DEFAULT		0x60
208179100Syongari#define	IPG_IFG_MIFG_SHIFT		8
209179100Syongari#define	IPG_IFG_MIFG_DEFAULT		0x50
210179100Syongari#define	IPG_IFG_IPG1_SHIFT		16
211179100Syongari#define	IPG_IFG_IPG1_DEFAULT		0x40
212179100Syongari#define	IPG_IFG_IPG2_SHIFT		24
213179100Syongari#define	IPG_IFG_IPG2_DEFAULT		0x60
214179100Syongari
215179100Syongari/* station address */
216179100Syongari#define	AGE_PAR0			0x1488
217179100Syongari#define	AGE_PAR1			0x148C
218179100Syongari
219179100Syongari/* 64bit multicast hash register. */
220179100Syongari#define	AGE_MAR0			0x1490
221179100Syongari#define	AGE_MAR1			0x1494
222179100Syongari
223179100Syongari/* half-duplex parameter configuration. */
224179100Syongari#define	AGE_HDPX_CFG			0x1498
225179100Syongari#define	HDPX_CFG_LCOL_MASK		0x000003FF
226179100Syongari#define	HDPX_CFG_RETRY_MASK		0x0000F000
227179100Syongari#define	HDPX_CFG_EXC_DEF_EN		0x00010000
228179100Syongari#define	HDPX_CFG_NO_BACK_C		0x00020000
229179100Syongari#define	HDPX_CFG_NO_BACK_P		0x00040000
230179100Syongari#define	HDPX_CFG_ABEBE			0x00080000
231179100Syongari#define	HDPX_CFG_ABEBT_MASK		0x00F00000
232179100Syongari#define	HDPX_CFG_JAMIPG_MASK		0x0F000000
233179100Syongari#define	HDPX_CFG_LCOL_SHIFT		0
234179100Syongari#define	HDPX_CFG_LCOL_DEFAULT		0x37
235179100Syongari#define	HDPX_CFG_RETRY_SHIFT		12
236179100Syongari#define	HDPX_CFG_RETRY_DEFAULT		0x0F
237179100Syongari#define	HDPX_CFG_ABEBT_SHIFT		20
238179100Syongari#define	HDPX_CFG_ABEBT_DEFAULT		0x0A
239179100Syongari#define	HDPX_CFG_JAMIPG_SHIFT		24
240179100Syongari#define	HDPX_CFG_JAMIPG_DEFAULT		0x07
241179100Syongari
242179100Syongari#define	AGE_FRAME_SIZE			0x149C
243179100Syongari
244179100Syongari#define	AGE_WOL_CFG			0x14A0
245179100Syongari#define	WOL_CFG_PATTERN			0x00000001
246179100Syongari#define	WOL_CFG_PATTERN_ENB		0x00000002
247179100Syongari#define	WOL_CFG_MAGIC			0x00000004
248179100Syongari#define	WOL_CFG_MAGIC_ENB		0x00000008
249179100Syongari#define	WOL_CFG_LINK_CHG		0x00000010
250179100Syongari#define	WOL_CFG_LINK_CHG_ENB		0x00000020
251179100Syongari#define	WOL_CFG_PATTERN_DET		0x00000100
252179100Syongari#define	WOL_CFG_MAGIC_DET		0x00000200
253179100Syongari#define	WOL_CFG_LINK_CHG_DET		0x00000400
254179100Syongari#define	WOL_CFG_CLK_SWITCH_ENB		0x00008000
255179100Syongari#define	WOL_CFG_PATTERN0		0x00010000
256179100Syongari#define	WOL_CFG_PATTERN1		0x00020000
257179100Syongari#define	WOL_CFG_PATTERN2		0x00040000
258179100Syongari#define	WOL_CFG_PATTERN3		0x00080000
259179100Syongari#define	WOL_CFG_PATTERN4		0x00100000
260179100Syongari#define	WOL_CFG_PATTERN5		0x00200000
261179100Syongari#define	WOL_CFG_PATTERN6		0x00400000
262179100Syongari
263179100Syongari/* WOL pattern length. */
264179100Syongari#define	AGE_PATTERN_CFG0		0x14A4
265179100Syongari#define	PATTERN_CFG_0_LEN_MASK		0x0000007F
266179100Syongari#define	PATTERN_CFG_1_LEN_MASK		0x00007F00
267179100Syongari#define	PATTERN_CFG_2_LEN_MASK		0x007F0000
268179100Syongari#define	PATTERN_CFG_3_LEN_MASK		0x7F000000
269179100Syongari
270179100Syongari#define	AGE_PATTERN_CFG1		0x14A8
271179100Syongari#define	PATTERN_CFG_4_LEN_MASK		0x0000007F
272179100Syongari#define	PATTERN_CFG_5_LEN_MASK		0x00007F00
273179100Syongari#define	PATTERN_CFG_6_LEN_MASK		0x007F0000
274179100Syongari
275179100Syongari#define	AGE_SRAM_RD_ADDR		0x1500
276179100Syongari
277179100Syongari#define	AGE_SRAM_RD_LEN			0x1504
278179100Syongari
279179100Syongari#define	AGE_SRAM_RRD_ADDR		0x1508
280179100Syongari
281179100Syongari#define	AGE_SRAM_RRD_LEN		0x150C
282179100Syongari
283179100Syongari#define	AGE_SRAM_TPD_ADDR		0x1510
284179100Syongari
285179100Syongari#define	AGE_SRAM_TPD_LEN		0x1514
286179100Syongari
287179100Syongari#define	AGE_SRAM_TRD_ADDR		0x1518
288179100Syongari
289179100Syongari#define	AGE_SRAM_TRD_LEN		0x151C
290179100Syongari
291179100Syongari#define	AGE_SRAM_RX_FIFO_ADDR		0x1520
292179100Syongari
293179100Syongari#define	AGE_SRAM_RX_FIFO_LEN		0x1524
294179100Syongari
295179100Syongari#define	AGE_SRAM_TX_FIFO_ADDR		0x1528
296179100Syongari
297179100Syongari#define	AGE_SRAM_TX_FIFO_LEN		0x152C
298179100Syongari
299179100Syongari#define	AGE_SRAM_TCPH_ADDR		0x1530
300179100Syongari#define	SRAM_TCPH_ADDR_MASK		0x00000FFF
301179100Syongari#define	SRAM_PATH_ADDR_MASK		0x0FFF0000
302179100Syongari#define	SRAM_TCPH_ADDR_SHIFT		0
303179100Syongari#define	SRAM_PATH_ADDR_SHIFT		16
304179100Syongari
305179100Syongari#define	AGE_DMA_BLOCK			0x1534
306179100Syongari#define	DMA_BLOCK_LOAD			0x00000001
307179100Syongari
308179100Syongari/*
309179100Syongari * All descriptors and CMB/SMB share the same high address.
310179100Syongari */
311179100Syongari#define	AGE_DESC_ADDR_HI		0x1540
312179100Syongari
313179100Syongari#define	AGE_DESC_RD_ADDR_LO		0x1544
314179100Syongari
315179100Syongari#define	AGE_DESC_RRD_ADDR_LO		0x1548
316179100Syongari
317179100Syongari#define	AGE_DESC_TPD_ADDR_LO		0x154C
318179100Syongari
319179100Syongari#define	AGE_DESC_CMB_ADDR_LO		0x1550
320179100Syongari
321179100Syongari#define	AGE_DESC_SMB_ADDR_LO		0x1554
322179100Syongari
323179100Syongari#define	AGE_DESC_RRD_RD_CNT		0x1558
324179100Syongari#define	DESC_RD_CNT_MASK		0x000007FF
325179100Syongari#define	DESC_RRD_CNT_MASK		0x07FF0000
326179100Syongari#define	DESC_RD_CNT_SHIFT		0
327179100Syongari#define	DESC_RRD_CNT_SHIFT		16
328179100Syongari
329179100Syongari#define	AGE_DESC_TPD_CNT		0x155C
330179100Syongari#define	DESC_TPD_CNT_MASK		0x00003FF
331179100Syongari#define	DESC_TPD_CNT_SHIFT		0
332179100Syongari
333179100Syongari#define	AGE_TXQ_CFG			0x1580
334179100Syongari#define	TXQ_CFG_TPD_BURST_MASK		0x0000001F
335179100Syongari#define	TXQ_CFG_ENB			0x00000020
336179100Syongari#define	TXQ_CFG_ENHANCED_MODE		0x00000040
337179100Syongari#define	TXQ_CFG_TPD_FETCH_THRESH_MASK	0x00003F00
338179100Syongari#define	TXQ_CFG_TX_FIFO_BURST_MASK	0xFFFF0000
339179100Syongari#define	TXQ_CFG_TPD_BURST_SHIFT		0
340179100Syongari#define	TXQ_CFG_TPD_BURST_DEFAULT	4
341179100Syongari#define	TXQ_CFG_TPD_FETCH_THRESH_SHIFT	8
342179100Syongari#define	TXQ_CFG_TPD_FETCH_DEFAULT	16
343179100Syongari#define	TXQ_CFG_TX_FIFO_BURST_SHIFT	16
344179100Syongari#define	TXQ_CFG_TX_FIFO_BURST_DEFAULT	256
345179100Syongari
346179100Syongari#define	AGE_TX_JUMBO_TPD_TH_IPG		0x1584
347179100Syongari#define	TX_JUMBO_TPD_TH_MASK		0x000007FF
348179100Syongari#define	TX_JUMBO_TPD_IPG_MASK		0x001F0000
349179100Syongari#define	TX_JUMBO_TPD_TH_SHIFT		0
350179100Syongari#define	TX_JUMBO_TPD_IPG_SHIFT		16
351179100Syongari#define	TX_JUMBO_TPD_IPG_DEFAULT	1
352179100Syongari
353179100Syongari#define	AGE_RXQ_CFG			0x15A0
354179100Syongari#define	RXQ_CFG_RD_BURST_MASK		0x000000FF
355179100Syongari#define	RXQ_CFG_RRD_BURST_THRESH_MASK	0x0000FF00
356179100Syongari#define	RXQ_CFG_RD_PREF_MIN_IPG_MASK	0x001F0000
357179100Syongari#define	RXQ_CFG_CUT_THROUGH_ENB		0x40000000
358179100Syongari#define	RXQ_CFG_ENB			0x80000000
359179100Syongari#define	RXQ_CFG_RD_BURST_SHIFT		0
360179100Syongari#define	RXQ_CFG_RD_BURST_DEFAULT	8
361179100Syongari#define	RXQ_CFG_RRD_BURST_THRESH_SHIFT	8
362179100Syongari#define	RXQ_CFG_RRD_BURST_THRESH_DEFAULT 8
363179100Syongari#define	RXQ_CFG_RD_PREF_MIN_IPG_SHIFT	16
364179100Syongari#define	RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT	1
365179100Syongari
366179100Syongari#define	AGE_RXQ_JUMBO_CFG		0x15A4
367179100Syongari#define	RXQ_JUMBO_CFG_SZ_THRESH_MASK	0x000007FF
368179100Syongari#define	RXQ_JUMBO_CFG_LKAH_MASK		0x00007800
369179100Syongari#define	RXQ_JUMBO_CFG_RRD_TIMER_MASK	0xFFFF0000
370179100Syongari#define	RXQ_JUMBO_CFG_SZ_THRESH_SHIFT	0
371179100Syongari#define	RXQ_JUMBO_CFG_LKAH_SHIFT	11
372179100Syongari#define	RXQ_JUMBO_CFG_LKAH_DEFAULT	0x01
373179100Syongari#define	RXQ_JUMBO_CFG_RRD_TIMER_SHIFT	16
374179100Syongari
375179100Syongari#define	AGE_RXQ_FIFO_PAUSE_THRESH	0x15A8
376179100Syongari#define	RXQ_FIFO_PAUSE_THRESH_LO_MASK	0x00000FFF
377179100Syongari#define	RXQ_FIFO_PAUSE_THRESH_HI_MASK	0x0FFF000
378179100Syongari#define	RXQ_FIFO_PAUSE_THRESH_LO_SHIFT	0
379179100Syongari#define	RXQ_FIFO_PAUSE_THRESH_HI_SHIFT	16
380179100Syongari
381179100Syongari#define	AGE_RXQ_RRD_PAUSE_THRESH	0x15AC
382179100Syongari#define	RXQ_RRD_PAUSE_THRESH_HI_MASK	0x00000FFF
383179100Syongari#define	RXQ_RRD_PAUSE_THRESH_LO_MASK	0x0FFF0000
384179100Syongari#define	RXQ_RRD_PAUSE_THRESH_HI_SHIFT	0
385179100Syongari#define	RXQ_RRD_PAUSE_THRESH_LO_SHIFT	16
386179100Syongari
387179100Syongari#define	AGE_DMA_CFG			0x15C0
388179100Syongari#define	DMA_CFG_IN_ORDER		0x00000001
389179100Syongari#define	DMA_CFG_ENH_ORDER		0x00000002
390179100Syongari#define	DMA_CFG_OUT_ORDER		0x00000004
391179100Syongari#define	DMA_CFG_RCB_64			0x00000000
392179100Syongari#define	DMA_CFG_RCB_128			0x00000008
393179100Syongari#define	DMA_CFG_RD_BURST_128		0x00000000
394179100Syongari#define	DMA_CFG_RD_BURST_256		0x00000010
395179100Syongari#define	DMA_CFG_RD_BURST_512		0x00000020
396179100Syongari#define	DMA_CFG_RD_BURST_1024		0x00000030
397179100Syongari#define	DMA_CFG_RD_BURST_2048		0x00000040
398179100Syongari#define	DMA_CFG_RD_BURST_4096		0x00000050
399179100Syongari#define	DMA_CFG_WR_BURST_128		0x00000000
400179100Syongari#define	DMA_CFG_WR_BURST_256		0x00000080
401179100Syongari#define	DMA_CFG_WR_BURST_512		0x00000100
402179100Syongari#define	DMA_CFG_WR_BURST_1024		0x00000180
403179100Syongari#define	DMA_CFG_WR_BURST_2048		0x00000200
404179100Syongari#define	DMA_CFG_WR_BURST_4096		0x00000280
405179100Syongari#define	DMA_CFG_RD_ENB			0x00000400
406179100Syongari#define	DMA_CFG_WR_ENB			0x00000800
407179100Syongari#define	DMA_CFG_RD_BURST_MASK		0x07
408179100Syongari#define	DMA_CFG_RD_BURST_SHIFT		4
409179100Syongari#define	DMA_CFG_WR_BURST_MASK		0x07
410179100Syongari#define	DMA_CFG_WR_BURST_SHIFT		7
411179100Syongari
412179100Syongari#define	AGE_CSMB_CTRL			0x15D0
413179100Syongari#define	CSMB_CTRL_CMB_KICK		0x00000001
414179100Syongari#define	CSMB_CTRL_SMB_KICK		0x00000002
415179100Syongari#define	CSMB_CTRL_CMB_ENB		0x00000004
416179100Syongari#define	CSMB_CTRL_SMB_ENB		0x00000008
417179100Syongari
418179100Syongari/* CMB DMA Write Threshold Register */
419179100Syongari#define	AGE_CMB_WR_THRESH		0x15D4
420179100Syongari#define	CMB_WR_THRESH_RRD_MASK		0x000007FF
421179100Syongari#define	CMB_WR_THRESH_TPD_MASK		0x07FF0000
422179100Syongari#define	CMB_WR_THRESH_RRD_SHIFT		0
423179100Syongari#define	CMB_WR_THRESH_RRD_DEFAULT	4
424179100Syongari#define	CMB_WR_THRESH_TPD_SHIFT		16
425179100Syongari#define	CMB_WR_THRESH_TPD_DEFAULT	4
426179100Syongari
427179100Syongari/* RX/TX count-down timer to trigger CMB-write. */
428179100Syongari#define	AGE_CMB_WR_TIMER		0x15D8
429179100Syongari#define	CMB_WR_TIMER_RX_MASK		0x0000FFFF
430179100Syongari#define	CMB_WR_TIMER_TX_MASK		0xFFFF0000
431179100Syongari#define	CMB_WR_TIMER_RX_SHIFT		0
432179100Syongari#define	CMB_WR_TIMER_TX_SHIFT		16
433179100Syongari
434179100Syongari/* Number of packet received since last CMB write */
435179100Syongari#define	AGE_CMB_RX_PKT_CNT		0x15DC
436179100Syongari
437179100Syongari/* Number of packet transmitted since last CMB write */
438179100Syongari#define	AGE_CMB_TX_PKT_CNT		0x15E0
439179100Syongari
440179100Syongari/* SMB auto DMA timer register */
441179100Syongari#define	AGE_SMB_TIMER			0x15E4
442179100Syongari
443179100Syongari#define	AGE_MBOX			0x15F0
444179100Syongari#define	MBOX_RD_PROD_IDX_MASK		0x000007FF
445179100Syongari#define	MBOX_RRD_CONS_IDX_MASK		0x003FF800
446179100Syongari#define	MBOX_TD_PROD_IDX_MASK		0xFFC00000
447179100Syongari#define	MBOX_RD_PROD_IDX_SHIFT		0
448179100Syongari#define	MBOX_RRD_CONS_IDX_SHIFT		11
449179100Syongari#define	MBOX_TD_PROD_IDX_SHIFT		22
450179100Syongari
451179100Syongari#define	AGE_INTR_STATUS			0x1600
452179100Syongari#define	INTR_SMB			0x00000001
453179100Syongari#define	INTR_MOD_TIMER			0x00000002
454179100Syongari#define	INTR_MANUAL_TIMER		0x00000004
455179100Syongari#define	INTR_RX_FIFO_OFLOW		0x00000008
456179100Syongari#define	INTR_RD_UNDERRUN		0x00000010
457179100Syongari#define	INTR_RRD_OFLOW			0x00000020
458179100Syongari#define	INTR_TX_FIFO_UNDERRUN		0x00000040
459179100Syongari#define	INTR_LINK_CHG			0x00000080
460179100Syongari#define	INTR_HOST_RD_UNDERRUN		0x00000100
461179100Syongari#define	INTR_HOST_RRD_OFLOW		0x00000200
462179100Syongari#define	INTR_DMA_RD_TO_RST		0x00000400
463179100Syongari#define	INTR_DMA_WR_TO_RST		0x00000800
464179100Syongari#define	INTR_GPHY			0x00001000
465179100Syongari#define	INTR_RX_PKT			0x00010000
466179100Syongari#define	INTR_TX_PKT			0x00020000
467179100Syongari#define	INTR_TX_DMA			0x00040000
468179100Syongari#define	INTR_RX_DMA			0x00080000
469179100Syongari#define	INTR_CMB_RX			0x00100000
470179100Syongari#define	INTR_CMB_TX			0x00200000
471179100Syongari#define	INTR_MAC_RX			0x00400000
472179100Syongari#define	INTR_MAC_TX			0x00800000
473179100Syongari#define	INTR_UNDERRUN			0x01000000
474179100Syongari#define	INTR_FRAME_ERROR		0x02000000
475179100Syongari#define	INTR_FRAME_OK			0x04000000
476179100Syongari#define	INTR_CSUM_ERROR			0x08000000
477179100Syongari#define	INTR_PHY_LINK_DOWN		0x10000000
478179100Syongari#define	INTR_DIS_SMB			0x20000000
479179100Syongari#define	INTR_DIS_DMA			0x40000000
480179100Syongari#define	INTR_DIS_INT			0x80000000
481179100Syongari
482179100Syongari/* Interrupt Mask Register */
483179100Syongari#define	AGE_INTR_MASK			0x1604
484179100Syongari
485179100Syongari#define	AGE_INTRS						\
486179100Syongari	(INTR_SMB | INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |	\
487179100Syongari	INTR_CMB_TX | INTR_CMB_RX)
488179100Syongari
489179100Syongari/* Statistics counters collected by the MAC. */
490179100Syongaristruct smb {
491179100Syongari	/* Rx stats. */
492179100Syongari	uint32_t rx_frames;
493179100Syongari	uint32_t rx_bcast_frames;
494179100Syongari	uint32_t rx_mcast_frames;
495179100Syongari	uint32_t rx_pause_frames;
496179100Syongari	uint32_t rx_control_frames;
497179100Syongari	uint32_t rx_crcerrs;
498179100Syongari	uint32_t rx_lenerrs;
499179100Syongari	uint32_t rx_bytes;
500179100Syongari	uint32_t rx_runts;
501179100Syongari	uint32_t rx_fragments;
502179100Syongari	uint32_t rx_pkts_64;
503179100Syongari	uint32_t rx_pkts_65_127;
504179100Syongari	uint32_t rx_pkts_128_255;
505179100Syongari	uint32_t rx_pkts_256_511;
506179100Syongari	uint32_t rx_pkts_512_1023;
507179100Syongari	uint32_t rx_pkts_1024_1518;
508179100Syongari	uint32_t rx_pkts_1519_max;
509179100Syongari	uint32_t rx_pkts_truncated;
510179100Syongari	uint32_t rx_fifo_oflows;
511179100Syongari	uint32_t rx_desc_oflows;
512179100Syongari	uint32_t rx_alignerrs;
513179100Syongari	uint32_t rx_bcast_bytes;
514179100Syongari	uint32_t rx_mcast_bytes;
515179100Syongari	uint32_t rx_pkts_filtered;
516179100Syongari	/* Tx stats. */
517179100Syongari	uint32_t tx_frames;
518179100Syongari	uint32_t tx_bcast_frames;
519179100Syongari	uint32_t tx_mcast_frames;
520179100Syongari	uint32_t tx_pause_frames;
521179100Syongari	uint32_t tx_excess_defer;
522179100Syongari	uint32_t tx_control_frames;
523179100Syongari	uint32_t tx_deferred;
524179100Syongari	uint32_t tx_bytes;
525179100Syongari	uint32_t tx_pkts_64;
526179100Syongari	uint32_t tx_pkts_65_127;
527179100Syongari	uint32_t tx_pkts_128_255;
528179100Syongari	uint32_t tx_pkts_256_511;
529179100Syongari	uint32_t tx_pkts_512_1023;
530179100Syongari	uint32_t tx_pkts_1024_1518;
531179100Syongari	uint32_t tx_pkts_1519_max;
532179100Syongari	uint32_t tx_single_colls;
533179100Syongari	uint32_t tx_multi_colls;
534179100Syongari	uint32_t tx_late_colls;
535179100Syongari	uint32_t tx_excess_colls;
536179100Syongari	uint32_t tx_underrun;
537179100Syongari	uint32_t tx_desc_underrun;
538179100Syongari	uint32_t tx_lenerrs;
539179100Syongari	uint32_t tx_pkts_truncated;
540179100Syongari	uint32_t tx_bcast_bytes;
541179100Syongari	uint32_t tx_mcast_bytes;
542179100Syongari	uint32_t updated;
543179100Syongari} __packed;
544179100Syongari
545179100Syongari/* Coalescing message block */
546179100Syongaristruct cmb {
547179100Syongari	uint32_t intr_status;
548179100Syongari	uint32_t rprod_cons;
549179100Syongari#define	RRD_PROD_MASK			0x0000FFFF
550179100Syongari#define	RD_CONS_MASK			0xFFFF0000
551179100Syongari#define	RRD_PROD_SHIFT			0
552179100Syongari#define	RD_CONS_SHIFT			16
553179100Syongari	uint32_t tpd_cons;
554179100Syongari#define	CMB_UPDATED			0x00000001
555179100Syongari#define	TPD_CONS_MASK			0xFFFF0000
556179100Syongari#define	TPD_CONS_SHIFT			16
557179100Syongari} __packed;
558179100Syongari
559179100Syongari/* Rx return descriptor */
560179100Syongaristruct rx_rdesc {
561179100Syongari	uint32_t index;
562179100Syongari#define	AGE_RRD_NSEGS_MASK		0x000000FF
563179100Syongari#define	AGE_RRD_CONS_MASK		0xFFFF0000
564179100Syongari#define	AGE_RRD_NSEGS_SHIFT		0
565179100Syongari#define	AGE_RRD_CONS_SHIFT		16
566179100Syongari	uint32_t len;
567179100Syongari#define	AGE_RRD_CSUM_MASK		0x0000FFFF
568179100Syongari#define	AGE_RRD_LEN_MASK		0xFFFF0000
569179100Syongari#define	AGE_RRD_CSUM_SHIFT		0
570179100Syongari#define	AGE_RRD_LEN_SHIFT		16
571179100Syongari	uint32_t flags;
572179100Syongari#define	AGE_RRD_ETHERNET		0x00000080
573179100Syongari#define	AGE_RRD_VLAN			0x00000100
574179100Syongari#define	AGE_RRD_ERROR			0x00000200
575179100Syongari#define	AGE_RRD_IPV4			0x00000400
576179100Syongari#define	AGE_RRD_UDP			0x00000800
577179100Syongari#define	AGE_RRD_TCP			0x00001000
578179100Syongari#define	AGE_RRD_BCAST			0x00002000
579179100Syongari#define	AGE_RRD_MCAST			0x00004000
580179100Syongari#define	AGE_RRD_PAUSE			0x00008000
581179100Syongari#define	AGE_RRD_CRC			0x00010000
582179100Syongari#define	AGE_RRD_CODE			0x00020000
583179100Syongari#define	AGE_RRD_DRIBBLE			0x00040000
584179100Syongari#define	AGE_RRD_RUNT			0x00080000
585179100Syongari#define	AGE_RRD_OFLOW			0x00100000
586179100Syongari#define	AGE_RRD_TRUNC			0x00200000
587179100Syongari#define	AGE_RRD_IPCSUM_NOK		0x00400000
588179100Syongari#define	AGE_RRD_TCP_UDPCSUM_NOK		0x00800000
589179100Syongari#define	AGE_RRD_LENGTH_NOK		0x01000000
590179100Syongari#define	AGE_RRD_DES_ADDR_FILTERED	0x02000000
591179100Syongari	uint32_t vtags;
592179100Syongari#define	AGE_RRD_VLAN_MASK		0xFFFF0000
593179100Syongari#define	AGE_RRD_VLAN_SHIFT		16
594179100Syongari} __packed;
595179100Syongari
596179100Syongari#define	AGE_RX_NSEGS(x)		\
597179100Syongari	(((x) & AGE_RRD_NSEGS_MASK) >> AGE_RRD_NSEGS_SHIFT)
598179100Syongari#define	AGE_RX_CONS(x)		\
599179100Syongari	(((x) & AGE_RRD_CONS_MASK) >> AGE_RRD_CONS_SHIFT)
600179100Syongari#define	AGE_RX_CSUM(x)		\
601179100Syongari	(((x) & AGE_RRD_CSUM_MASK) >> AGE_RRD_CSUM_SHIFT)
602179100Syongari#define	AGE_RX_BYTES(x)		\
603179100Syongari	(((x) & AGE_RRD_LEN_MASK) >> AGE_RRD_LEN_SHIFT)
604179100Syongari#define	AGE_RX_VLAN(x)		\
605179100Syongari	(((x) & AGE_RRD_VLAN_MASK) >> AGE_RRD_VLAN_SHIFT)
606179100Syongari#define	AGE_RX_VLAN_TAG(x)	\
607179100Syongari	(((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9))
608179100Syongari
609179100Syongari/* Rx descriptor. */
610179100Syongaristruct rx_desc {
611179100Syongari	uint64_t addr;
612179100Syongari	uint32_t len;
613179100Syongari#define	AGE_RD_LEN_MASK			0x0000FFFF
614179100Syongari#define	AGE_CONS_UPD_REQ_MASK		0xFFFF0000
615179100Syongari#define	AGE_RD_LEN_SHIFT		0
616179100Syongari#define	AGE_CONS_UPD_REQ_SHIFT		16
617179100Syongari} __packed;
618179100Syongari
619179100Syongari/* Tx descriptor. */
620179100Syongaristruct tx_desc {
621179100Syongari	uint64_t addr;
622179100Syongari	uint32_t len;
623179100Syongari#define	AGE_TD_VLAN_MASK		0xFFFF0000
624179100Syongari#define	AGE_TD_PKT_INT			0x00008000
625179100Syongari#define	AGE_TD_DMA_INT			0x00004000
626179100Syongari#define	AGE_TD_BUFLEN_MASK		0x00003FFF
627179100Syongari#define	AGE_TD_VLAN_SHIFT		16
628179100Syongari#define	AGE_TX_VLAN_TAG(x)	\
629179100Syongari	(((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8))
630179100Syongari#define	AGE_TD_BUFLEN_SHIFT		0
631179100Syongari#define	AGE_TX_BYTES(x)		\
632179100Syongari	(((x) << AGE_TD_BUFLEN_SHIFT) & AGE_TD_BUFLEN_MASK)
633179100Syongari	uint32_t flags;
634179100Syongari#define	AGE_TD_TSO_MSS			0xFFF80000
635179100Syongari#define	AGE_TD_TSO_HDR			0x00040000
636179100Syongari#define	AGE_TD_TSO_TCPHDR_LEN		0x0003C000
637179100Syongari#define	AGE_TD_IPHDR_LEN		0x00003C00
638179100Syongari#define	AGE_TD_LLC_SNAP			0x00000200
639179100Syongari#define	AGE_TD_VLAN_TAGGED		0x00000100
640179100Syongari#define	AGE_TD_UDPCSUM			0x00000080
641179100Syongari#define	AGE_TD_TCPCSUM			0x00000040
642179100Syongari#define	AGE_TD_IPCSUM			0x00000020
643179100Syongari#define	AGE_TD_TSO_IPV4			0x00000010
644179100Syongari#define	AGE_TD_TSO_IPV6			0x00000012
645179100Syongari#define	AGE_TD_CSUM			0x00000008
646179100Syongari#define	AGE_TD_INSERT_VLAN_TAG		0x00000004
647179100Syongari#define	AGE_TD_COALESCE			0x00000002
648179100Syongari#define	AGE_TD_EOP			0x00000001
649179100Syongari
650179100Syongari#define	AGE_TD_CSUM_PLOADOFFSET		0x00FF0000
651179100Syongari#define	AGE_TD_CSUM_XSUMOFFSET		0xFF000000
652179100Syongari#define	AGE_TD_CSUM_XSUMOFFSET_SHIFT	24
653179100Syongari#define	AGE_TD_CSUM_PLOADOFFSET_SHIFT	16
654179100Syongari#define	AGE_TD_TSO_MSS_SHIFT		19
655179100Syongari#define	AGE_TD_TSO_TCPHDR_LEN_SHIFT	14
656179100Syongari#define	AGE_TD_IPHDR_LEN_SHIFT		10
657179100Syongari} __packed;
658179100Syongari
659179100Syongari#endif	/* _IF_AGEREG_H */
660