1/*- 2 * Copyright (c) 2005 Olivier Houchard. All rights reserved. 3 * Copyright (c) 2010 Greg Ansley. All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24 * SUCH DAMAGE. 25 */ 26 27#include <sys/cdefs.h> 28__FBSDID("$FreeBSD$"); 29 30#include <sys/param.h> 31#include <sys/systm.h> 32#include <sys/bus.h> 33#include <sys/kernel.h> 34#include <sys/malloc.h> 35#include <sys/module.h> 36 37#define _ARM32_BUS_DMA_PRIVATE 38#include <machine/bus.h> 39 40#include <arm/at91/at91var.h> 41#include <arm/at91/at91reg.h> 42#include <arm/at91/at91soc.h> 43#include <arm/at91/at91_aicreg.h> 44#include <arm/at91/at91sam9260reg.h> 45#include <arm/at91/at91_pitreg.h> 46#include <arm/at91/at91_pmcreg.h> 47#include <arm/at91/at91_pmcvar.h> 48#include <arm/at91/at91_rstreg.h> 49 50/* 51 * Standard priority levels for the system. 0 is lowest and 7 is highest. 52 * These values are the ones Atmel uses for its Linux port 53 */ 54static const int at91_irq_prio[32] = 55{ 56 7, /* Advanced Interrupt Controller */ 57 7, /* System Peripherals */ 58 1, /* Parallel IO Controller A */ 59 1, /* Parallel IO Controller B */ 60 1, /* Parallel IO Controller C */ 61 0, /* Analog-to-Digital Converter */ 62 5, /* USART 0 */ 63 5, /* USART 1 */ 64 5, /* USART 2 */ 65 0, /* Multimedia Card Interface */ 66 2, /* USB Device Port */ 67 6, /* Two-Wire Interface */ 68 5, /* Serial Peripheral Interface 0 */ 69 5, /* Serial Peripheral Interface 1 */ 70 5, /* Serial Synchronous Controller */ 71 0, /* (reserved) */ 72 0, /* (reserved) */ 73 0, /* Timer Counter 0 */ 74 0, /* Timer Counter 1 */ 75 0, /* Timer Counter 2 */ 76 2, /* USB Host port */ 77 3, /* Ethernet */ 78 0, /* Image Sensor Interface */ 79 5, /* USART 3 */ 80 5, /* USART 4 */ 81 5, /* USART 5 */ 82 0, /* Timer Counter 3 */ 83 0, /* Timer Counter 4 */ 84 0, /* Timer Counter 5 */ 85 0, /* Advanced Interrupt Controller IRQ0 */ 86 0, /* Advanced Interrupt Controller IRQ1 */ 87 0, /* Advanced Interrupt Controller IRQ2 */ 88}; 89 90static const uint32_t at91_pio_base[] = { 91 AT91SAM9260_PIOA_BASE, 92 AT91SAM9260_PIOB_BASE, 93 AT91SAM9260_PIOC_BASE, 94}; 95 96#define DEVICE(_name, _id, _unit) \ 97 { \ 98 _name, _unit, \ 99 AT91SAM9260_ ## _id ##_BASE, \ 100 AT91SAM9260_ ## _id ## _SIZE, \ 101 AT91SAM9260_IRQ_ ## _id \ 102 } 103 104static const struct cpu_devs at91_devs[] = 105{ 106 DEVICE("at91_aic", AIC, 0), 107 DEVICE("at91_pmc", PMC, 0), 108 DEVICE("at91_wdt", WDT, 0), 109 DEVICE("at91_rst", RSTC, 0), 110 DEVICE("at91_pit", PIT, 0), 111 DEVICE("at91_pio", PIOA, 0), 112 DEVICE("at91_pio", PIOB, 1), 113 DEVICE("at91_pio", PIOC, 2), 114 DEVICE("at91_twi", TWI, 0), 115 DEVICE("at91_mci", MCI, 0), 116 DEVICE("uart", DBGU, 0), 117 DEVICE("uart", USART0, 1), 118 DEVICE("uart", USART1, 2), 119 DEVICE("uart", USART2, 3), 120 DEVICE("uart", USART3, 4), 121 DEVICE("uart", USART4, 5), 122 DEVICE("uart", USART5, 6), 123 DEVICE("spi", SPI0, 0), 124 DEVICE("spi", SPI1, 1), 125 DEVICE("ate", EMAC, 0), 126 DEVICE("macb", EMAC, 0), 127 DEVICE("nand", NAND, 0), 128 DEVICE("ohci", OHCI, 0), 129 { 0, 0, 0, 0, 0 } 130}; 131 132/* 133 * The following is unused currently since we don't ever set the PLLA 134 * frequency of the device. 135 */ 136static uint32_t 137at91_pll_outa(int freq) 138{ 139 uint32_t outa = 0; 140 141 /* 142 * Set OUTA, per the data sheet. See Table 40-15 titled 143 * PLLA Characteristics in the SAM9260 doc. 144 */ 145 146 if (freq > 155000000) 147 outa = 2 << 14; 148 return ((1 << 29) | outa); 149} 150 151static uint32_t 152at91_pll_outb(int freq) 153{ 154 155 return (1 << 14); 156} 157 158static void 159at91_clock_init(void) 160{ 161 struct at91_pmc_clock *clk; 162 163 /* Update USB device port clock info */ 164 clk = at91_pmc_clock_ref("udpck"); 165 clk->pmc_mask = PMC_SCER_UDP_SAM9; 166 at91_pmc_clock_deref(clk); 167 168 /* Update USB host port clock info */ 169 clk = at91_pmc_clock_ref("uhpck"); 170 clk->pmc_mask = PMC_SCER_UHP_SAM9; 171 at91_pmc_clock_deref(clk); 172 173 /* Each SOC has different PLL contraints */ 174 clk = at91_pmc_clock_ref("plla"); 175 clk->pll_min_in = SAM9260_PLL_A_MIN_IN_FREQ; /* 1 MHz */ 176 clk->pll_max_in = SAM9260_PLL_A_MAX_IN_FREQ; /* 32 MHz */ 177 clk->pll_min_out = SAM9260_PLL_A_MIN_OUT_FREQ; /* 80 MHz */ 178 clk->pll_max_out = SAM9260_PLL_A_MAX_OUT_FREQ; /* 240 MHz */ 179 clk->pll_mul_shift = SAM9260_PLL_A_MUL_SHIFT; 180 clk->pll_mul_mask = SAM9260_PLL_A_MUL_MASK; 181 clk->pll_div_shift = SAM9260_PLL_A_DIV_SHIFT; 182 clk->pll_div_mask = SAM9260_PLL_A_DIV_MASK; 183 clk->set_outb = at91_pll_outa; 184 at91_pmc_clock_deref(clk); 185 186 /* 187 * Fudge MAX pll in frequence down below 3.0 MHz to ensure 188 * PMC alogrithm choose the divisor that causes the input clock 189 * to be near the optimal 2 MHz per datasheet. We know 190 * we are going to be using this for the USB clock at 96 MHz. 191 * Causes no extra frequency deviation for all recommended crystal 192 * values. See Note 1, table 40-16 SAM9260 doc. 193 */ 194 clk = at91_pmc_clock_ref("pllb"); 195 clk->pll_min_in = SAM9260_PLL_B_MIN_IN_FREQ; /* 1 MHz */ 196 clk->pll_max_in = SAM9260_PLL_B_MAX_IN_FREQ; /* 5 MHz */ 197 clk->pll_max_in = 2999999; /* ~3 MHz */ 198 clk->pll_min_out = SAM9260_PLL_B_MIN_OUT_FREQ; /* 70 MHz */ 199 clk->pll_max_out = SAM9260_PLL_B_MAX_OUT_FREQ; /* 130 MHz */ 200 clk->pll_mul_shift = SAM9260_PLL_B_MUL_SHIFT; 201 clk->pll_mul_mask = SAM9260_PLL_B_MUL_MASK; 202 clk->pll_div_shift = SAM9260_PLL_B_DIV_SHIFT; 203 clk->pll_div_mask = SAM9260_PLL_B_DIV_MASK; 204 clk->set_outb = at91_pll_outb; 205 at91_pmc_clock_deref(clk); 206} 207 208static struct at91_soc_data soc_data = { 209 .soc_delay = at91_pit_delay, 210 .soc_reset = at91_rst_cpu_reset, 211 .soc_clock_init = at91_clock_init, 212 .soc_irq_prio = at91_irq_prio, 213 .soc_children = at91_devs, 214 .soc_pio_base = at91_pio_base, 215 .soc_pio_count = nitems(at91_pio_base), 216}; 217 218AT91_SOC(AT91_T_SAM9260, &soc_data); 219