hwpmc_intel.c revision 233569
1/*- 2 * Copyright (c) 2008 Joseph Koshy 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24 * SUCH DAMAGE. 25 */ 26 27/* 28 * Common code for handling Intel CPUs. 29 */ 30 31#include <sys/cdefs.h> 32__FBSDID("$FreeBSD: head/sys/dev/hwpmc/hwpmc_intel.c 233569 2012-03-27 18:22:14Z gonzo $"); 33 34#include <sys/param.h> 35#include <sys/pmc.h> 36#include <sys/pmckern.h> 37#include <sys/systm.h> 38 39#include <machine/cpu.h> 40#include <machine/cputypes.h> 41#include <machine/md_var.h> 42#include <machine/specialreg.h> 43 44static int 45intel_switch_in(struct pmc_cpu *pc, struct pmc_process *pp) 46{ 47 (void) pc; 48 49 PMCDBG(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp, 50 pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS); 51 52 /* allow the RDPMC instruction if needed */ 53 if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) 54 load_cr4(rcr4() | CR4_PCE); 55 56 PMCDBG(MDP,SWI,1, "cr4=0x%jx", (uintmax_t) rcr4()); 57 58 return 0; 59} 60 61static int 62intel_switch_out(struct pmc_cpu *pc, struct pmc_process *pp) 63{ 64 (void) pc; 65 (void) pp; /* can be NULL */ 66 67 PMCDBG(MDP,SWO,1, "pc=%p pp=%p cr4=0x%jx", pc, pp, 68 (uintmax_t) rcr4()); 69 70 /* always turn off the RDPMC instruction */ 71 load_cr4(rcr4() & ~CR4_PCE); 72 73 return 0; 74} 75 76struct pmc_mdep * 77pmc_intel_initialize(void) 78{ 79 struct pmc_mdep *pmc_mdep; 80 enum pmc_cputype cputype; 81 int error, model, nclasses, ncpus; 82 83 KASSERT(cpu_vendor_id == CPU_VENDOR_INTEL, 84 ("[intel,%d] Initializing non-intel processor", __LINE__)); 85 86 PMCDBG(MDP,INI,0, "intel-initialize cpuid=0x%x", cpu_id); 87 88 cputype = -1; 89 nclasses = 2; 90 91 model = ((cpu_id & 0xF0000) >> 12) | ((cpu_id & 0xF0) >> 4); 92 93 switch (cpu_id & 0xF00) { 94#if defined(__i386__) 95 case 0x500: /* Pentium family processors */ 96 cputype = PMC_CPU_INTEL_P5; 97 break; 98#endif 99 case 0x600: /* Pentium Pro, Celeron, Pentium II & III */ 100 switch (model) { 101#if defined(__i386__) 102 case 0x1: 103 cputype = PMC_CPU_INTEL_P6; 104 break; 105 case 0x3: case 0x5: 106 cputype = PMC_CPU_INTEL_PII; 107 break; 108 case 0x6: case 0x16: 109 cputype = PMC_CPU_INTEL_CL; 110 break; 111 case 0x7: case 0x8: case 0xA: case 0xB: 112 cputype = PMC_CPU_INTEL_PIII; 113 break; 114 case 0x9: case 0xD: 115 cputype = PMC_CPU_INTEL_PM; 116 break; 117#endif 118 case 0xE: 119 cputype = PMC_CPU_INTEL_CORE; 120 break; 121 case 0xF: 122 cputype = PMC_CPU_INTEL_CORE2; 123 nclasses = 3; 124 break; 125 case 0x17: 126 cputype = PMC_CPU_INTEL_CORE2EXTREME; 127 nclasses = 3; 128 break; 129 case 0x1C: /* Per Intel document 320047-002. */ 130 cputype = PMC_CPU_INTEL_ATOM; 131 nclasses = 3; 132 break; 133 case 0x1A: 134 case 0x1E: /* Per Intel document 253669-032 9/2009, pages A-2 and A-57 */ 135 case 0x1F: /* Per Intel document 253669-032 9/2009, pages A-2 and A-57 */ 136 case 0x2E: 137 cputype = PMC_CPU_INTEL_COREI7; 138 nclasses = 5; 139 break; 140 case 0x25: /* Per Intel document 253669-033US 12/2009. */ 141 case 0x2C: /* Per Intel document 253669-033US 12/2009. */ 142 cputype = PMC_CPU_INTEL_WESTMERE; 143 nclasses = 5; 144 break; 145 case 0x2A: /* Per Intel document 253669-039US 05/2011. */ 146 case 0x2D: /* Per Intel document 253669-041US 12/2011. */ 147 cputype = PMC_CPU_INTEL_SANDYBRIDGE; 148 nclasses = 5; 149 break; 150 } 151 break; 152#if defined(__i386__) || defined(__amd64__) 153 case 0xF00: /* P4 */ 154 if (model >= 0 && model <= 6) /* known models */ 155 cputype = PMC_CPU_INTEL_PIV; 156 break; 157 } 158#endif 159 160 if ((int) cputype == -1) { 161 printf("pmc: Unknown Intel CPU.\n"); 162 return (NULL); 163 } 164 165 pmc_mdep = malloc(sizeof(struct pmc_mdep) + nclasses * 166 sizeof(struct pmc_classdep), M_PMC, M_WAITOK|M_ZERO); 167 168 pmc_mdep->pmd_cputype = cputype; 169 pmc_mdep->pmd_nclass = nclasses; 170 171 pmc_mdep->pmd_switch_in = intel_switch_in; 172 pmc_mdep->pmd_switch_out = intel_switch_out; 173 174 ncpus = pmc_cpu_max(); 175 176 error = pmc_tsc_initialize(pmc_mdep, ncpus); 177 if (error) 178 goto error; 179 180 switch (cputype) { 181#if defined(__i386__) || defined(__amd64__) 182 /* 183 * Intel Core, Core 2 and Atom processors. 184 */ 185 case PMC_CPU_INTEL_ATOM: 186 case PMC_CPU_INTEL_CORE: 187 case PMC_CPU_INTEL_CORE2: 188 case PMC_CPU_INTEL_CORE2EXTREME: 189 case PMC_CPU_INTEL_COREI7: 190 case PMC_CPU_INTEL_SANDYBRIDGE: 191 case PMC_CPU_INTEL_WESTMERE: 192 error = pmc_core_initialize(pmc_mdep, ncpus); 193 break; 194 195 /* 196 * Intel Pentium 4 Processors, and P4/EMT64 processors. 197 */ 198 199 case PMC_CPU_INTEL_PIV: 200 error = pmc_p4_initialize(pmc_mdep, ncpus); 201 202 KASSERT(pmc_mdep->pmd_npmc == TSC_NPMCS + P4_NPMCS, 203 ("[intel,%d] incorrect npmc count %d", __LINE__, 204 pmc_mdep->pmd_npmc)); 205 break; 206#endif 207 208#if defined(__i386__) 209 /* 210 * P6 Family Processors 211 */ 212 213 case PMC_CPU_INTEL_P6: 214 case PMC_CPU_INTEL_CL: 215 case PMC_CPU_INTEL_PII: 216 case PMC_CPU_INTEL_PIII: 217 case PMC_CPU_INTEL_PM: 218 error = pmc_p6_initialize(pmc_mdep, ncpus); 219 220 KASSERT(pmc_mdep->pmd_npmc == TSC_NPMCS + P6_NPMCS, 221 ("[intel,%d] incorrect npmc count %d", __LINE__, 222 pmc_mdep->pmd_npmc)); 223 break; 224 225 /* 226 * Intel Pentium PMCs. 227 */ 228 229 case PMC_CPU_INTEL_P5: 230 error = pmc_p5_initialize(pmc_mdep, ncpus); 231 232 KASSERT(pmc_mdep->pmd_npmc == TSC_NPMCS + PENTIUM_NPMCS, 233 ("[intel,%d] incorrect npmc count %d", __LINE__, 234 pmc_mdep->pmd_npmc)); 235 break; 236#endif 237 238 default: 239 KASSERT(0, ("[intel,%d] Unknown CPU type", __LINE__)); 240 } 241 242 if (error) 243 goto error; 244 245 /* 246 * Init the uncore class. 247 */ 248#if defined(__i386__) || defined(__amd64__) 249 switch (cputype) { 250 /* 251 * Intel Corei7 and Westmere processors. 252 */ 253 case PMC_CPU_INTEL_COREI7: 254 case PMC_CPU_INTEL_SANDYBRIDGE: 255 case PMC_CPU_INTEL_WESTMERE: 256 error = pmc_uncore_initialize(pmc_mdep, ncpus); 257 break; 258 default: 259 break; 260 } 261#endif 262 263 error: 264 if (error) { 265 free(pmc_mdep, M_PMC); 266 pmc_mdep = NULL; 267 } 268 269 return (pmc_mdep); 270} 271 272void 273pmc_intel_finalize(struct pmc_mdep *md) 274{ 275 pmc_tsc_finalize(md); 276 277 switch (md->pmd_cputype) { 278#if defined(__i386__) || defined(__amd64__) 279 case PMC_CPU_INTEL_ATOM: 280 case PMC_CPU_INTEL_CORE: 281 case PMC_CPU_INTEL_CORE2: 282 case PMC_CPU_INTEL_CORE2EXTREME: 283 case PMC_CPU_INTEL_COREI7: 284 case PMC_CPU_INTEL_SANDYBRIDGE: 285 case PMC_CPU_INTEL_WESTMERE: 286 pmc_core_finalize(md); 287 break; 288 289 case PMC_CPU_INTEL_PIV: 290 pmc_p4_finalize(md); 291 break; 292#endif 293#if defined(__i386__) 294 case PMC_CPU_INTEL_P6: 295 case PMC_CPU_INTEL_CL: 296 case PMC_CPU_INTEL_PII: 297 case PMC_CPU_INTEL_PIII: 298 case PMC_CPU_INTEL_PM: 299 pmc_p6_finalize(md); 300 break; 301 case PMC_CPU_INTEL_P5: 302 pmc_p5_finalize(md); 303 break; 304#endif 305 default: 306 KASSERT(0, ("[intel,%d] unknown CPU type", __LINE__)); 307 } 308 309 /* 310 * Uncore. 311 */ 312#if defined(__i386__) || defined(__amd64__) 313 switch (md->pmd_cputype) { 314 case PMC_CPU_INTEL_COREI7: 315 case PMC_CPU_INTEL_SANDYBRIDGE: 316 case PMC_CPU_INTEL_WESTMERE: 317 pmc_uncore_finalize(md); 318 break; 319 default: 320 break; 321 } 322#endif 323} 324