1184870Syongari/*- 2184870Syongari * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org> 3184870Syongari * All rights reserved. 4184870Syongari * 5184870Syongari * Redistribution and use in source and binary forms, with or without 6184870Syongari * modification, are permitted provided that the following conditions 7184870Syongari * are met: 8184870Syongari * 1. Redistributions of source code must retain the above copyright 9184870Syongari * notice unmodified, this list of conditions, and the following 10184870Syongari * disclaimer. 11184870Syongari * 2. Redistributions in binary form must reproduce the above copyright 12184870Syongari * notice, this list of conditions and the following disclaimer in the 13184870Syongari * documentation and/or other materials provided with the distribution. 14184870Syongari * 15184870Syongari * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16184870Syongari * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17184870Syongari * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18184870Syongari * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19184870Syongari * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20184870Syongari * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21184870Syongari * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22184870Syongari * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23184870Syongari * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24184870Syongari * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25184870Syongari * SUCH DAMAGE. 26184870Syongari */ 27184870Syongari 28184870Syongari/* Driver for Atheros AR8121/AR8113/AR8114 PCIe Ethernet. */ 29184870Syongari 30184870Syongari#include <sys/cdefs.h> 31184870Syongari__FBSDID("$FreeBSD$"); 32184870Syongari 33184870Syongari#include <sys/param.h> 34184870Syongari#include <sys/systm.h> 35184870Syongari#include <sys/bus.h> 36184870Syongari#include <sys/endian.h> 37184870Syongari#include <sys/kernel.h> 38184870Syongari#include <sys/malloc.h> 39184870Syongari#include <sys/mbuf.h> 40184870Syongari#include <sys/module.h> 41184870Syongari#include <sys/rman.h> 42184870Syongari#include <sys/queue.h> 43184870Syongari#include <sys/socket.h> 44184870Syongari#include <sys/sockio.h> 45184870Syongari#include <sys/sysctl.h> 46184870Syongari#include <sys/taskqueue.h> 47184870Syongari 48184870Syongari#include <net/bpf.h> 49184870Syongari#include <net/if.h> 50184870Syongari#include <net/if_arp.h> 51184870Syongari#include <net/ethernet.h> 52184870Syongari#include <net/if_dl.h> 53184870Syongari#include <net/if_llc.h> 54184870Syongari#include <net/if_media.h> 55184870Syongari#include <net/if_types.h> 56184870Syongari#include <net/if_vlan_var.h> 57184870Syongari 58184870Syongari#include <netinet/in.h> 59184870Syongari#include <netinet/in_systm.h> 60184870Syongari#include <netinet/ip.h> 61184870Syongari#include <netinet/tcp.h> 62184870Syongari 63184870Syongari#include <dev/mii/mii.h> 64184870Syongari#include <dev/mii/miivar.h> 65184870Syongari 66184870Syongari#include <dev/pci/pcireg.h> 67184870Syongari#include <dev/pci/pcivar.h> 68184870Syongari 69184870Syongari#include <machine/bus.h> 70184870Syongari#include <machine/in_cksum.h> 71184870Syongari 72184870Syongari#include <dev/ale/if_alereg.h> 73184870Syongari#include <dev/ale/if_alevar.h> 74184870Syongari 75184870Syongari/* "device miibus" required. See GENERIC if you get errors here. */ 76184870Syongari#include "miibus_if.h" 77184870Syongari 78184870Syongari/* For more information about Tx checksum offload issues see ale_encap(). */ 79184870Syongari#define ALE_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 80184870Syongari 81184870SyongariMODULE_DEPEND(ale, pci, 1, 1, 1); 82184870SyongariMODULE_DEPEND(ale, ether, 1, 1, 1); 83184870SyongariMODULE_DEPEND(ale, miibus, 1, 1, 1); 84184870Syongari 85184870Syongari/* Tunables. */ 86184870Syongaristatic int msi_disable = 0; 87184870Syongaristatic int msix_disable = 0; 88184870SyongariTUNABLE_INT("hw.ale.msi_disable", &msi_disable); 89184870SyongariTUNABLE_INT("hw.ale.msix_disable", &msix_disable); 90184870Syongari 91184870Syongari/* 92184870Syongari * Devices supported by this driver. 93184870Syongari */ 94233888Smariusstatic const struct ale_dev { 95184870Syongari uint16_t ale_vendorid; 96184870Syongari uint16_t ale_deviceid; 97184870Syongari const char *ale_name; 98242625Sdim} ale_devs[] = { 99184870Syongari { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR81XX, 100184870Syongari "Atheros AR8121/AR8113/AR8114 PCIe Ethernet" }, 101184870Syongari}; 102184870Syongari 103184870Syongaristatic int ale_attach(device_t); 104184870Syongaristatic int ale_check_boundary(struct ale_softc *); 105184870Syongaristatic int ale_detach(device_t); 106184870Syongaristatic int ale_dma_alloc(struct ale_softc *); 107184870Syongaristatic void ale_dma_free(struct ale_softc *); 108184870Syongaristatic void ale_dmamap_cb(void *, bus_dma_segment_t *, int, int); 109184870Syongaristatic int ale_encap(struct ale_softc *, struct mbuf **); 110184870Syongaristatic void ale_get_macaddr(struct ale_softc *); 111184870Syongaristatic void ale_init(void *); 112184870Syongaristatic void ale_init_locked(struct ale_softc *); 113184870Syongaristatic void ale_init_rx_pages(struct ale_softc *); 114184870Syongaristatic void ale_init_tx_ring(struct ale_softc *); 115184870Syongaristatic void ale_int_task(void *, int); 116184870Syongaristatic int ale_intr(void *); 117184870Syongaristatic int ale_ioctl(struct ifnet *, u_long, caddr_t); 118184870Syongaristatic void ale_mac_config(struct ale_softc *); 119184870Syongaristatic int ale_miibus_readreg(device_t, int, int); 120184870Syongaristatic void ale_miibus_statchg(device_t); 121184870Syongaristatic int ale_miibus_writereg(device_t, int, int, int); 122184870Syongaristatic int ale_mediachange(struct ifnet *); 123184870Syongaristatic void ale_mediastatus(struct ifnet *, struct ifmediareq *); 124184870Syongaristatic void ale_phy_reset(struct ale_softc *); 125184870Syongaristatic int ale_probe(device_t); 126184870Syongaristatic void ale_reset(struct ale_softc *); 127184870Syongaristatic int ale_resume(device_t); 128184870Syongaristatic void ale_rx_update_page(struct ale_softc *, struct ale_rx_page **, 129184870Syongari uint32_t, uint32_t *); 130184870Syongaristatic void ale_rxcsum(struct ale_softc *, struct mbuf *, uint32_t); 131184870Syongaristatic int ale_rxeof(struct ale_softc *sc, int); 132184870Syongaristatic void ale_rxfilter(struct ale_softc *); 133184870Syongaristatic void ale_rxvlan(struct ale_softc *); 134184870Syongaristatic void ale_setlinkspeed(struct ale_softc *); 135184870Syongaristatic void ale_setwol(struct ale_softc *); 136184870Syongaristatic int ale_shutdown(device_t); 137184870Syongaristatic void ale_start(struct ifnet *); 138216925Sjhbstatic void ale_start_locked(struct ifnet *); 139184870Syongaristatic void ale_stats_clear(struct ale_softc *); 140184870Syongaristatic void ale_stats_update(struct ale_softc *); 141184870Syongaristatic void ale_stop(struct ale_softc *); 142184870Syongaristatic void ale_stop_mac(struct ale_softc *); 143184870Syongaristatic int ale_suspend(device_t); 144184870Syongaristatic void ale_sysctl_node(struct ale_softc *); 145184870Syongaristatic void ale_tick(void *); 146184870Syongaristatic void ale_txeof(struct ale_softc *); 147184870Syongaristatic void ale_watchdog(struct ale_softc *); 148184870Syongaristatic int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 149184870Syongaristatic int sysctl_hw_ale_proc_limit(SYSCTL_HANDLER_ARGS); 150184870Syongaristatic int sysctl_hw_ale_int_mod(SYSCTL_HANDLER_ARGS); 151184870Syongari 152184870Syongaristatic device_method_t ale_methods[] = { 153184870Syongari /* Device interface. */ 154184870Syongari DEVMETHOD(device_probe, ale_probe), 155184870Syongari DEVMETHOD(device_attach, ale_attach), 156184870Syongari DEVMETHOD(device_detach, ale_detach), 157184870Syongari DEVMETHOD(device_shutdown, ale_shutdown), 158184870Syongari DEVMETHOD(device_suspend, ale_suspend), 159184870Syongari DEVMETHOD(device_resume, ale_resume), 160184870Syongari 161184870Syongari /* MII interface. */ 162184870Syongari DEVMETHOD(miibus_readreg, ale_miibus_readreg), 163184870Syongari DEVMETHOD(miibus_writereg, ale_miibus_writereg), 164184870Syongari DEVMETHOD(miibus_statchg, ale_miibus_statchg), 165184870Syongari 166233888Smarius DEVMETHOD_END 167184870Syongari}; 168184870Syongari 169184870Syongaristatic driver_t ale_driver = { 170184870Syongari "ale", 171184870Syongari ale_methods, 172184870Syongari sizeof(struct ale_softc) 173184870Syongari}; 174184870Syongari 175184870Syongaristatic devclass_t ale_devclass; 176184870Syongari 177233888SmariusDRIVER_MODULE(ale, pci, ale_driver, ale_devclass, NULL, NULL); 178233888SmariusDRIVER_MODULE(miibus, ale, miibus_driver, miibus_devclass, NULL, NULL); 179184870Syongari 180184870Syongaristatic struct resource_spec ale_res_spec_mem[] = { 181184870Syongari { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 182184870Syongari { -1, 0, 0 } 183184870Syongari}; 184184870Syongari 185184870Syongaristatic struct resource_spec ale_irq_spec_legacy[] = { 186184870Syongari { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 187184870Syongari { -1, 0, 0 } 188184870Syongari}; 189184870Syongari 190184870Syongaristatic struct resource_spec ale_irq_spec_msi[] = { 191184870Syongari { SYS_RES_IRQ, 1, RF_ACTIVE }, 192184870Syongari { -1, 0, 0 } 193184870Syongari}; 194184870Syongari 195184870Syongaristatic struct resource_spec ale_irq_spec_msix[] = { 196184870Syongari { SYS_RES_IRQ, 1, RF_ACTIVE }, 197184870Syongari { -1, 0, 0 } 198184870Syongari}; 199184870Syongari 200184870Syongaristatic int 201184870Syongariale_miibus_readreg(device_t dev, int phy, int reg) 202184870Syongari{ 203184870Syongari struct ale_softc *sc; 204184870Syongari uint32_t v; 205184870Syongari int i; 206184870Syongari 207184870Syongari sc = device_get_softc(dev); 208184870Syongari 209184870Syongari CSR_WRITE_4(sc, ALE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 210184870Syongari MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 211184870Syongari for (i = ALE_PHY_TIMEOUT; i > 0; i--) { 212184870Syongari DELAY(5); 213184870Syongari v = CSR_READ_4(sc, ALE_MDIO); 214184870Syongari if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 215184870Syongari break; 216184870Syongari } 217184870Syongari 218184870Syongari if (i == 0) { 219184870Syongari device_printf(sc->ale_dev, "phy read timeout : %d\n", reg); 220184870Syongari return (0); 221184870Syongari } 222184870Syongari 223184870Syongari return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 224184870Syongari} 225184870Syongari 226184870Syongaristatic int 227184870Syongariale_miibus_writereg(device_t dev, int phy, int reg, int val) 228184870Syongari{ 229184870Syongari struct ale_softc *sc; 230184870Syongari uint32_t v; 231184870Syongari int i; 232184870Syongari 233184870Syongari sc = device_get_softc(dev); 234184870Syongari 235184870Syongari CSR_WRITE_4(sc, ALE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 236184870Syongari (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT | 237184870Syongari MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 238184870Syongari for (i = ALE_PHY_TIMEOUT; i > 0; i--) { 239184870Syongari DELAY(5); 240184870Syongari v = CSR_READ_4(sc, ALE_MDIO); 241184870Syongari if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 242184870Syongari break; 243184870Syongari } 244184870Syongari 245184870Syongari if (i == 0) 246184870Syongari device_printf(sc->ale_dev, "phy write timeout : %d\n", reg); 247184870Syongari 248184870Syongari return (0); 249184870Syongari} 250184870Syongari 251184870Syongaristatic void 252184870Syongariale_miibus_statchg(device_t dev) 253184870Syongari{ 254184870Syongari struct ale_softc *sc; 255233688Syongari struct mii_data *mii; 256233688Syongari struct ifnet *ifp; 257233688Syongari uint32_t reg; 258184870Syongari 259184870Syongari sc = device_get_softc(dev); 260233688Syongari mii = device_get_softc(sc->ale_miibus); 261233688Syongari ifp = sc->ale_ifp; 262233688Syongari if (mii == NULL || ifp == NULL || 263233688Syongari (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 264233688Syongari return; 265184870Syongari 266233688Syongari sc->ale_flags &= ~ALE_FLAG_LINK; 267233688Syongari if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 268233688Syongari (IFM_ACTIVE | IFM_AVALID)) { 269233688Syongari switch (IFM_SUBTYPE(mii->mii_media_active)) { 270233688Syongari case IFM_10_T: 271233688Syongari case IFM_100_TX: 272233688Syongari sc->ale_flags |= ALE_FLAG_LINK; 273233688Syongari break; 274233688Syongari case IFM_1000_T: 275233688Syongari if ((sc->ale_flags & ALE_FLAG_FASTETHER) == 0) 276233688Syongari sc->ale_flags |= ALE_FLAG_LINK; 277233688Syongari break; 278233688Syongari default: 279233688Syongari break; 280233688Syongari } 281233688Syongari } 282233688Syongari 283233688Syongari /* Stop Rx/Tx MACs. */ 284233688Syongari ale_stop_mac(sc); 285233688Syongari 286233688Syongari /* Program MACs with resolved speed/duplex/flow-control. */ 287233688Syongari if ((sc->ale_flags & ALE_FLAG_LINK) != 0) { 288233688Syongari ale_mac_config(sc); 289233688Syongari /* Reenable Tx/Rx MACs. */ 290233688Syongari reg = CSR_READ_4(sc, ALE_MAC_CFG); 291233688Syongari reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 292233688Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 293233688Syongari } 294184870Syongari} 295184870Syongari 296184870Syongaristatic void 297184870Syongariale_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 298184870Syongari{ 299184870Syongari struct ale_softc *sc; 300184870Syongari struct mii_data *mii; 301184870Syongari 302184870Syongari sc = ifp->if_softc; 303184870Syongari ALE_LOCK(sc); 304233689Syongari if ((ifp->if_flags & IFF_UP) == 0) { 305233689Syongari ALE_UNLOCK(sc); 306233689Syongari return; 307233689Syongari } 308184870Syongari mii = device_get_softc(sc->ale_miibus); 309184870Syongari 310184870Syongari mii_pollstat(mii); 311184870Syongari ifmr->ifm_status = mii->mii_media_status; 312184870Syongari ifmr->ifm_active = mii->mii_media_active; 313226478Syongari ALE_UNLOCK(sc); 314184870Syongari} 315184870Syongari 316184870Syongaristatic int 317184870Syongariale_mediachange(struct ifnet *ifp) 318184870Syongari{ 319184870Syongari struct ale_softc *sc; 320184870Syongari struct mii_data *mii; 321184870Syongari struct mii_softc *miisc; 322184870Syongari int error; 323184870Syongari 324184870Syongari sc = ifp->if_softc; 325184870Syongari ALE_LOCK(sc); 326184870Syongari mii = device_get_softc(sc->ale_miibus); 327221407Smarius LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 328221407Smarius PHY_RESET(miisc); 329184870Syongari error = mii_mediachg(mii); 330184870Syongari ALE_UNLOCK(sc); 331184870Syongari 332184870Syongari return (error); 333184870Syongari} 334184870Syongari 335184870Syongaristatic int 336184870Syongariale_probe(device_t dev) 337184870Syongari{ 338233888Smarius const struct ale_dev *sp; 339184870Syongari int i; 340184870Syongari uint16_t vendor, devid; 341184870Syongari 342184870Syongari vendor = pci_get_vendor(dev); 343184870Syongari devid = pci_get_device(dev); 344184870Syongari sp = ale_devs; 345184870Syongari for (i = 0; i < sizeof(ale_devs) / sizeof(ale_devs[0]); i++) { 346184870Syongari if (vendor == sp->ale_vendorid && 347184870Syongari devid == sp->ale_deviceid) { 348184870Syongari device_set_desc(dev, sp->ale_name); 349184870Syongari return (BUS_PROBE_DEFAULT); 350184870Syongari } 351184870Syongari sp++; 352184870Syongari } 353184870Syongari 354184870Syongari return (ENXIO); 355184870Syongari} 356184870Syongari 357184870Syongaristatic void 358184870Syongariale_get_macaddr(struct ale_softc *sc) 359184870Syongari{ 360184870Syongari uint32_t ea[2], reg; 361184870Syongari int i, vpdc; 362184870Syongari 363184870Syongari reg = CSR_READ_4(sc, ALE_SPI_CTRL); 364184870Syongari if ((reg & SPI_VPD_ENB) != 0) { 365184870Syongari reg &= ~SPI_VPD_ENB; 366184870Syongari CSR_WRITE_4(sc, ALE_SPI_CTRL, reg); 367184870Syongari } 368184870Syongari 369219902Sjhb if (pci_find_cap(sc->ale_dev, PCIY_VPD, &vpdc) == 0) { 370184870Syongari /* 371184870Syongari * PCI VPD capability found, let TWSI reload EEPROM. 372184870Syongari * This will set ethernet address of controller. 373184870Syongari */ 374184870Syongari CSR_WRITE_4(sc, ALE_TWSI_CTRL, CSR_READ_4(sc, ALE_TWSI_CTRL) | 375184870Syongari TWSI_CTRL_SW_LD_START); 376184870Syongari for (i = 100; i > 0; i--) { 377184870Syongari DELAY(1000); 378184870Syongari reg = CSR_READ_4(sc, ALE_TWSI_CTRL); 379184870Syongari if ((reg & TWSI_CTRL_SW_LD_START) == 0) 380184870Syongari break; 381184870Syongari } 382184870Syongari if (i == 0) 383184870Syongari device_printf(sc->ale_dev, 384184870Syongari "reloading EEPROM timeout!\n"); 385184870Syongari } else { 386184870Syongari if (bootverbose) 387184870Syongari device_printf(sc->ale_dev, 388184870Syongari "PCI VPD capability not found!\n"); 389184870Syongari } 390184870Syongari 391184870Syongari ea[0] = CSR_READ_4(sc, ALE_PAR0); 392184870Syongari ea[1] = CSR_READ_4(sc, ALE_PAR1); 393184870Syongari sc->ale_eaddr[0] = (ea[1] >> 8) & 0xFF; 394184870Syongari sc->ale_eaddr[1] = (ea[1] >> 0) & 0xFF; 395184870Syongari sc->ale_eaddr[2] = (ea[0] >> 24) & 0xFF; 396184870Syongari sc->ale_eaddr[3] = (ea[0] >> 16) & 0xFF; 397184870Syongari sc->ale_eaddr[4] = (ea[0] >> 8) & 0xFF; 398184870Syongari sc->ale_eaddr[5] = (ea[0] >> 0) & 0xFF; 399184870Syongari} 400184870Syongari 401184870Syongaristatic void 402184870Syongariale_phy_reset(struct ale_softc *sc) 403184870Syongari{ 404184870Syongari 405184870Syongari /* Reset magic from Linux. */ 406184870Syongari CSR_WRITE_2(sc, ALE_GPHY_CTRL, 407184870Syongari GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE | GPHY_CTRL_SEL_ANA_RESET | 408184870Syongari GPHY_CTRL_PHY_PLL_ON); 409184870Syongari DELAY(1000); 410184870Syongari CSR_WRITE_2(sc, ALE_GPHY_CTRL, 411184870Syongari GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE | 412184870Syongari GPHY_CTRL_SEL_ANA_RESET | GPHY_CTRL_PHY_PLL_ON); 413184870Syongari DELAY(1000); 414185576Syongari 415185576Syongari#define ATPHY_DBG_ADDR 0x1D 416185576Syongari#define ATPHY_DBG_DATA 0x1E 417185576Syongari 418185576Syongari /* Enable hibernation mode. */ 419185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 420185576Syongari ATPHY_DBG_ADDR, 0x0B); 421185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 422185576Syongari ATPHY_DBG_DATA, 0xBC00); 423185576Syongari /* Set Class A/B for all modes. */ 424185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 425185576Syongari ATPHY_DBG_ADDR, 0x00); 426185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 427185576Syongari ATPHY_DBG_DATA, 0x02EF); 428185576Syongari /* Enable 10BT power saving. */ 429185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 430185576Syongari ATPHY_DBG_ADDR, 0x12); 431185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 432185576Syongari ATPHY_DBG_DATA, 0x4C04); 433185576Syongari /* Adjust 1000T power. */ 434185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 435185576Syongari ATPHY_DBG_ADDR, 0x04); 436185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 437185576Syongari ATPHY_DBG_ADDR, 0x8BBB); 438185576Syongari /* 10BT center tap voltage. */ 439185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 440185576Syongari ATPHY_DBG_ADDR, 0x05); 441185576Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 442185576Syongari ATPHY_DBG_ADDR, 0x2C46); 443185576Syongari 444185576Syongari#undef ATPHY_DBG_ADDR 445185576Syongari#undef ATPHY_DBG_DATA 446185576Syongari DELAY(1000); 447184870Syongari} 448184870Syongari 449184870Syongaristatic int 450184870Syongariale_attach(device_t dev) 451184870Syongari{ 452184870Syongari struct ale_softc *sc; 453184870Syongari struct ifnet *ifp; 454184870Syongari uint16_t burst; 455184870Syongari int error, i, msic, msixc, pmc; 456184870Syongari uint32_t rxf_len, txf_len; 457184870Syongari 458184870Syongari error = 0; 459184870Syongari sc = device_get_softc(dev); 460184870Syongari sc->ale_dev = dev; 461184870Syongari 462184870Syongari mtx_init(&sc->ale_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 463184870Syongari MTX_DEF); 464184870Syongari callout_init_mtx(&sc->ale_tick_ch, &sc->ale_mtx, 0); 465184870Syongari TASK_INIT(&sc->ale_int_task, 0, ale_int_task, sc); 466184870Syongari 467184870Syongari /* Map the device. */ 468184870Syongari pci_enable_busmaster(dev); 469184870Syongari sc->ale_res_spec = ale_res_spec_mem; 470184870Syongari sc->ale_irq_spec = ale_irq_spec_legacy; 471184870Syongari error = bus_alloc_resources(dev, sc->ale_res_spec, sc->ale_res); 472184870Syongari if (error != 0) { 473184870Syongari device_printf(dev, "cannot allocate memory resources.\n"); 474184870Syongari goto fail; 475184870Syongari } 476184870Syongari 477184870Syongari /* Set PHY address. */ 478184870Syongari sc->ale_phyaddr = ALE_PHY_ADDR; 479184870Syongari 480184870Syongari /* Reset PHY. */ 481184870Syongari ale_phy_reset(sc); 482184870Syongari 483184870Syongari /* Reset the ethernet controller. */ 484184870Syongari ale_reset(sc); 485184870Syongari 486184870Syongari /* Get PCI and chip id/revision. */ 487184870Syongari sc->ale_rev = pci_get_revid(dev); 488184870Syongari if (sc->ale_rev >= 0xF0) { 489184870Syongari /* L2E Rev. B. AR8114 */ 490184870Syongari sc->ale_flags |= ALE_FLAG_FASTETHER; 491184870Syongari } else { 492184870Syongari if ((CSR_READ_4(sc, ALE_PHY_STATUS) & PHY_STATUS_100M) != 0) { 493184870Syongari /* L1E AR8121 */ 494184870Syongari sc->ale_flags |= ALE_FLAG_JUMBO; 495184870Syongari } else { 496184870Syongari /* L2E Rev. A. AR8113 */ 497184870Syongari sc->ale_flags |= ALE_FLAG_FASTETHER; 498184870Syongari } 499184870Syongari } 500184870Syongari /* 501184870Syongari * All known controllers seems to require 4 bytes alignment 502184870Syongari * of Tx buffers to make Tx checksum offload with custom 503184870Syongari * checksum generation method work. 504184870Syongari */ 505184870Syongari sc->ale_flags |= ALE_FLAG_TXCSUM_BUG; 506184870Syongari /* 507184870Syongari * All known controllers seems to have issues on Rx checksum 508184870Syongari * offload for fragmented IP datagrams. 509184870Syongari */ 510184870Syongari sc->ale_flags |= ALE_FLAG_RXCSUM_BUG; 511184870Syongari /* 512184870Syongari * Don't use Tx CMB. It is known to cause RRS update failure 513184870Syongari * under certain circumstances. Typical phenomenon of the 514184870Syongari * issue would be unexpected sequence number encountered in 515184870Syongari * Rx handler. 516184870Syongari */ 517184870Syongari sc->ale_flags |= ALE_FLAG_TXCMB_BUG; 518184870Syongari sc->ale_chip_rev = CSR_READ_4(sc, ALE_MASTER_CFG) >> 519184870Syongari MASTER_CHIP_REV_SHIFT; 520184870Syongari if (bootverbose) { 521184870Syongari device_printf(dev, "PCI device revision : 0x%04x\n", 522184870Syongari sc->ale_rev); 523184870Syongari device_printf(dev, "Chip id/revision : 0x%04x\n", 524184870Syongari sc->ale_chip_rev); 525184870Syongari } 526184870Syongari txf_len = CSR_READ_4(sc, ALE_SRAM_TX_FIFO_LEN); 527184870Syongari rxf_len = CSR_READ_4(sc, ALE_SRAM_RX_FIFO_LEN); 528184870Syongari /* 529184870Syongari * Uninitialized hardware returns an invalid chip id/revision 530184870Syongari * as well as 0xFFFFFFFF for Tx/Rx fifo length. 531184870Syongari */ 532184870Syongari if (sc->ale_chip_rev == 0xFFFF || txf_len == 0xFFFFFFFF || 533184870Syongari rxf_len == 0xFFFFFFF) { 534184870Syongari device_printf(dev,"chip revision : 0x%04x, %u Tx FIFO " 535184870Syongari "%u Rx FIFO -- not initialized?\n", sc->ale_chip_rev, 536184870Syongari txf_len, rxf_len); 537184870Syongari error = ENXIO; 538184870Syongari goto fail; 539184870Syongari } 540184870Syongari device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n", txf_len, rxf_len); 541184870Syongari 542184870Syongari /* Allocate IRQ resources. */ 543184870Syongari msixc = pci_msix_count(dev); 544184870Syongari msic = pci_msi_count(dev); 545184870Syongari if (bootverbose) { 546184870Syongari device_printf(dev, "MSIX count : %d\n", msixc); 547184870Syongari device_printf(dev, "MSI count : %d\n", msic); 548184870Syongari } 549184870Syongari 550184870Syongari /* Prefer MSIX over MSI. */ 551184870Syongari if (msix_disable == 0 || msi_disable == 0) { 552184870Syongari if (msix_disable == 0 && msixc == ALE_MSIX_MESSAGES && 553184870Syongari pci_alloc_msix(dev, &msixc) == 0) { 554241340Syongari if (msixc == ALE_MSIX_MESSAGES) { 555184870Syongari device_printf(dev, "Using %d MSIX messages.\n", 556184870Syongari msixc); 557184870Syongari sc->ale_flags |= ALE_FLAG_MSIX; 558184870Syongari sc->ale_irq_spec = ale_irq_spec_msix; 559184870Syongari } else 560184870Syongari pci_release_msi(dev); 561184870Syongari } 562184870Syongari if (msi_disable == 0 && (sc->ale_flags & ALE_FLAG_MSIX) == 0 && 563184870Syongari msic == ALE_MSI_MESSAGES && 564184870Syongari pci_alloc_msi(dev, &msic) == 0) { 565184870Syongari if (msic == ALE_MSI_MESSAGES) { 566184870Syongari device_printf(dev, "Using %d MSI messages.\n", 567184870Syongari msic); 568184870Syongari sc->ale_flags |= ALE_FLAG_MSI; 569184870Syongari sc->ale_irq_spec = ale_irq_spec_msi; 570184870Syongari } else 571184870Syongari pci_release_msi(dev); 572184870Syongari } 573184870Syongari } 574184870Syongari 575184870Syongari error = bus_alloc_resources(dev, sc->ale_irq_spec, sc->ale_irq); 576184870Syongari if (error != 0) { 577184870Syongari device_printf(dev, "cannot allocate IRQ resources.\n"); 578184870Syongari goto fail; 579184870Syongari } 580184870Syongari 581184870Syongari /* Get DMA parameters from PCIe device control register. */ 582219902Sjhb if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) { 583184870Syongari sc->ale_flags |= ALE_FLAG_PCIE; 584184870Syongari burst = pci_read_config(dev, i + 0x08, 2); 585184870Syongari /* Max read request size. */ 586184870Syongari sc->ale_dma_rd_burst = ((burst >> 12) & 0x07) << 587184870Syongari DMA_CFG_RD_BURST_SHIFT; 588184870Syongari /* Max payload size. */ 589184870Syongari sc->ale_dma_wr_burst = ((burst >> 5) & 0x07) << 590184870Syongari DMA_CFG_WR_BURST_SHIFT; 591184870Syongari if (bootverbose) { 592184870Syongari device_printf(dev, "Read request size : %d bytes.\n", 593184870Syongari 128 << ((burst >> 12) & 0x07)); 594184870Syongari device_printf(dev, "TLP payload size : %d bytes.\n", 595184870Syongari 128 << ((burst >> 5) & 0x07)); 596184870Syongari } 597184870Syongari } else { 598184870Syongari sc->ale_dma_rd_burst = DMA_CFG_RD_BURST_128; 599184870Syongari sc->ale_dma_wr_burst = DMA_CFG_WR_BURST_128; 600184870Syongari } 601184870Syongari 602184870Syongari /* Create device sysctl node. */ 603184870Syongari ale_sysctl_node(sc); 604184870Syongari 605184870Syongari if ((error = ale_dma_alloc(sc) != 0)) 606184870Syongari goto fail; 607184870Syongari 608184870Syongari /* Load station address. */ 609184870Syongari ale_get_macaddr(sc); 610184870Syongari 611184870Syongari ifp = sc->ale_ifp = if_alloc(IFT_ETHER); 612184870Syongari if (ifp == NULL) { 613184870Syongari device_printf(dev, "cannot allocate ifnet structure.\n"); 614184870Syongari error = ENXIO; 615184870Syongari goto fail; 616184870Syongari } 617184870Syongari 618184870Syongari ifp->if_softc = sc; 619184870Syongari if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 620184870Syongari ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 621184870Syongari ifp->if_ioctl = ale_ioctl; 622184870Syongari ifp->if_start = ale_start; 623184870Syongari ifp->if_init = ale_init; 624184870Syongari ifp->if_snd.ifq_drv_maxlen = ALE_TX_RING_CNT - 1; 625184870Syongari IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 626184870Syongari IFQ_SET_READY(&ifp->if_snd); 627184870Syongari ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TXCSUM | IFCAP_TSO4; 628184870Syongari ifp->if_hwassist = ALE_CSUM_FEATURES | CSUM_TSO; 629219902Sjhb if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) { 630184870Syongari sc->ale_flags |= ALE_FLAG_PMCAP; 631184870Syongari ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST; 632184870Syongari } 633184870Syongari ifp->if_capenable = ifp->if_capabilities; 634184870Syongari 635184870Syongari /* Set up MII bus. */ 636213893Smarius error = mii_attach(dev, &sc->ale_miibus, ifp, ale_mediachange, 637213893Smarius ale_mediastatus, BMSR_DEFCAPMASK, sc->ale_phyaddr, MII_OFFSET_ANY, 638233888Smarius MIIF_DOPAUSE); 639213893Smarius if (error != 0) { 640213893Smarius device_printf(dev, "attaching PHYs failed\n"); 641184870Syongari goto fail; 642184870Syongari } 643184870Syongari 644184870Syongari ether_ifattach(ifp, sc->ale_eaddr); 645184870Syongari 646184870Syongari /* VLAN capability setup. */ 647204378Syongari ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | 648204378Syongari IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO; 649184870Syongari ifp->if_capenable = ifp->if_capabilities; 650195153Syongari /* 651195153Syongari * Even though controllers supported by ale(3) have Rx checksum 652195153Syongari * offload bug the workaround for fragmented frames seemed to 653195153Syongari * work so far. However it seems Rx checksum offload does not 654195153Syongari * work under certain conditions. So disable Rx checksum offload 655195153Syongari * until I find more clue about it but allow users to override it. 656195153Syongari */ 657195153Syongari ifp->if_capenable &= ~IFCAP_RXCSUM; 658184870Syongari 659184870Syongari /* Tell the upper layer(s) we support long frames. */ 660184870Syongari ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 661184870Syongari 662184870Syongari /* Create local taskq. */ 663184870Syongari sc->ale_tq = taskqueue_create_fast("ale_taskq", M_WAITOK, 664184870Syongari taskqueue_thread_enqueue, &sc->ale_tq); 665184870Syongari if (sc->ale_tq == NULL) { 666184870Syongari device_printf(dev, "could not create taskqueue.\n"); 667184870Syongari ether_ifdetach(ifp); 668184870Syongari error = ENXIO; 669184870Syongari goto fail; 670184870Syongari } 671184870Syongari taskqueue_start_threads(&sc->ale_tq, 1, PI_NET, "%s taskq", 672184870Syongari device_get_nameunit(sc->ale_dev)); 673184870Syongari 674184870Syongari if ((sc->ale_flags & ALE_FLAG_MSIX) != 0) 675184870Syongari msic = ALE_MSIX_MESSAGES; 676184870Syongari else if ((sc->ale_flags & ALE_FLAG_MSI) != 0) 677184870Syongari msic = ALE_MSI_MESSAGES; 678184870Syongari else 679184870Syongari msic = 1; 680184870Syongari for (i = 0; i < msic; i++) { 681184870Syongari error = bus_setup_intr(dev, sc->ale_irq[i], 682184870Syongari INTR_TYPE_NET | INTR_MPSAFE, ale_intr, NULL, sc, 683184870Syongari &sc->ale_intrhand[i]); 684184870Syongari if (error != 0) 685184870Syongari break; 686184870Syongari } 687184870Syongari if (error != 0) { 688184870Syongari device_printf(dev, "could not set up interrupt handler.\n"); 689184870Syongari taskqueue_free(sc->ale_tq); 690184870Syongari sc->ale_tq = NULL; 691184870Syongari ether_ifdetach(ifp); 692184870Syongari goto fail; 693184870Syongari } 694184870Syongari 695184870Syongarifail: 696184870Syongari if (error != 0) 697184870Syongari ale_detach(dev); 698184870Syongari 699184870Syongari return (error); 700184870Syongari} 701184870Syongari 702184870Syongaristatic int 703184870Syongariale_detach(device_t dev) 704184870Syongari{ 705184870Syongari struct ale_softc *sc; 706184870Syongari struct ifnet *ifp; 707184870Syongari int i, msic; 708184870Syongari 709184870Syongari sc = device_get_softc(dev); 710184870Syongari 711184870Syongari ifp = sc->ale_ifp; 712184870Syongari if (device_is_attached(dev)) { 713217542Sjhb ether_ifdetach(ifp); 714184870Syongari ALE_LOCK(sc); 715184870Syongari ale_stop(sc); 716184870Syongari ALE_UNLOCK(sc); 717184870Syongari callout_drain(&sc->ale_tick_ch); 718184870Syongari taskqueue_drain(sc->ale_tq, &sc->ale_int_task); 719184870Syongari } 720184870Syongari 721184870Syongari if (sc->ale_tq != NULL) { 722184870Syongari taskqueue_drain(sc->ale_tq, &sc->ale_int_task); 723184870Syongari taskqueue_free(sc->ale_tq); 724184870Syongari sc->ale_tq = NULL; 725184870Syongari } 726184870Syongari 727184870Syongari if (sc->ale_miibus != NULL) { 728184870Syongari device_delete_child(dev, sc->ale_miibus); 729184870Syongari sc->ale_miibus = NULL; 730184870Syongari } 731184870Syongari bus_generic_detach(dev); 732184870Syongari ale_dma_free(sc); 733184870Syongari 734184870Syongari if (ifp != NULL) { 735184870Syongari if_free(ifp); 736184870Syongari sc->ale_ifp = NULL; 737184870Syongari } 738184870Syongari 739184870Syongari if ((sc->ale_flags & ALE_FLAG_MSIX) != 0) 740184870Syongari msic = ALE_MSIX_MESSAGES; 741184870Syongari else if ((sc->ale_flags & ALE_FLAG_MSI) != 0) 742184870Syongari msic = ALE_MSI_MESSAGES; 743184870Syongari else 744184870Syongari msic = 1; 745184870Syongari for (i = 0; i < msic; i++) { 746184870Syongari if (sc->ale_intrhand[i] != NULL) { 747184870Syongari bus_teardown_intr(dev, sc->ale_irq[i], 748184870Syongari sc->ale_intrhand[i]); 749184870Syongari sc->ale_intrhand[i] = NULL; 750184870Syongari } 751184870Syongari } 752184870Syongari 753184870Syongari bus_release_resources(dev, sc->ale_irq_spec, sc->ale_irq); 754184870Syongari if ((sc->ale_flags & (ALE_FLAG_MSI | ALE_FLAG_MSIX)) != 0) 755184870Syongari pci_release_msi(dev); 756184870Syongari bus_release_resources(dev, sc->ale_res_spec, sc->ale_res); 757184870Syongari mtx_destroy(&sc->ale_mtx); 758184870Syongari 759184870Syongari return (0); 760184870Syongari} 761184870Syongari 762184870Syongari#define ALE_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 763184870Syongari SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 764184870Syongari 765217323Smdf#if __FreeBSD_version >= 900030 766184870Syongari#define ALE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 767217323Smdf SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 768217323Smdf#elif __FreeBSD_version > 800000 769217323Smdf#define ALE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 770184870Syongari SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 771184870Syongari#else 772184870Syongari#define ALE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 773184870Syongari SYSCTL_ADD_ULONG(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 774184870Syongari#endif 775184870Syongari 776184870Syongaristatic void 777184870Syongariale_sysctl_node(struct ale_softc *sc) 778184870Syongari{ 779184870Syongari struct sysctl_ctx_list *ctx; 780184870Syongari struct sysctl_oid_list *child, *parent; 781184870Syongari struct sysctl_oid *tree; 782184870Syongari struct ale_hw_stats *stats; 783184870Syongari int error; 784184870Syongari 785184870Syongari stats = &sc->ale_stats; 786184870Syongari ctx = device_get_sysctl_ctx(sc->ale_dev); 787184870Syongari child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->ale_dev)); 788184870Syongari 789184870Syongari SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod", 790184870Syongari CTLTYPE_INT | CTLFLAG_RW, &sc->ale_int_rx_mod, 0, 791184870Syongari sysctl_hw_ale_int_mod, "I", "ale Rx interrupt moderation"); 792184870Syongari SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod", 793184870Syongari CTLTYPE_INT | CTLFLAG_RW, &sc->ale_int_tx_mod, 0, 794184870Syongari sysctl_hw_ale_int_mod, "I", "ale Tx interrupt moderation"); 795184870Syongari /* Pull in device tunables. */ 796184870Syongari sc->ale_int_rx_mod = ALE_IM_RX_TIMER_DEFAULT; 797184870Syongari error = resource_int_value(device_get_name(sc->ale_dev), 798184870Syongari device_get_unit(sc->ale_dev), "int_rx_mod", &sc->ale_int_rx_mod); 799184870Syongari if (error == 0) { 800184870Syongari if (sc->ale_int_rx_mod < ALE_IM_TIMER_MIN || 801184870Syongari sc->ale_int_rx_mod > ALE_IM_TIMER_MAX) { 802184870Syongari device_printf(sc->ale_dev, "int_rx_mod value out of " 803184870Syongari "range; using default: %d\n", 804184870Syongari ALE_IM_RX_TIMER_DEFAULT); 805184870Syongari sc->ale_int_rx_mod = ALE_IM_RX_TIMER_DEFAULT; 806184870Syongari } 807184870Syongari } 808184870Syongari sc->ale_int_tx_mod = ALE_IM_TX_TIMER_DEFAULT; 809184870Syongari error = resource_int_value(device_get_name(sc->ale_dev), 810184870Syongari device_get_unit(sc->ale_dev), "int_tx_mod", &sc->ale_int_tx_mod); 811184870Syongari if (error == 0) { 812184870Syongari if (sc->ale_int_tx_mod < ALE_IM_TIMER_MIN || 813184870Syongari sc->ale_int_tx_mod > ALE_IM_TIMER_MAX) { 814184870Syongari device_printf(sc->ale_dev, "int_tx_mod value out of " 815184870Syongari "range; using default: %d\n", 816184870Syongari ALE_IM_TX_TIMER_DEFAULT); 817184870Syongari sc->ale_int_tx_mod = ALE_IM_TX_TIMER_DEFAULT; 818184870Syongari } 819184870Syongari } 820184870Syongari SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit", 821184870Syongari CTLTYPE_INT | CTLFLAG_RW, &sc->ale_process_limit, 0, 822184870Syongari sysctl_hw_ale_proc_limit, "I", 823184870Syongari "max number of Rx events to process"); 824184870Syongari /* Pull in device tunables. */ 825184870Syongari sc->ale_process_limit = ALE_PROC_DEFAULT; 826184870Syongari error = resource_int_value(device_get_name(sc->ale_dev), 827184870Syongari device_get_unit(sc->ale_dev), "process_limit", 828184870Syongari &sc->ale_process_limit); 829184870Syongari if (error == 0) { 830184870Syongari if (sc->ale_process_limit < ALE_PROC_MIN || 831184870Syongari sc->ale_process_limit > ALE_PROC_MAX) { 832184870Syongari device_printf(sc->ale_dev, 833184870Syongari "process_limit value out of range; " 834184870Syongari "using default: %d\n", ALE_PROC_DEFAULT); 835184870Syongari sc->ale_process_limit = ALE_PROC_DEFAULT; 836184870Syongari } 837184870Syongari } 838184870Syongari 839184870Syongari /* Misc statistics. */ 840184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "reset_brk_seq", 841184870Syongari &stats->reset_brk_seq, 842184870Syongari "Controller resets due to broken Rx sequnce number"); 843184870Syongari 844184870Syongari tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 845184870Syongari NULL, "ATE statistics"); 846184870Syongari parent = SYSCTL_CHILDREN(tree); 847184870Syongari 848184870Syongari /* Rx statistics. */ 849184870Syongari tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 850184870Syongari NULL, "Rx MAC statistics"); 851184870Syongari child = SYSCTL_CHILDREN(tree); 852184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 853184870Syongari &stats->rx_frames, "Good frames"); 854184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 855184870Syongari &stats->rx_bcast_frames, "Good broadcast frames"); 856184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 857184870Syongari &stats->rx_mcast_frames, "Good multicast frames"); 858184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 859184870Syongari &stats->rx_pause_frames, "Pause control frames"); 860184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 861184870Syongari &stats->rx_control_frames, "Control frames"); 862184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "crc_errs", 863184870Syongari &stats->rx_crcerrs, "CRC errors"); 864184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 865184870Syongari &stats->rx_lenerrs, "Frames with length mismatched"); 866184870Syongari ALE_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 867184870Syongari &stats->rx_bytes, "Good octets"); 868184870Syongari ALE_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 869184870Syongari &stats->rx_bcast_bytes, "Good broadcast octets"); 870184870Syongari ALE_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 871184870Syongari &stats->rx_mcast_bytes, "Good multicast octets"); 872184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "runts", 873184870Syongari &stats->rx_runts, "Too short frames"); 874184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "fragments", 875184870Syongari &stats->rx_fragments, "Fragmented frames"); 876184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 877184870Syongari &stats->rx_pkts_64, "64 bytes frames"); 878184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 879184870Syongari &stats->rx_pkts_65_127, "65 to 127 bytes frames"); 880184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 881184870Syongari &stats->rx_pkts_128_255, "128 to 255 bytes frames"); 882184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 883184870Syongari &stats->rx_pkts_256_511, "256 to 511 bytes frames"); 884184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 885184870Syongari &stats->rx_pkts_512_1023, "512 to 1023 bytes frames"); 886184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 887184870Syongari &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 888184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 889184870Syongari &stats->rx_pkts_1519_max, "1519 to max frames"); 890184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 891184870Syongari &stats->rx_pkts_truncated, "Truncated frames due to MTU size"); 892184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows", 893184870Syongari &stats->rx_fifo_oflows, "FIFO overflows"); 894184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs", 895184870Syongari &stats->rx_rrs_errs, "Return status write-back errors"); 896184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "align_errs", 897184870Syongari &stats->rx_alignerrs, "Alignment errors"); 898184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "filtered", 899184870Syongari &stats->rx_pkts_filtered, 900184870Syongari "Frames dropped due to address filtering"); 901184870Syongari 902184870Syongari /* Tx statistics. */ 903184870Syongari tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 904184870Syongari NULL, "Tx MAC statistics"); 905184870Syongari child = SYSCTL_CHILDREN(tree); 906184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 907184870Syongari &stats->tx_frames, "Good frames"); 908184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 909184870Syongari &stats->tx_bcast_frames, "Good broadcast frames"); 910184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 911184870Syongari &stats->tx_mcast_frames, "Good multicast frames"); 912184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 913184870Syongari &stats->tx_pause_frames, "Pause control frames"); 914184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 915184870Syongari &stats->tx_control_frames, "Control frames"); 916184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "excess_defers", 917184870Syongari &stats->tx_excess_defer, "Frames with excessive derferrals"); 918184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "defers", 919184870Syongari &stats->tx_excess_defer, "Frames with derferrals"); 920184870Syongari ALE_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 921184870Syongari &stats->tx_bytes, "Good octets"); 922184870Syongari ALE_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 923184870Syongari &stats->tx_bcast_bytes, "Good broadcast octets"); 924184870Syongari ALE_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 925184870Syongari &stats->tx_mcast_bytes, "Good multicast octets"); 926184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 927184870Syongari &stats->tx_pkts_64, "64 bytes frames"); 928184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 929184870Syongari &stats->tx_pkts_65_127, "65 to 127 bytes frames"); 930184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 931184870Syongari &stats->tx_pkts_128_255, "128 to 255 bytes frames"); 932184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 933184870Syongari &stats->tx_pkts_256_511, "256 to 511 bytes frames"); 934184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 935184870Syongari &stats->tx_pkts_512_1023, "512 to 1023 bytes frames"); 936184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 937184870Syongari &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 938184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 939184870Syongari &stats->tx_pkts_1519_max, "1519 to max frames"); 940184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "single_colls", 941184870Syongari &stats->tx_single_colls, "Single collisions"); 942184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "multi_colls", 943184870Syongari &stats->tx_multi_colls, "Multiple collisions"); 944184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "late_colls", 945184870Syongari &stats->tx_late_colls, "Late collisions"); 946184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "excess_colls", 947184870Syongari &stats->tx_excess_colls, "Excessive collisions"); 948184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "abort", 949184870Syongari &stats->tx_abort, "Aborted frames due to Excessive collisions"); 950184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "underruns", 951184870Syongari &stats->tx_underrun, "FIFO underruns"); 952184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns", 953184870Syongari &stats->tx_desc_underrun, "Descriptor write-back errors"); 954184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 955184870Syongari &stats->tx_lenerrs, "Frames with length mismatched"); 956184870Syongari ALE_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 957184870Syongari &stats->tx_pkts_truncated, "Truncated frames due to MTU size"); 958184870Syongari} 959184870Syongari 960184870Syongari#undef ALE_SYSCTL_STAT_ADD32 961184870Syongari#undef ALE_SYSCTL_STAT_ADD64 962184870Syongari 963184870Syongaristruct ale_dmamap_arg { 964184870Syongari bus_addr_t ale_busaddr; 965184870Syongari}; 966184870Syongari 967184870Syongaristatic void 968184870Syongariale_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 969184870Syongari{ 970184870Syongari struct ale_dmamap_arg *ctx; 971184870Syongari 972184870Syongari if (error != 0) 973184870Syongari return; 974184870Syongari 975184870Syongari KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 976184870Syongari 977184870Syongari ctx = (struct ale_dmamap_arg *)arg; 978184870Syongari ctx->ale_busaddr = segs[0].ds_addr; 979184870Syongari} 980184870Syongari 981184870Syongari/* 982184870Syongari * Tx descriptors/RXF0/CMB DMA blocks share ALE_DESC_ADDR_HI register 983184870Syongari * which specifies high address region of DMA blocks. Therefore these 984184870Syongari * blocks should have the same high address of given 4GB address 985184870Syongari * space(i.e. crossing 4GB boundary is not allowed). 986184870Syongari */ 987184870Syongaristatic int 988184870Syongariale_check_boundary(struct ale_softc *sc) 989184870Syongari{ 990184870Syongari bus_addr_t rx_cmb_end[ALE_RX_PAGES], tx_cmb_end; 991184870Syongari bus_addr_t rx_page_end[ALE_RX_PAGES], tx_ring_end; 992184870Syongari 993184870Syongari rx_page_end[0] = sc->ale_cdata.ale_rx_page[0].page_paddr + 994184870Syongari sc->ale_pagesize; 995184870Syongari rx_page_end[1] = sc->ale_cdata.ale_rx_page[1].page_paddr + 996184870Syongari sc->ale_pagesize; 997184870Syongari tx_ring_end = sc->ale_cdata.ale_tx_ring_paddr + ALE_TX_RING_SZ; 998184870Syongari tx_cmb_end = sc->ale_cdata.ale_tx_cmb_paddr + ALE_TX_CMB_SZ; 999184870Syongari rx_cmb_end[0] = sc->ale_cdata.ale_rx_page[0].cmb_paddr + ALE_RX_CMB_SZ; 1000184870Syongari rx_cmb_end[1] = sc->ale_cdata.ale_rx_page[1].cmb_paddr + ALE_RX_CMB_SZ; 1001184870Syongari 1002184870Syongari if ((ALE_ADDR_HI(tx_ring_end) != 1003184870Syongari ALE_ADDR_HI(sc->ale_cdata.ale_tx_ring_paddr)) || 1004184870Syongari (ALE_ADDR_HI(rx_page_end[0]) != 1005184870Syongari ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[0].page_paddr)) || 1006184870Syongari (ALE_ADDR_HI(rx_page_end[1]) != 1007184870Syongari ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[1].page_paddr)) || 1008184870Syongari (ALE_ADDR_HI(tx_cmb_end) != 1009184870Syongari ALE_ADDR_HI(sc->ale_cdata.ale_tx_cmb_paddr)) || 1010184870Syongari (ALE_ADDR_HI(rx_cmb_end[0]) != 1011184870Syongari ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[0].cmb_paddr)) || 1012184870Syongari (ALE_ADDR_HI(rx_cmb_end[1]) != 1013184870Syongari ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[1].cmb_paddr))) 1014184870Syongari return (EFBIG); 1015184870Syongari 1016184870Syongari if ((ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_page_end[0])) || 1017184870Syongari (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_page_end[1])) || 1018184870Syongari (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_cmb_end[0])) || 1019184870Syongari (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_cmb_end[1])) || 1020184870Syongari (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(tx_cmb_end))) 1021184870Syongari return (EFBIG); 1022184870Syongari 1023184870Syongari return (0); 1024184870Syongari} 1025184870Syongari 1026184870Syongaristatic int 1027184870Syongariale_dma_alloc(struct ale_softc *sc) 1028184870Syongari{ 1029184870Syongari struct ale_txdesc *txd; 1030184870Syongari bus_addr_t lowaddr; 1031184870Syongari struct ale_dmamap_arg ctx; 1032184870Syongari int error, guard_size, i; 1033184870Syongari 1034184870Syongari if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) 1035184870Syongari guard_size = ALE_JUMBO_FRAMELEN; 1036184870Syongari else 1037184870Syongari guard_size = ALE_MAX_FRAMELEN; 1038184870Syongari sc->ale_pagesize = roundup(guard_size + ALE_RX_PAGE_SZ, 1039184870Syongari ALE_RX_PAGE_ALIGN); 1040184870Syongari lowaddr = BUS_SPACE_MAXADDR; 1041184870Syongariagain: 1042184870Syongari /* Create parent DMA tag. */ 1043184870Syongari error = bus_dma_tag_create( 1044184870Syongari bus_get_dma_tag(sc->ale_dev), /* parent */ 1045184870Syongari 1, 0, /* alignment, boundary */ 1046184870Syongari lowaddr, /* lowaddr */ 1047184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1048184870Syongari NULL, NULL, /* filter, filterarg */ 1049184870Syongari BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1050184870Syongari 0, /* nsegments */ 1051184870Syongari BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1052184870Syongari 0, /* flags */ 1053184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1054184870Syongari &sc->ale_cdata.ale_parent_tag); 1055184870Syongari if (error != 0) { 1056184870Syongari device_printf(sc->ale_dev, 1057184870Syongari "could not create parent DMA tag.\n"); 1058184870Syongari goto fail; 1059184870Syongari } 1060184870Syongari 1061184870Syongari /* Create DMA tag for Tx descriptor ring. */ 1062184870Syongari error = bus_dma_tag_create( 1063184870Syongari sc->ale_cdata.ale_parent_tag, /* parent */ 1064184870Syongari ALE_TX_RING_ALIGN, 0, /* alignment, boundary */ 1065184870Syongari BUS_SPACE_MAXADDR, /* lowaddr */ 1066184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1067184870Syongari NULL, NULL, /* filter, filterarg */ 1068184870Syongari ALE_TX_RING_SZ, /* maxsize */ 1069184870Syongari 1, /* nsegments */ 1070184870Syongari ALE_TX_RING_SZ, /* maxsegsize */ 1071184870Syongari 0, /* flags */ 1072184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1073184870Syongari &sc->ale_cdata.ale_tx_ring_tag); 1074184870Syongari if (error != 0) { 1075184870Syongari device_printf(sc->ale_dev, 1076184870Syongari "could not create Tx ring DMA tag.\n"); 1077184870Syongari goto fail; 1078184870Syongari } 1079184870Syongari 1080184870Syongari /* Create DMA tag for Rx pages. */ 1081184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 1082184870Syongari error = bus_dma_tag_create( 1083184870Syongari sc->ale_cdata.ale_parent_tag, /* parent */ 1084184870Syongari ALE_RX_PAGE_ALIGN, 0, /* alignment, boundary */ 1085184870Syongari BUS_SPACE_MAXADDR, /* lowaddr */ 1086184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1087184870Syongari NULL, NULL, /* filter, filterarg */ 1088184870Syongari sc->ale_pagesize, /* maxsize */ 1089184870Syongari 1, /* nsegments */ 1090184870Syongari sc->ale_pagesize, /* maxsegsize */ 1091184870Syongari 0, /* flags */ 1092184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1093184870Syongari &sc->ale_cdata.ale_rx_page[i].page_tag); 1094184870Syongari if (error != 0) { 1095184870Syongari device_printf(sc->ale_dev, 1096184870Syongari "could not create Rx page %d DMA tag.\n", i); 1097184870Syongari goto fail; 1098184870Syongari } 1099184870Syongari } 1100184870Syongari 1101184870Syongari /* Create DMA tag for Tx coalescing message block. */ 1102184870Syongari error = bus_dma_tag_create( 1103184870Syongari sc->ale_cdata.ale_parent_tag, /* parent */ 1104184870Syongari ALE_CMB_ALIGN, 0, /* alignment, boundary */ 1105184870Syongari BUS_SPACE_MAXADDR, /* lowaddr */ 1106184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1107184870Syongari NULL, NULL, /* filter, filterarg */ 1108184870Syongari ALE_TX_CMB_SZ, /* maxsize */ 1109184870Syongari 1, /* nsegments */ 1110184870Syongari ALE_TX_CMB_SZ, /* maxsegsize */ 1111184870Syongari 0, /* flags */ 1112184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1113184870Syongari &sc->ale_cdata.ale_tx_cmb_tag); 1114184870Syongari if (error != 0) { 1115184870Syongari device_printf(sc->ale_dev, 1116184870Syongari "could not create Tx CMB DMA tag.\n"); 1117184870Syongari goto fail; 1118184870Syongari } 1119184870Syongari 1120184870Syongari /* Create DMA tag for Rx coalescing message block. */ 1121184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 1122184870Syongari error = bus_dma_tag_create( 1123184870Syongari sc->ale_cdata.ale_parent_tag, /* parent */ 1124184870Syongari ALE_CMB_ALIGN, 0, /* alignment, boundary */ 1125184870Syongari BUS_SPACE_MAXADDR, /* lowaddr */ 1126184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1127184870Syongari NULL, NULL, /* filter, filterarg */ 1128184870Syongari ALE_RX_CMB_SZ, /* maxsize */ 1129184870Syongari 1, /* nsegments */ 1130184870Syongari ALE_RX_CMB_SZ, /* maxsegsize */ 1131184870Syongari 0, /* flags */ 1132184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1133184870Syongari &sc->ale_cdata.ale_rx_page[i].cmb_tag); 1134184870Syongari if (error != 0) { 1135184870Syongari device_printf(sc->ale_dev, 1136184870Syongari "could not create Rx page %d CMB DMA tag.\n", i); 1137184870Syongari goto fail; 1138184870Syongari } 1139184870Syongari } 1140184870Syongari 1141184870Syongari /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 1142184870Syongari error = bus_dmamem_alloc(sc->ale_cdata.ale_tx_ring_tag, 1143184870Syongari (void **)&sc->ale_cdata.ale_tx_ring, 1144184870Syongari BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1145184870Syongari &sc->ale_cdata.ale_tx_ring_map); 1146184870Syongari if (error != 0) { 1147184870Syongari device_printf(sc->ale_dev, 1148184870Syongari "could not allocate DMA'able memory for Tx ring.\n"); 1149184870Syongari goto fail; 1150184870Syongari } 1151184870Syongari ctx.ale_busaddr = 0; 1152184870Syongari error = bus_dmamap_load(sc->ale_cdata.ale_tx_ring_tag, 1153184870Syongari sc->ale_cdata.ale_tx_ring_map, sc->ale_cdata.ale_tx_ring, 1154184870Syongari ALE_TX_RING_SZ, ale_dmamap_cb, &ctx, 0); 1155184870Syongari if (error != 0 || ctx.ale_busaddr == 0) { 1156184870Syongari device_printf(sc->ale_dev, 1157184870Syongari "could not load DMA'able memory for Tx ring.\n"); 1158184870Syongari goto fail; 1159184870Syongari } 1160184870Syongari sc->ale_cdata.ale_tx_ring_paddr = ctx.ale_busaddr; 1161184870Syongari 1162184870Syongari /* Rx pages. */ 1163184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 1164184870Syongari error = bus_dmamem_alloc(sc->ale_cdata.ale_rx_page[i].page_tag, 1165184870Syongari (void **)&sc->ale_cdata.ale_rx_page[i].page_addr, 1166184870Syongari BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1167184870Syongari &sc->ale_cdata.ale_rx_page[i].page_map); 1168184870Syongari if (error != 0) { 1169184870Syongari device_printf(sc->ale_dev, 1170184870Syongari "could not allocate DMA'able memory for " 1171184870Syongari "Rx page %d.\n", i); 1172184870Syongari goto fail; 1173184870Syongari } 1174184870Syongari ctx.ale_busaddr = 0; 1175184870Syongari error = bus_dmamap_load(sc->ale_cdata.ale_rx_page[i].page_tag, 1176184870Syongari sc->ale_cdata.ale_rx_page[i].page_map, 1177184870Syongari sc->ale_cdata.ale_rx_page[i].page_addr, 1178184870Syongari sc->ale_pagesize, ale_dmamap_cb, &ctx, 0); 1179184870Syongari if (error != 0 || ctx.ale_busaddr == 0) { 1180184870Syongari device_printf(sc->ale_dev, 1181184870Syongari "could not load DMA'able memory for " 1182184870Syongari "Rx page %d.\n", i); 1183184870Syongari goto fail; 1184184870Syongari } 1185184870Syongari sc->ale_cdata.ale_rx_page[i].page_paddr = ctx.ale_busaddr; 1186184870Syongari } 1187184870Syongari 1188184870Syongari /* Tx CMB. */ 1189184870Syongari error = bus_dmamem_alloc(sc->ale_cdata.ale_tx_cmb_tag, 1190184870Syongari (void **)&sc->ale_cdata.ale_tx_cmb, 1191184870Syongari BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1192184870Syongari &sc->ale_cdata.ale_tx_cmb_map); 1193184870Syongari if (error != 0) { 1194184870Syongari device_printf(sc->ale_dev, 1195184870Syongari "could not allocate DMA'able memory for Tx CMB.\n"); 1196184870Syongari goto fail; 1197184870Syongari } 1198184870Syongari ctx.ale_busaddr = 0; 1199184870Syongari error = bus_dmamap_load(sc->ale_cdata.ale_tx_cmb_tag, 1200184870Syongari sc->ale_cdata.ale_tx_cmb_map, sc->ale_cdata.ale_tx_cmb, 1201184870Syongari ALE_TX_CMB_SZ, ale_dmamap_cb, &ctx, 0); 1202184870Syongari if (error != 0 || ctx.ale_busaddr == 0) { 1203184870Syongari device_printf(sc->ale_dev, 1204184870Syongari "could not load DMA'able memory for Tx CMB.\n"); 1205184870Syongari goto fail; 1206184870Syongari } 1207184870Syongari sc->ale_cdata.ale_tx_cmb_paddr = ctx.ale_busaddr; 1208184870Syongari 1209184870Syongari /* Rx CMB. */ 1210184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 1211184870Syongari error = bus_dmamem_alloc(sc->ale_cdata.ale_rx_page[i].cmb_tag, 1212184870Syongari (void **)&sc->ale_cdata.ale_rx_page[i].cmb_addr, 1213184870Syongari BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1214184870Syongari &sc->ale_cdata.ale_rx_page[i].cmb_map); 1215184870Syongari if (error != 0) { 1216184870Syongari device_printf(sc->ale_dev, "could not allocate " 1217184870Syongari "DMA'able memory for Rx page %d CMB.\n", i); 1218184870Syongari goto fail; 1219184870Syongari } 1220184870Syongari ctx.ale_busaddr = 0; 1221184870Syongari error = bus_dmamap_load(sc->ale_cdata.ale_rx_page[i].cmb_tag, 1222184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_map, 1223184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_addr, 1224184870Syongari ALE_RX_CMB_SZ, ale_dmamap_cb, &ctx, 0); 1225184870Syongari if (error != 0 || ctx.ale_busaddr == 0) { 1226184870Syongari device_printf(sc->ale_dev, "could not load DMA'able " 1227184870Syongari "memory for Rx page %d CMB.\n", i); 1228184870Syongari goto fail; 1229184870Syongari } 1230184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_paddr = ctx.ale_busaddr; 1231184870Syongari } 1232184870Syongari 1233184870Syongari /* 1234184870Syongari * Tx descriptors/RXF0/CMB DMA blocks share the same 1235184870Syongari * high address region of 64bit DMA address space. 1236184870Syongari */ 1237184870Syongari if (lowaddr != BUS_SPACE_MAXADDR_32BIT && 1238184870Syongari (error = ale_check_boundary(sc)) != 0) { 1239184870Syongari device_printf(sc->ale_dev, "4GB boundary crossed, " 1240184870Syongari "switching to 32bit DMA addressing mode.\n"); 1241184870Syongari ale_dma_free(sc); 1242184870Syongari /* 1243184870Syongari * Limit max allowable DMA address space to 32bit 1244184870Syongari * and try again. 1245184870Syongari */ 1246184870Syongari lowaddr = BUS_SPACE_MAXADDR_32BIT; 1247184870Syongari goto again; 1248184870Syongari } 1249184870Syongari 1250184870Syongari /* 1251184870Syongari * Create Tx buffer parent tag. 1252184870Syongari * AR81xx allows 64bit DMA addressing of Tx buffers so it 1253184870Syongari * needs separate parent DMA tag as parent DMA address space 1254184870Syongari * could be restricted to be within 32bit address space by 1255184870Syongari * 4GB boundary crossing. 1256184870Syongari */ 1257184870Syongari error = bus_dma_tag_create( 1258184870Syongari bus_get_dma_tag(sc->ale_dev), /* parent */ 1259184870Syongari 1, 0, /* alignment, boundary */ 1260184870Syongari BUS_SPACE_MAXADDR, /* lowaddr */ 1261184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1262184870Syongari NULL, NULL, /* filter, filterarg */ 1263184870Syongari BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1264184870Syongari 0, /* nsegments */ 1265184870Syongari BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1266184870Syongari 0, /* flags */ 1267184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1268184870Syongari &sc->ale_cdata.ale_buffer_tag); 1269184870Syongari if (error != 0) { 1270184870Syongari device_printf(sc->ale_dev, 1271184870Syongari "could not create parent buffer DMA tag.\n"); 1272184870Syongari goto fail; 1273184870Syongari } 1274184870Syongari 1275184870Syongari /* Create DMA tag for Tx buffers. */ 1276184870Syongari error = bus_dma_tag_create( 1277184870Syongari sc->ale_cdata.ale_buffer_tag, /* parent */ 1278184870Syongari 1, 0, /* alignment, boundary */ 1279184870Syongari BUS_SPACE_MAXADDR, /* lowaddr */ 1280184870Syongari BUS_SPACE_MAXADDR, /* highaddr */ 1281184870Syongari NULL, NULL, /* filter, filterarg */ 1282184870Syongari ALE_TSO_MAXSIZE, /* maxsize */ 1283184870Syongari ALE_MAXTXSEGS, /* nsegments */ 1284184870Syongari ALE_TSO_MAXSEGSIZE, /* maxsegsize */ 1285184870Syongari 0, /* flags */ 1286184870Syongari NULL, NULL, /* lockfunc, lockarg */ 1287184870Syongari &sc->ale_cdata.ale_tx_tag); 1288184870Syongari if (error != 0) { 1289184870Syongari device_printf(sc->ale_dev, "could not create Tx DMA tag.\n"); 1290184870Syongari goto fail; 1291184870Syongari } 1292184870Syongari 1293184870Syongari /* Create DMA maps for Tx buffers. */ 1294184870Syongari for (i = 0; i < ALE_TX_RING_CNT; i++) { 1295184870Syongari txd = &sc->ale_cdata.ale_txdesc[i]; 1296184870Syongari txd->tx_m = NULL; 1297184870Syongari txd->tx_dmamap = NULL; 1298184870Syongari error = bus_dmamap_create(sc->ale_cdata.ale_tx_tag, 0, 1299184870Syongari &txd->tx_dmamap); 1300184870Syongari if (error != 0) { 1301184870Syongari device_printf(sc->ale_dev, 1302184870Syongari "could not create Tx dmamap.\n"); 1303184870Syongari goto fail; 1304184870Syongari } 1305184870Syongari } 1306184870Syongari 1307184870Syongarifail: 1308184870Syongari return (error); 1309184870Syongari} 1310184870Syongari 1311184870Syongaristatic void 1312184870Syongariale_dma_free(struct ale_softc *sc) 1313184870Syongari{ 1314184870Syongari struct ale_txdesc *txd; 1315184870Syongari int i; 1316184870Syongari 1317184870Syongari /* Tx buffers. */ 1318184870Syongari if (sc->ale_cdata.ale_tx_tag != NULL) { 1319184870Syongari for (i = 0; i < ALE_TX_RING_CNT; i++) { 1320184870Syongari txd = &sc->ale_cdata.ale_txdesc[i]; 1321184870Syongari if (txd->tx_dmamap != NULL) { 1322184870Syongari bus_dmamap_destroy(sc->ale_cdata.ale_tx_tag, 1323184870Syongari txd->tx_dmamap); 1324184870Syongari txd->tx_dmamap = NULL; 1325184870Syongari } 1326184870Syongari } 1327184870Syongari bus_dma_tag_destroy(sc->ale_cdata.ale_tx_tag); 1328184870Syongari sc->ale_cdata.ale_tx_tag = NULL; 1329184870Syongari } 1330184870Syongari /* Tx descriptor ring. */ 1331184870Syongari if (sc->ale_cdata.ale_tx_ring_tag != NULL) { 1332184870Syongari if (sc->ale_cdata.ale_tx_ring_map != NULL) 1333184870Syongari bus_dmamap_unload(sc->ale_cdata.ale_tx_ring_tag, 1334184870Syongari sc->ale_cdata.ale_tx_ring_map); 1335184870Syongari if (sc->ale_cdata.ale_tx_ring_map != NULL && 1336184870Syongari sc->ale_cdata.ale_tx_ring != NULL) 1337184870Syongari bus_dmamem_free(sc->ale_cdata.ale_tx_ring_tag, 1338184870Syongari sc->ale_cdata.ale_tx_ring, 1339184870Syongari sc->ale_cdata.ale_tx_ring_map); 1340184870Syongari sc->ale_cdata.ale_tx_ring = NULL; 1341184870Syongari sc->ale_cdata.ale_tx_ring_map = NULL; 1342184870Syongari bus_dma_tag_destroy(sc->ale_cdata.ale_tx_ring_tag); 1343184870Syongari sc->ale_cdata.ale_tx_ring_tag = NULL; 1344184870Syongari } 1345184870Syongari /* Rx page block. */ 1346184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 1347184870Syongari if (sc->ale_cdata.ale_rx_page[i].page_tag != NULL) { 1348184870Syongari if (sc->ale_cdata.ale_rx_page[i].page_map != NULL) 1349184870Syongari bus_dmamap_unload( 1350184870Syongari sc->ale_cdata.ale_rx_page[i].page_tag, 1351184870Syongari sc->ale_cdata.ale_rx_page[i].page_map); 1352184870Syongari if (sc->ale_cdata.ale_rx_page[i].page_map != NULL && 1353184870Syongari sc->ale_cdata.ale_rx_page[i].page_addr != NULL) 1354184870Syongari bus_dmamem_free( 1355184870Syongari sc->ale_cdata.ale_rx_page[i].page_tag, 1356184870Syongari sc->ale_cdata.ale_rx_page[i].page_addr, 1357184870Syongari sc->ale_cdata.ale_rx_page[i].page_map); 1358184870Syongari sc->ale_cdata.ale_rx_page[i].page_addr = NULL; 1359184870Syongari sc->ale_cdata.ale_rx_page[i].page_map = NULL; 1360184870Syongari bus_dma_tag_destroy( 1361184870Syongari sc->ale_cdata.ale_rx_page[i].page_tag); 1362184870Syongari sc->ale_cdata.ale_rx_page[i].page_tag = NULL; 1363184870Syongari } 1364184870Syongari } 1365184870Syongari /* Rx CMB. */ 1366184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 1367184870Syongari if (sc->ale_cdata.ale_rx_page[i].cmb_tag != NULL) { 1368184870Syongari if (sc->ale_cdata.ale_rx_page[i].cmb_map != NULL) 1369184870Syongari bus_dmamap_unload( 1370184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_tag, 1371184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_map); 1372184870Syongari if (sc->ale_cdata.ale_rx_page[i].cmb_map != NULL && 1373184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_addr != NULL) 1374184870Syongari bus_dmamem_free( 1375184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_tag, 1376184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_addr, 1377184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_map); 1378184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_addr = NULL; 1379184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_map = NULL; 1380184870Syongari bus_dma_tag_destroy( 1381184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_tag); 1382184870Syongari sc->ale_cdata.ale_rx_page[i].cmb_tag = NULL; 1383184870Syongari } 1384184870Syongari } 1385184870Syongari /* Tx CMB. */ 1386184870Syongari if (sc->ale_cdata.ale_tx_cmb_tag != NULL) { 1387184870Syongari if (sc->ale_cdata.ale_tx_cmb_map != NULL) 1388184870Syongari bus_dmamap_unload(sc->ale_cdata.ale_tx_cmb_tag, 1389184870Syongari sc->ale_cdata.ale_tx_cmb_map); 1390184870Syongari if (sc->ale_cdata.ale_tx_cmb_map != NULL && 1391184870Syongari sc->ale_cdata.ale_tx_cmb != NULL) 1392184870Syongari bus_dmamem_free(sc->ale_cdata.ale_tx_cmb_tag, 1393184870Syongari sc->ale_cdata.ale_tx_cmb, 1394184870Syongari sc->ale_cdata.ale_tx_cmb_map); 1395184870Syongari sc->ale_cdata.ale_tx_cmb = NULL; 1396184870Syongari sc->ale_cdata.ale_tx_cmb_map = NULL; 1397184870Syongari bus_dma_tag_destroy(sc->ale_cdata.ale_tx_cmb_tag); 1398184870Syongari sc->ale_cdata.ale_tx_cmb_tag = NULL; 1399184870Syongari } 1400184870Syongari if (sc->ale_cdata.ale_buffer_tag != NULL) { 1401184870Syongari bus_dma_tag_destroy(sc->ale_cdata.ale_buffer_tag); 1402184870Syongari sc->ale_cdata.ale_buffer_tag = NULL; 1403184870Syongari } 1404184870Syongari if (sc->ale_cdata.ale_parent_tag != NULL) { 1405184870Syongari bus_dma_tag_destroy(sc->ale_cdata.ale_parent_tag); 1406184870Syongari sc->ale_cdata.ale_parent_tag = NULL; 1407184870Syongari } 1408184870Syongari} 1409184870Syongari 1410184870Syongaristatic int 1411184870Syongariale_shutdown(device_t dev) 1412184870Syongari{ 1413184870Syongari 1414184870Syongari return (ale_suspend(dev)); 1415184870Syongari} 1416184870Syongari 1417184870Syongari/* 1418184870Syongari * Note, this driver resets the link speed to 10/100Mbps by 1419184870Syongari * restarting auto-negotiation in suspend/shutdown phase but we 1420184870Syongari * don't know whether that auto-negotiation would succeed or not 1421184870Syongari * as driver has no control after powering off/suspend operation. 1422184870Syongari * If the renegotiation fail WOL may not work. Running at 1Gbps 1423184870Syongari * will draw more power than 375mA at 3.3V which is specified in 1424184870Syongari * PCI specification and that would result in complete 1425184870Syongari * shutdowning power to ethernet controller. 1426184870Syongari * 1427184870Syongari * TODO 1428184870Syongari * Save current negotiated media speed/duplex/flow-control to 1429184870Syongari * softc and restore the same link again after resuming. PHY 1430184870Syongari * handling such as power down/resetting to 100Mbps may be better 1431184870Syongari * handled in suspend method in phy driver. 1432184870Syongari */ 1433184870Syongaristatic void 1434184870Syongariale_setlinkspeed(struct ale_softc *sc) 1435184870Syongari{ 1436184870Syongari struct mii_data *mii; 1437184870Syongari int aneg, i; 1438184870Syongari 1439184870Syongari mii = device_get_softc(sc->ale_miibus); 1440184870Syongari mii_pollstat(mii); 1441184870Syongari aneg = 0; 1442184870Syongari if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 1443184870Syongari (IFM_ACTIVE | IFM_AVALID)) { 1444184870Syongari switch IFM_SUBTYPE(mii->mii_media_active) { 1445184870Syongari case IFM_10_T: 1446184870Syongari case IFM_100_TX: 1447184870Syongari return; 1448184870Syongari case IFM_1000_T: 1449184870Syongari aneg++; 1450184870Syongari break; 1451184870Syongari default: 1452184870Syongari break; 1453184870Syongari } 1454184870Syongari } 1455184870Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, MII_100T2CR, 0); 1456184870Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 1457184870Syongari MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 1458184870Syongari ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 1459184870Syongari MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 1460184870Syongari DELAY(1000); 1461184870Syongari if (aneg != 0) { 1462184870Syongari /* 1463184870Syongari * Poll link state until ale(4) get a 10/100Mbps link. 1464184870Syongari */ 1465184870Syongari for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 1466184870Syongari mii_pollstat(mii); 1467184870Syongari if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 1468184870Syongari == (IFM_ACTIVE | IFM_AVALID)) { 1469184870Syongari switch (IFM_SUBTYPE( 1470184870Syongari mii->mii_media_active)) { 1471184870Syongari case IFM_10_T: 1472184870Syongari case IFM_100_TX: 1473184870Syongari ale_mac_config(sc); 1474184870Syongari return; 1475184870Syongari default: 1476184870Syongari break; 1477184870Syongari } 1478184870Syongari } 1479184870Syongari ALE_UNLOCK(sc); 1480184870Syongari pause("alelnk", hz); 1481184870Syongari ALE_LOCK(sc); 1482184870Syongari } 1483184870Syongari if (i == MII_ANEGTICKS_GIGE) 1484184870Syongari device_printf(sc->ale_dev, 1485184870Syongari "establishing a link failed, WOL may not work!"); 1486184870Syongari } 1487184870Syongari /* 1488184870Syongari * No link, force MAC to have 100Mbps, full-duplex link. 1489184870Syongari * This is the last resort and may/may not work. 1490184870Syongari */ 1491184870Syongari mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 1492184870Syongari mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 1493184870Syongari ale_mac_config(sc); 1494184870Syongari} 1495184870Syongari 1496184870Syongaristatic void 1497184870Syongariale_setwol(struct ale_softc *sc) 1498184870Syongari{ 1499184870Syongari struct ifnet *ifp; 1500184870Syongari uint32_t reg, pmcs; 1501184870Syongari uint16_t pmstat; 1502184870Syongari int pmc; 1503184870Syongari 1504184870Syongari ALE_LOCK_ASSERT(sc); 1505184870Syongari 1506219902Sjhb if (pci_find_cap(sc->ale_dev, PCIY_PMG, &pmc) != 0) { 1507184870Syongari /* Disable WOL. */ 1508184870Syongari CSR_WRITE_4(sc, ALE_WOL_CFG, 0); 1509184870Syongari reg = CSR_READ_4(sc, ALE_PCIE_PHYMISC); 1510184870Syongari reg |= PCIE_PHYMISC_FORCE_RCV_DET; 1511184870Syongari CSR_WRITE_4(sc, ALE_PCIE_PHYMISC, reg); 1512184870Syongari /* Force PHY power down. */ 1513184870Syongari CSR_WRITE_2(sc, ALE_GPHY_CTRL, 1514184870Syongari GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | 1515184870Syongari GPHY_CTRL_HIB_PULSE | GPHY_CTRL_PHY_PLL_ON | 1516184870Syongari GPHY_CTRL_SEL_ANA_RESET | GPHY_CTRL_PHY_IDDQ | 1517184870Syongari GPHY_CTRL_PCLK_SEL_DIS | GPHY_CTRL_PWDOWN_HW); 1518184870Syongari return; 1519184870Syongari } 1520184870Syongari 1521184870Syongari ifp = sc->ale_ifp; 1522184870Syongari if ((ifp->if_capenable & IFCAP_WOL) != 0) { 1523184870Syongari if ((sc->ale_flags & ALE_FLAG_FASTETHER) == 0) 1524184870Syongari ale_setlinkspeed(sc); 1525184870Syongari } 1526184870Syongari 1527184870Syongari pmcs = 0; 1528184870Syongari if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 1529184870Syongari pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB; 1530184870Syongari CSR_WRITE_4(sc, ALE_WOL_CFG, pmcs); 1531184870Syongari reg = CSR_READ_4(sc, ALE_MAC_CFG); 1532184870Syongari reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI | 1533184870Syongari MAC_CFG_BCAST); 1534184870Syongari if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 1535184870Syongari reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST; 1536184870Syongari if ((ifp->if_capenable & IFCAP_WOL) != 0) 1537184870Syongari reg |= MAC_CFG_RX_ENB; 1538184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 1539184870Syongari 1540184870Syongari if ((ifp->if_capenable & IFCAP_WOL) == 0) { 1541184870Syongari /* WOL disabled, PHY power down. */ 1542184870Syongari reg = CSR_READ_4(sc, ALE_PCIE_PHYMISC); 1543184870Syongari reg |= PCIE_PHYMISC_FORCE_RCV_DET; 1544184870Syongari CSR_WRITE_4(sc, ALE_PCIE_PHYMISC, reg); 1545184870Syongari CSR_WRITE_2(sc, ALE_GPHY_CTRL, 1546184870Syongari GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | 1547184870Syongari GPHY_CTRL_HIB_PULSE | GPHY_CTRL_SEL_ANA_RESET | 1548184870Syongari GPHY_CTRL_PHY_IDDQ | GPHY_CTRL_PCLK_SEL_DIS | 1549184870Syongari GPHY_CTRL_PWDOWN_HW); 1550184870Syongari } 1551184870Syongari /* Request PME. */ 1552184870Syongari pmstat = pci_read_config(sc->ale_dev, pmc + PCIR_POWER_STATUS, 2); 1553184870Syongari pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 1554184870Syongari if ((ifp->if_capenable & IFCAP_WOL) != 0) 1555184870Syongari pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 1556184870Syongari pci_write_config(sc->ale_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 1557184870Syongari} 1558184870Syongari 1559184870Syongaristatic int 1560184870Syongariale_suspend(device_t dev) 1561184870Syongari{ 1562184870Syongari struct ale_softc *sc; 1563184870Syongari 1564184870Syongari sc = device_get_softc(dev); 1565184870Syongari 1566184870Syongari ALE_LOCK(sc); 1567184870Syongari ale_stop(sc); 1568184870Syongari ale_setwol(sc); 1569184870Syongari ALE_UNLOCK(sc); 1570184870Syongari 1571184870Syongari return (0); 1572184870Syongari} 1573184870Syongari 1574184870Syongaristatic int 1575184870Syongariale_resume(device_t dev) 1576184870Syongari{ 1577184870Syongari struct ale_softc *sc; 1578184870Syongari struct ifnet *ifp; 1579184870Syongari int pmc; 1580189379Syongari uint16_t pmstat; 1581184870Syongari 1582184870Syongari sc = device_get_softc(dev); 1583184870Syongari 1584184870Syongari ALE_LOCK(sc); 1585219902Sjhb if (pci_find_cap(sc->ale_dev, PCIY_PMG, &pmc) == 0) { 1586184870Syongari /* Disable PME and clear PME status. */ 1587184870Syongari pmstat = pci_read_config(sc->ale_dev, 1588184870Syongari pmc + PCIR_POWER_STATUS, 2); 1589184870Syongari if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) { 1590184870Syongari pmstat &= ~PCIM_PSTAT_PMEENABLE; 1591184870Syongari pci_write_config(sc->ale_dev, 1592184870Syongari pmc + PCIR_POWER_STATUS, pmstat, 2); 1593184870Syongari } 1594184870Syongari } 1595184870Syongari /* Reset PHY. */ 1596184870Syongari ale_phy_reset(sc); 1597184870Syongari ifp = sc->ale_ifp; 1598184870Syongari if ((ifp->if_flags & IFF_UP) != 0) { 1599184870Syongari ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1600184870Syongari ale_init_locked(sc); 1601184870Syongari } 1602184870Syongari ALE_UNLOCK(sc); 1603184870Syongari 1604184870Syongari return (0); 1605184870Syongari} 1606184870Syongari 1607184870Syongaristatic int 1608184870Syongariale_encap(struct ale_softc *sc, struct mbuf **m_head) 1609184870Syongari{ 1610184870Syongari struct ale_txdesc *txd, *txd_last; 1611184870Syongari struct tx_desc *desc; 1612184870Syongari struct mbuf *m; 1613184870Syongari struct ip *ip; 1614184870Syongari struct tcphdr *tcp; 1615184870Syongari bus_dma_segment_t txsegs[ALE_MAXTXSEGS]; 1616184870Syongari bus_dmamap_t map; 1617207251Syongari uint32_t cflags, hdrlen, ip_off, poff, vtag; 1618184870Syongari int error, i, nsegs, prod, si; 1619184870Syongari 1620184870Syongari ALE_LOCK_ASSERT(sc); 1621184870Syongari 1622184870Syongari M_ASSERTPKTHDR((*m_head)); 1623184870Syongari 1624184870Syongari m = *m_head; 1625184870Syongari ip = NULL; 1626184870Syongari tcp = NULL; 1627184870Syongari cflags = vtag = 0; 1628184870Syongari ip_off = poff = 0; 1629184870Syongari if ((m->m_pkthdr.csum_flags & (ALE_CSUM_FEATURES | CSUM_TSO)) != 0) { 1630184870Syongari /* 1631184870Syongari * AR81xx requires offset of TCP/UDP payload in its Tx 1632184870Syongari * descriptor to perform hardware Tx checksum offload. 1633184870Syongari * Additionally, TSO requires IP/TCP header size and 1634184870Syongari * modification of IP/TCP header in order to make TSO 1635184870Syongari * engine work. This kind of operation takes many CPU 1636184870Syongari * cycles on FreeBSD so fast host CPU is required to 1637184870Syongari * get smooth TSO performance. 1638184870Syongari */ 1639184870Syongari struct ether_header *eh; 1640184870Syongari 1641184870Syongari if (M_WRITABLE(m) == 0) { 1642184870Syongari /* Get a writable copy. */ 1643243857Sglebius m = m_dup(*m_head, M_NOWAIT); 1644184870Syongari /* Release original mbufs. */ 1645184870Syongari m_freem(*m_head); 1646184870Syongari if (m == NULL) { 1647184870Syongari *m_head = NULL; 1648184870Syongari return (ENOBUFS); 1649184870Syongari } 1650184870Syongari *m_head = m; 1651184870Syongari } 1652184870Syongari 1653184870Syongari /* 1654184870Syongari * Buggy-controller requires 4 byte aligned Tx buffer 1655184870Syongari * to make custom checksum offload work. 1656184870Syongari */ 1657184870Syongari if ((sc->ale_flags & ALE_FLAG_TXCSUM_BUG) != 0 && 1658184870Syongari (m->m_pkthdr.csum_flags & ALE_CSUM_FEATURES) != 0 && 1659184870Syongari (mtod(m, intptr_t) & 3) != 0) { 1660243857Sglebius m = m_defrag(*m_head, M_NOWAIT); 1661184870Syongari if (m == NULL) { 1662264446Syongari m_freem(*m_head); 1663184870Syongari *m_head = NULL; 1664184870Syongari return (ENOBUFS); 1665184870Syongari } 1666184870Syongari *m_head = m; 1667184870Syongari } 1668184870Syongari 1669184870Syongari ip_off = sizeof(struct ether_header); 1670184870Syongari m = m_pullup(m, ip_off); 1671184870Syongari if (m == NULL) { 1672184870Syongari *m_head = NULL; 1673184870Syongari return (ENOBUFS); 1674184870Syongari } 1675184870Syongari eh = mtod(m, struct ether_header *); 1676184870Syongari /* 1677184870Syongari * Check if hardware VLAN insertion is off. 1678184870Syongari * Additional check for LLC/SNAP frame? 1679184870Syongari */ 1680184870Syongari if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 1681184870Syongari ip_off = sizeof(struct ether_vlan_header); 1682184870Syongari m = m_pullup(m, ip_off); 1683184870Syongari if (m == NULL) { 1684184870Syongari *m_head = NULL; 1685184870Syongari return (ENOBUFS); 1686184870Syongari } 1687184870Syongari } 1688184870Syongari m = m_pullup(m, ip_off + sizeof(struct ip)); 1689184870Syongari if (m == NULL) { 1690184870Syongari *m_head = NULL; 1691184870Syongari return (ENOBUFS); 1692184870Syongari } 1693184870Syongari ip = (struct ip *)(mtod(m, char *) + ip_off); 1694184870Syongari poff = ip_off + (ip->ip_hl << 2); 1695184870Syongari if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1696184870Syongari /* 1697184870Syongari * XXX 1698184870Syongari * AR81xx requires the first descriptor should 1699184870Syongari * not include any TCP playload for TSO case. 1700184870Syongari * (i.e. ethernet header + IP + TCP header only) 1701184870Syongari * m_pullup(9) above will ensure this too. 1702184870Syongari * However it's not correct if the first mbuf 1703184870Syongari * of the chain does not use cluster. 1704184870Syongari */ 1705184870Syongari m = m_pullup(m, poff + sizeof(struct tcphdr)); 1706184870Syongari if (m == NULL) { 1707184870Syongari *m_head = NULL; 1708184870Syongari return (ENOBUFS); 1709184870Syongari } 1710213844Syongari ip = (struct ip *)(mtod(m, char *) + ip_off); 1711184870Syongari tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1712207251Syongari m = m_pullup(m, poff + (tcp->th_off << 2)); 1713207251Syongari if (m == NULL) { 1714207251Syongari *m_head = NULL; 1715207251Syongari return (ENOBUFS); 1716207251Syongari } 1717184870Syongari /* 1718184870Syongari * AR81xx requires IP/TCP header size and offset as 1719184870Syongari * well as TCP pseudo checksum which complicates 1720184870Syongari * TSO configuration. I guess this comes from the 1721184870Syongari * adherence to Microsoft NDIS Large Send 1722184870Syongari * specification which requires insertion of 1723184870Syongari * pseudo checksum by upper stack. The pseudo 1724184870Syongari * checksum that NDIS refers to doesn't include 1725184870Syongari * TCP payload length so ale(4) should recompute 1726184870Syongari * the pseudo checksum here. Hopefully this wouldn't 1727184870Syongari * be much burden on modern CPUs. 1728184870Syongari * Reset IP checksum and recompute TCP pseudo 1729184870Syongari * checksum as NDIS specification said. 1730184870Syongari */ 1731184870Syongari ip->ip_sum = 0; 1732184870Syongari tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 1733184870Syongari ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 1734184870Syongari } 1735184870Syongari *m_head = m; 1736184870Syongari } 1737184870Syongari 1738184870Syongari si = prod = sc->ale_cdata.ale_tx_prod; 1739184870Syongari txd = &sc->ale_cdata.ale_txdesc[prod]; 1740184870Syongari txd_last = txd; 1741184870Syongari map = txd->tx_dmamap; 1742184870Syongari 1743184870Syongari error = bus_dmamap_load_mbuf_sg(sc->ale_cdata.ale_tx_tag, map, 1744184870Syongari *m_head, txsegs, &nsegs, 0); 1745184870Syongari if (error == EFBIG) { 1746243857Sglebius m = m_collapse(*m_head, M_NOWAIT, ALE_MAXTXSEGS); 1747184870Syongari if (m == NULL) { 1748184870Syongari m_freem(*m_head); 1749184870Syongari *m_head = NULL; 1750184870Syongari return (ENOMEM); 1751184870Syongari } 1752184870Syongari *m_head = m; 1753184870Syongari error = bus_dmamap_load_mbuf_sg(sc->ale_cdata.ale_tx_tag, map, 1754184870Syongari *m_head, txsegs, &nsegs, 0); 1755184870Syongari if (error != 0) { 1756184870Syongari m_freem(*m_head); 1757184870Syongari *m_head = NULL; 1758184870Syongari return (error); 1759184870Syongari } 1760184870Syongari } else if (error != 0) 1761184870Syongari return (error); 1762184870Syongari if (nsegs == 0) { 1763184870Syongari m_freem(*m_head); 1764184870Syongari *m_head = NULL; 1765184870Syongari return (EIO); 1766184870Syongari } 1767184870Syongari 1768184870Syongari /* Check descriptor overrun. */ 1769207251Syongari if (sc->ale_cdata.ale_tx_cnt + nsegs >= ALE_TX_RING_CNT - 3) { 1770184870Syongari bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, map); 1771184870Syongari return (ENOBUFS); 1772184870Syongari } 1773184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, map, BUS_DMASYNC_PREWRITE); 1774184870Syongari 1775184870Syongari m = *m_head; 1776206876Syongari if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1777206876Syongari /* Request TSO and set MSS. */ 1778206876Syongari cflags |= ALE_TD_TSO; 1779206876Syongari cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << ALE_TD_MSS_SHIFT); 1780206876Syongari /* Set IP/TCP header size. */ 1781206876Syongari cflags |= ip->ip_hl << ALE_TD_IPHDR_LEN_SHIFT; 1782206876Syongari cflags |= tcp->th_off << ALE_TD_TCPHDR_LEN_SHIFT; 1783206876Syongari } else if ((m->m_pkthdr.csum_flags & ALE_CSUM_FEATURES) != 0) { 1784184870Syongari /* 1785184870Syongari * AR81xx supports Tx custom checksum offload feature 1786184870Syongari * that offloads single 16bit checksum computation. 1787184870Syongari * So you can choose one among IP, TCP and UDP. 1788184870Syongari * Normally driver sets checksum start/insertion 1789184870Syongari * position from the information of TCP/UDP frame as 1790184870Syongari * TCP/UDP checksum takes more time than that of IP. 1791184870Syongari * However it seems that custom checksum offload 1792184870Syongari * requires 4 bytes aligned Tx buffers due to hardware 1793184870Syongari * bug. 1794184870Syongari * AR81xx also supports explicit Tx checksum computation 1795184870Syongari * if it is told that the size of IP header and TCP 1796184870Syongari * header(for UDP, the header size does not matter 1797184870Syongari * because it's fixed length). However with this scheme 1798184870Syongari * TSO does not work so you have to choose one either 1799184870Syongari * TSO or explicit Tx checksum offload. I chosen TSO 1800184870Syongari * plus custom checksum offload with work-around which 1801184870Syongari * will cover most common usage for this consumer 1802184870Syongari * ethernet controller. The work-around takes a lot of 1803184870Syongari * CPU cycles if Tx buffer is not aligned on 4 bytes 1804184870Syongari * boundary, though. 1805184870Syongari */ 1806184870Syongari cflags |= ALE_TD_CXSUM; 1807184870Syongari /* Set checksum start offset. */ 1808184870Syongari cflags |= (poff << ALE_TD_CSUM_PLOADOFFSET_SHIFT); 1809184870Syongari /* Set checksum insertion position of TCP/UDP. */ 1810184870Syongari cflags |= ((poff + m->m_pkthdr.csum_data) << 1811184870Syongari ALE_TD_CSUM_XSUMOFFSET_SHIFT); 1812184870Syongari } 1813184870Syongari 1814184870Syongari /* Configure VLAN hardware tag insertion. */ 1815184870Syongari if ((m->m_flags & M_VLANTAG) != 0) { 1816184870Syongari vtag = ALE_TX_VLAN_TAG(m->m_pkthdr.ether_vtag); 1817184870Syongari vtag = ((vtag << ALE_TD_VLAN_SHIFT) & ALE_TD_VLAN_MASK); 1818184870Syongari cflags |= ALE_TD_INSERT_VLAN_TAG; 1819184870Syongari } 1820184870Syongari 1821207251Syongari i = 0; 1822207251Syongari if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1823207251Syongari /* 1824207251Syongari * Make sure the first fragment contains 1825207251Syongari * only ethernet and IP/TCP header with options. 1826207251Syongari */ 1827207251Syongari hdrlen = poff + (tcp->th_off << 2); 1828184870Syongari desc = &sc->ale_cdata.ale_tx_ring[prod]; 1829184870Syongari desc->addr = htole64(txsegs[i].ds_addr); 1830207251Syongari desc->len = htole32(ALE_TX_BYTES(hdrlen) | vtag); 1831207251Syongari desc->flags = htole32(cflags); 1832207251Syongari sc->ale_cdata.ale_tx_cnt++; 1833207251Syongari ALE_DESC_INC(prod, ALE_TX_RING_CNT); 1834207251Syongari if (m->m_len - hdrlen > 0) { 1835207251Syongari /* Handle remaining payload of the first fragment. */ 1836207251Syongari desc = &sc->ale_cdata.ale_tx_ring[prod]; 1837207251Syongari desc->addr = htole64(txsegs[i].ds_addr + hdrlen); 1838207251Syongari desc->len = htole32(ALE_TX_BYTES(m->m_len - hdrlen) | 1839207251Syongari vtag); 1840207251Syongari desc->flags = htole32(cflags); 1841207251Syongari sc->ale_cdata.ale_tx_cnt++; 1842207251Syongari ALE_DESC_INC(prod, ALE_TX_RING_CNT); 1843207251Syongari } 1844207251Syongari i = 1; 1845207251Syongari } 1846207251Syongari for (; i < nsegs; i++) { 1847207251Syongari desc = &sc->ale_cdata.ale_tx_ring[prod]; 1848207251Syongari desc->addr = htole64(txsegs[i].ds_addr); 1849184870Syongari desc->len = htole32(ALE_TX_BYTES(txsegs[i].ds_len) | vtag); 1850184870Syongari desc->flags = htole32(cflags); 1851184870Syongari sc->ale_cdata.ale_tx_cnt++; 1852184870Syongari ALE_DESC_INC(prod, ALE_TX_RING_CNT); 1853184870Syongari } 1854184870Syongari /* Update producer index. */ 1855184870Syongari sc->ale_cdata.ale_tx_prod = prod; 1856184870Syongari /* Set TSO header on the first descriptor. */ 1857184870Syongari if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1858184870Syongari desc = &sc->ale_cdata.ale_tx_ring[si]; 1859184870Syongari desc->flags |= htole32(ALE_TD_TSO_HDR); 1860184870Syongari } 1861184870Syongari 1862184870Syongari /* Finally set EOP on the last descriptor. */ 1863184870Syongari prod = (prod + ALE_TX_RING_CNT - 1) % ALE_TX_RING_CNT; 1864184870Syongari desc = &sc->ale_cdata.ale_tx_ring[prod]; 1865184870Syongari desc->flags |= htole32(ALE_TD_EOP); 1866184870Syongari 1867184870Syongari /* Swap dmamap of the first and the last. */ 1868184870Syongari txd = &sc->ale_cdata.ale_txdesc[prod]; 1869184870Syongari map = txd_last->tx_dmamap; 1870184870Syongari txd_last->tx_dmamap = txd->tx_dmamap; 1871184870Syongari txd->tx_dmamap = map; 1872184870Syongari txd->tx_m = m; 1873184870Syongari 1874184870Syongari /* Sync descriptors. */ 1875184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag, 1876184870Syongari sc->ale_cdata.ale_tx_ring_map, 1877184870Syongari BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1878184870Syongari 1879184870Syongari return (0); 1880184870Syongari} 1881184870Syongari 1882184870Syongaristatic void 1883216925Sjhbale_start(struct ifnet *ifp) 1884184870Syongari{ 1885216925Sjhb struct ale_softc *sc; 1886184870Syongari 1887216925Sjhb sc = ifp->if_softc; 1888216925Sjhb ALE_LOCK(sc); 1889216925Sjhb ale_start_locked(ifp); 1890216925Sjhb ALE_UNLOCK(sc); 1891184870Syongari} 1892184870Syongari 1893184870Syongaristatic void 1894216925Sjhbale_start_locked(struct ifnet *ifp) 1895184870Syongari{ 1896184870Syongari struct ale_softc *sc; 1897184870Syongari struct mbuf *m_head; 1898184870Syongari int enq; 1899184870Syongari 1900184870Syongari sc = ifp->if_softc; 1901184870Syongari 1902216925Sjhb ALE_LOCK_ASSERT(sc); 1903184870Syongari 1904184870Syongari /* Reclaim transmitted frames. */ 1905184870Syongari if (sc->ale_cdata.ale_tx_cnt >= ALE_TX_DESC_HIWAT) 1906184870Syongari ale_txeof(sc); 1907184870Syongari 1908184870Syongari if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1909216925Sjhb IFF_DRV_RUNNING || (sc->ale_flags & ALE_FLAG_LINK) == 0) 1910184870Syongari return; 1911184870Syongari 1912184870Syongari for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1913184870Syongari IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1914184870Syongari if (m_head == NULL) 1915184870Syongari break; 1916184870Syongari /* 1917184870Syongari * Pack the data into the transmit ring. If we 1918184870Syongari * don't have room, set the OACTIVE flag and wait 1919184870Syongari * for the NIC to drain the ring. 1920184870Syongari */ 1921184870Syongari if (ale_encap(sc, &m_head)) { 1922184870Syongari if (m_head == NULL) 1923184870Syongari break; 1924184870Syongari IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1925184870Syongari ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1926184870Syongari break; 1927184870Syongari } 1928184870Syongari 1929184870Syongari enq++; 1930184870Syongari /* 1931184870Syongari * If there's a BPF listener, bounce a copy of this frame 1932184870Syongari * to him. 1933184870Syongari */ 1934184870Syongari ETHER_BPF_MTAP(ifp, m_head); 1935184870Syongari } 1936184870Syongari 1937184870Syongari if (enq > 0) { 1938184870Syongari /* Kick. */ 1939184870Syongari CSR_WRITE_4(sc, ALE_MBOX_TPD_PROD_IDX, 1940184870Syongari sc->ale_cdata.ale_tx_prod); 1941184870Syongari /* Set a timeout in case the chip goes out to lunch. */ 1942184870Syongari sc->ale_watchdog_timer = ALE_TX_TIMEOUT; 1943184870Syongari } 1944184870Syongari} 1945184870Syongari 1946184870Syongaristatic void 1947184870Syongariale_watchdog(struct ale_softc *sc) 1948184870Syongari{ 1949184870Syongari struct ifnet *ifp; 1950184870Syongari 1951184870Syongari ALE_LOCK_ASSERT(sc); 1952184870Syongari 1953184870Syongari if (sc->ale_watchdog_timer == 0 || --sc->ale_watchdog_timer) 1954184870Syongari return; 1955184870Syongari 1956184870Syongari ifp = sc->ale_ifp; 1957184870Syongari if ((sc->ale_flags & ALE_FLAG_LINK) == 0) { 1958184870Syongari if_printf(sc->ale_ifp, "watchdog timeout (lost link)\n"); 1959184870Syongari ifp->if_oerrors++; 1960184870Syongari ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1961184870Syongari ale_init_locked(sc); 1962184870Syongari return; 1963184870Syongari } 1964184870Syongari if_printf(sc->ale_ifp, "watchdog timeout -- resetting\n"); 1965184870Syongari ifp->if_oerrors++; 1966184870Syongari ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1967184870Syongari ale_init_locked(sc); 1968184870Syongari if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1969216925Sjhb ale_start_locked(ifp); 1970184870Syongari} 1971184870Syongari 1972184870Syongaristatic int 1973184870Syongariale_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 1974184870Syongari{ 1975184870Syongari struct ale_softc *sc; 1976184870Syongari struct ifreq *ifr; 1977184870Syongari struct mii_data *mii; 1978184870Syongari int error, mask; 1979184870Syongari 1980184870Syongari sc = ifp->if_softc; 1981184870Syongari ifr = (struct ifreq *)data; 1982184870Syongari error = 0; 1983184870Syongari switch (cmd) { 1984184870Syongari case SIOCSIFMTU: 1985184870Syongari if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ALE_JUMBO_MTU || 1986184870Syongari ((sc->ale_flags & ALE_FLAG_JUMBO) == 0 && 1987184870Syongari ifr->ifr_mtu > ETHERMTU)) 1988184870Syongari error = EINVAL; 1989184870Syongari else if (ifp->if_mtu != ifr->ifr_mtu) { 1990184870Syongari ALE_LOCK(sc); 1991184870Syongari ifp->if_mtu = ifr->ifr_mtu; 1992184870Syongari if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1993184870Syongari ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1994184870Syongari ale_init_locked(sc); 1995184870Syongari } 1996184870Syongari ALE_UNLOCK(sc); 1997184870Syongari } 1998184870Syongari break; 1999184870Syongari case SIOCSIFFLAGS: 2000184870Syongari ALE_LOCK(sc); 2001184870Syongari if ((ifp->if_flags & IFF_UP) != 0) { 2002184870Syongari if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2003184870Syongari if (((ifp->if_flags ^ sc->ale_if_flags) 2004184870Syongari & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 2005184870Syongari ale_rxfilter(sc); 2006184870Syongari } else { 2007217542Sjhb ale_init_locked(sc); 2008184870Syongari } 2009184870Syongari } else { 2010184870Syongari if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2011184870Syongari ale_stop(sc); 2012184870Syongari } 2013184870Syongari sc->ale_if_flags = ifp->if_flags; 2014184870Syongari ALE_UNLOCK(sc); 2015184870Syongari break; 2016184870Syongari case SIOCADDMULTI: 2017184870Syongari case SIOCDELMULTI: 2018184870Syongari ALE_LOCK(sc); 2019184870Syongari if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2020184870Syongari ale_rxfilter(sc); 2021184870Syongari ALE_UNLOCK(sc); 2022184870Syongari break; 2023184870Syongari case SIOCSIFMEDIA: 2024184870Syongari case SIOCGIFMEDIA: 2025184870Syongari mii = device_get_softc(sc->ale_miibus); 2026184870Syongari error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 2027184870Syongari break; 2028184870Syongari case SIOCSIFCAP: 2029184870Syongari ALE_LOCK(sc); 2030184870Syongari mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2031184870Syongari if ((mask & IFCAP_TXCSUM) != 0 && 2032184870Syongari (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 2033184870Syongari ifp->if_capenable ^= IFCAP_TXCSUM; 2034184870Syongari if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 2035184870Syongari ifp->if_hwassist |= ALE_CSUM_FEATURES; 2036184870Syongari else 2037184870Syongari ifp->if_hwassist &= ~ALE_CSUM_FEATURES; 2038184870Syongari } 2039184870Syongari if ((mask & IFCAP_RXCSUM) != 0 && 2040184870Syongari (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 2041184870Syongari ifp->if_capenable ^= IFCAP_RXCSUM; 2042184870Syongari if ((mask & IFCAP_TSO4) != 0 && 2043184870Syongari (ifp->if_capabilities & IFCAP_TSO4) != 0) { 2044184870Syongari ifp->if_capenable ^= IFCAP_TSO4; 2045184870Syongari if ((ifp->if_capenable & IFCAP_TSO4) != 0) 2046184870Syongari ifp->if_hwassist |= CSUM_TSO; 2047184870Syongari else 2048184870Syongari ifp->if_hwassist &= ~CSUM_TSO; 2049184870Syongari } 2050184870Syongari 2051184870Syongari if ((mask & IFCAP_WOL_MCAST) != 0 && 2052184870Syongari (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0) 2053184870Syongari ifp->if_capenable ^= IFCAP_WOL_MCAST; 2054184870Syongari if ((mask & IFCAP_WOL_MAGIC) != 0 && 2055184870Syongari (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 2056184870Syongari ifp->if_capenable ^= IFCAP_WOL_MAGIC; 2057184870Syongari if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 2058184870Syongari (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 2059184870Syongari ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 2060184870Syongari if ((mask & IFCAP_VLAN_HWTSO) != 0 && 2061184870Syongari (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 2062184870Syongari ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 2063204378Syongari if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 2064204378Syongari (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 2065204378Syongari ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2066204378Syongari if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 2067204378Syongari ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 2068204378Syongari ale_rxvlan(sc); 2069204378Syongari } 2070184870Syongari ALE_UNLOCK(sc); 2071184870Syongari VLAN_CAPABILITIES(ifp); 2072184870Syongari break; 2073184870Syongari default: 2074184870Syongari error = ether_ioctl(ifp, cmd, data); 2075184870Syongari break; 2076184870Syongari } 2077184870Syongari 2078184870Syongari return (error); 2079184870Syongari} 2080184870Syongari 2081184870Syongaristatic void 2082184870Syongariale_mac_config(struct ale_softc *sc) 2083184870Syongari{ 2084184870Syongari struct mii_data *mii; 2085184870Syongari uint32_t reg; 2086184870Syongari 2087184870Syongari ALE_LOCK_ASSERT(sc); 2088184870Syongari 2089184870Syongari mii = device_get_softc(sc->ale_miibus); 2090184870Syongari reg = CSR_READ_4(sc, ALE_MAC_CFG); 2091184870Syongari reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC | 2092184870Syongari MAC_CFG_SPEED_MASK); 2093184870Syongari /* Reprogram MAC with resolved speed/duplex. */ 2094184870Syongari switch (IFM_SUBTYPE(mii->mii_media_active)) { 2095184870Syongari case IFM_10_T: 2096184870Syongari case IFM_100_TX: 2097184870Syongari reg |= MAC_CFG_SPEED_10_100; 2098184870Syongari break; 2099184870Syongari case IFM_1000_T: 2100184870Syongari reg |= MAC_CFG_SPEED_1000; 2101184870Syongari break; 2102184870Syongari } 2103184870Syongari if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 2104184870Syongari reg |= MAC_CFG_FULL_DUPLEX; 2105184870Syongari if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0) 2106184870Syongari reg |= MAC_CFG_TX_FC; 2107184870Syongari if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0) 2108184870Syongari reg |= MAC_CFG_RX_FC; 2109184870Syongari } 2110184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 2111184870Syongari} 2112184870Syongari 2113184870Syongaristatic void 2114184870Syongariale_stats_clear(struct ale_softc *sc) 2115184870Syongari{ 2116184870Syongari struct smb sb; 2117184870Syongari uint32_t *reg; 2118184870Syongari int i; 2119184870Syongari 2120184870Syongari for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; reg++) { 2121184870Syongari CSR_READ_4(sc, ALE_RX_MIB_BASE + i); 2122184870Syongari i += sizeof(uint32_t); 2123184870Syongari } 2124184870Syongari /* Read Tx statistics. */ 2125184870Syongari for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; reg++) { 2126184870Syongari CSR_READ_4(sc, ALE_TX_MIB_BASE + i); 2127184870Syongari i += sizeof(uint32_t); 2128184870Syongari } 2129184870Syongari} 2130184870Syongari 2131184870Syongaristatic void 2132184870Syongariale_stats_update(struct ale_softc *sc) 2133184870Syongari{ 2134184870Syongari struct ale_hw_stats *stat; 2135184870Syongari struct smb sb, *smb; 2136184870Syongari struct ifnet *ifp; 2137184870Syongari uint32_t *reg; 2138184870Syongari int i; 2139184870Syongari 2140184870Syongari ALE_LOCK_ASSERT(sc); 2141184870Syongari 2142184870Syongari ifp = sc->ale_ifp; 2143184870Syongari stat = &sc->ale_stats; 2144184870Syongari smb = &sb; 2145184870Syongari 2146184870Syongari /* Read Rx statistics. */ 2147184870Syongari for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; reg++) { 2148184870Syongari *reg = CSR_READ_4(sc, ALE_RX_MIB_BASE + i); 2149184870Syongari i += sizeof(uint32_t); 2150184870Syongari } 2151184870Syongari /* Read Tx statistics. */ 2152184870Syongari for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; reg++) { 2153184870Syongari *reg = CSR_READ_4(sc, ALE_TX_MIB_BASE + i); 2154184870Syongari i += sizeof(uint32_t); 2155184870Syongari } 2156184870Syongari 2157184870Syongari /* Rx stats. */ 2158184870Syongari stat->rx_frames += smb->rx_frames; 2159184870Syongari stat->rx_bcast_frames += smb->rx_bcast_frames; 2160184870Syongari stat->rx_mcast_frames += smb->rx_mcast_frames; 2161184870Syongari stat->rx_pause_frames += smb->rx_pause_frames; 2162184870Syongari stat->rx_control_frames += smb->rx_control_frames; 2163184870Syongari stat->rx_crcerrs += smb->rx_crcerrs; 2164184870Syongari stat->rx_lenerrs += smb->rx_lenerrs; 2165184870Syongari stat->rx_bytes += smb->rx_bytes; 2166184870Syongari stat->rx_runts += smb->rx_runts; 2167184870Syongari stat->rx_fragments += smb->rx_fragments; 2168184870Syongari stat->rx_pkts_64 += smb->rx_pkts_64; 2169184870Syongari stat->rx_pkts_65_127 += smb->rx_pkts_65_127; 2170184870Syongari stat->rx_pkts_128_255 += smb->rx_pkts_128_255; 2171184870Syongari stat->rx_pkts_256_511 += smb->rx_pkts_256_511; 2172184870Syongari stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023; 2173184870Syongari stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518; 2174184870Syongari stat->rx_pkts_1519_max += smb->rx_pkts_1519_max; 2175184870Syongari stat->rx_pkts_truncated += smb->rx_pkts_truncated; 2176184870Syongari stat->rx_fifo_oflows += smb->rx_fifo_oflows; 2177184870Syongari stat->rx_rrs_errs += smb->rx_rrs_errs; 2178184870Syongari stat->rx_alignerrs += smb->rx_alignerrs; 2179184870Syongari stat->rx_bcast_bytes += smb->rx_bcast_bytes; 2180184870Syongari stat->rx_mcast_bytes += smb->rx_mcast_bytes; 2181184870Syongari stat->rx_pkts_filtered += smb->rx_pkts_filtered; 2182184870Syongari 2183184870Syongari /* Tx stats. */ 2184184870Syongari stat->tx_frames += smb->tx_frames; 2185184870Syongari stat->tx_bcast_frames += smb->tx_bcast_frames; 2186184870Syongari stat->tx_mcast_frames += smb->tx_mcast_frames; 2187184870Syongari stat->tx_pause_frames += smb->tx_pause_frames; 2188184870Syongari stat->tx_excess_defer += smb->tx_excess_defer; 2189184870Syongari stat->tx_control_frames += smb->tx_control_frames; 2190184870Syongari stat->tx_deferred += smb->tx_deferred; 2191184870Syongari stat->tx_bytes += smb->tx_bytes; 2192184870Syongari stat->tx_pkts_64 += smb->tx_pkts_64; 2193184870Syongari stat->tx_pkts_65_127 += smb->tx_pkts_65_127; 2194184870Syongari stat->tx_pkts_128_255 += smb->tx_pkts_128_255; 2195184870Syongari stat->tx_pkts_256_511 += smb->tx_pkts_256_511; 2196184870Syongari stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023; 2197184870Syongari stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518; 2198184870Syongari stat->tx_pkts_1519_max += smb->tx_pkts_1519_max; 2199184870Syongari stat->tx_single_colls += smb->tx_single_colls; 2200184870Syongari stat->tx_multi_colls += smb->tx_multi_colls; 2201184870Syongari stat->tx_late_colls += smb->tx_late_colls; 2202184870Syongari stat->tx_excess_colls += smb->tx_excess_colls; 2203184870Syongari stat->tx_abort += smb->tx_abort; 2204184870Syongari stat->tx_underrun += smb->tx_underrun; 2205184870Syongari stat->tx_desc_underrun += smb->tx_desc_underrun; 2206184870Syongari stat->tx_lenerrs += smb->tx_lenerrs; 2207184870Syongari stat->tx_pkts_truncated += smb->tx_pkts_truncated; 2208184870Syongari stat->tx_bcast_bytes += smb->tx_bcast_bytes; 2209184870Syongari stat->tx_mcast_bytes += smb->tx_mcast_bytes; 2210184870Syongari 2211184870Syongari /* Update counters in ifnet. */ 2212184870Syongari ifp->if_opackets += smb->tx_frames; 2213184870Syongari 2214184870Syongari ifp->if_collisions += smb->tx_single_colls + 2215184870Syongari smb->tx_multi_colls * 2 + smb->tx_late_colls + 2216184870Syongari smb->tx_abort * HDPX_CFG_RETRY_DEFAULT; 2217184870Syongari 2218184870Syongari /* 2219184870Syongari * XXX 2220184870Syongari * tx_pkts_truncated counter looks suspicious. It constantly 2221184870Syongari * increments with no sign of Tx errors. This may indicate 2222184870Syongari * the counter name is not correct one so I've removed the 2223184870Syongari * counter in output errors. 2224184870Syongari */ 2225184870Syongari ifp->if_oerrors += smb->tx_abort + smb->tx_late_colls + 2226184870Syongari smb->tx_underrun; 2227184870Syongari 2228184870Syongari ifp->if_ipackets += smb->rx_frames; 2229184870Syongari 2230184870Syongari ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs + 2231184870Syongari smb->rx_runts + smb->rx_pkts_truncated + 2232184870Syongari smb->rx_fifo_oflows + smb->rx_rrs_errs + 2233184870Syongari smb->rx_alignerrs; 2234184870Syongari} 2235184870Syongari 2236184870Syongaristatic int 2237184870Syongariale_intr(void *arg) 2238184870Syongari{ 2239184870Syongari struct ale_softc *sc; 2240184870Syongari uint32_t status; 2241184870Syongari 2242184870Syongari sc = (struct ale_softc *)arg; 2243184870Syongari 2244184870Syongari status = CSR_READ_4(sc, ALE_INTR_STATUS); 2245184870Syongari if ((status & ALE_INTRS) == 0) 2246184870Syongari return (FILTER_STRAY); 2247184870Syongari /* Disable interrupts. */ 2248184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, INTR_DIS_INT); 2249184870Syongari taskqueue_enqueue(sc->ale_tq, &sc->ale_int_task); 2250184870Syongari 2251184870Syongari return (FILTER_HANDLED); 2252184870Syongari} 2253184870Syongari 2254184870Syongaristatic void 2255184870Syongariale_int_task(void *arg, int pending) 2256184870Syongari{ 2257184870Syongari struct ale_softc *sc; 2258184870Syongari struct ifnet *ifp; 2259184870Syongari uint32_t status; 2260184870Syongari int more; 2261184870Syongari 2262184870Syongari sc = (struct ale_softc *)arg; 2263184870Syongari 2264184870Syongari status = CSR_READ_4(sc, ALE_INTR_STATUS); 2265217542Sjhb ALE_LOCK(sc); 2266216438Syongari if (sc->ale_morework != 0) 2267184870Syongari status |= INTR_RX_PKT; 2268184870Syongari if ((status & ALE_INTRS) == 0) 2269184870Syongari goto done; 2270184870Syongari 2271184870Syongari /* Acknowledge interrupts but still disable interrupts. */ 2272184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, status | INTR_DIS_INT); 2273184870Syongari 2274184870Syongari ifp = sc->ale_ifp; 2275184870Syongari more = 0; 2276184870Syongari if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2277184870Syongari more = ale_rxeof(sc, sc->ale_process_limit); 2278184870Syongari if (more == EAGAIN) 2279216438Syongari sc->ale_morework = 1; 2280184870Syongari else if (more == EIO) { 2281184870Syongari sc->ale_stats.reset_brk_seq++; 2282184870Syongari ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2283184870Syongari ale_init_locked(sc); 2284184870Syongari ALE_UNLOCK(sc); 2285184870Syongari return; 2286184870Syongari } 2287184870Syongari 2288184870Syongari if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST)) != 0) { 2289184870Syongari if ((status & INTR_DMA_RD_TO_RST) != 0) 2290184870Syongari device_printf(sc->ale_dev, 2291184870Syongari "DMA read error! -- resetting\n"); 2292184870Syongari if ((status & INTR_DMA_WR_TO_RST) != 0) 2293184870Syongari device_printf(sc->ale_dev, 2294184870Syongari "DMA write error! -- resetting\n"); 2295184870Syongari ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2296184870Syongari ale_init_locked(sc); 2297184870Syongari ALE_UNLOCK(sc); 2298184870Syongari return; 2299184870Syongari } 2300184870Syongari if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2301216925Sjhb ale_start_locked(ifp); 2302184870Syongari } 2303184870Syongari 2304184870Syongari if (more == EAGAIN || 2305184870Syongari (CSR_READ_4(sc, ALE_INTR_STATUS) & ALE_INTRS) != 0) { 2306217542Sjhb ALE_UNLOCK(sc); 2307184870Syongari taskqueue_enqueue(sc->ale_tq, &sc->ale_int_task); 2308184870Syongari return; 2309184870Syongari } 2310184870Syongari 2311184870Syongaridone: 2312217542Sjhb ALE_UNLOCK(sc); 2313217542Sjhb 2314184870Syongari /* Re-enable interrupts. */ 2315184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, 0x7FFFFFFF); 2316184870Syongari} 2317184870Syongari 2318184870Syongaristatic void 2319184870Syongariale_txeof(struct ale_softc *sc) 2320184870Syongari{ 2321184870Syongari struct ifnet *ifp; 2322184870Syongari struct ale_txdesc *txd; 2323184870Syongari uint32_t cons, prod; 2324184870Syongari int prog; 2325184870Syongari 2326184870Syongari ALE_LOCK_ASSERT(sc); 2327184870Syongari 2328184870Syongari ifp = sc->ale_ifp; 2329184870Syongari 2330184870Syongari if (sc->ale_cdata.ale_tx_cnt == 0) 2331184870Syongari return; 2332184870Syongari 2333184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag, 2334184870Syongari sc->ale_cdata.ale_tx_ring_map, 2335184870Syongari BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2336184870Syongari if ((sc->ale_flags & ALE_FLAG_TXCMB_BUG) == 0) { 2337184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_cmb_tag, 2338184870Syongari sc->ale_cdata.ale_tx_cmb_map, 2339184870Syongari BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2340184870Syongari prod = *sc->ale_cdata.ale_tx_cmb & TPD_CNT_MASK; 2341184870Syongari } else 2342184870Syongari prod = CSR_READ_2(sc, ALE_TPD_CONS_IDX); 2343184870Syongari cons = sc->ale_cdata.ale_tx_cons; 2344184870Syongari /* 2345184870Syongari * Go through our Tx list and free mbufs for those 2346184870Syongari * frames which have been transmitted. 2347184870Syongari */ 2348184870Syongari for (prog = 0; cons != prod; prog++, 2349184870Syongari ALE_DESC_INC(cons, ALE_TX_RING_CNT)) { 2350184870Syongari if (sc->ale_cdata.ale_tx_cnt <= 0) 2351184870Syongari break; 2352184870Syongari prog++; 2353184870Syongari ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2354184870Syongari sc->ale_cdata.ale_tx_cnt--; 2355184870Syongari txd = &sc->ale_cdata.ale_txdesc[cons]; 2356184870Syongari if (txd->tx_m != NULL) { 2357184870Syongari /* Reclaim transmitted mbufs. */ 2358184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, 2359184870Syongari txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2360184870Syongari bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, 2361184870Syongari txd->tx_dmamap); 2362184870Syongari m_freem(txd->tx_m); 2363184870Syongari txd->tx_m = NULL; 2364184870Syongari } 2365184870Syongari } 2366184870Syongari 2367184870Syongari if (prog > 0) { 2368184870Syongari sc->ale_cdata.ale_tx_cons = cons; 2369184870Syongari /* 2370184870Syongari * Unarm watchdog timer only when there is no pending 2371184870Syongari * Tx descriptors in queue. 2372184870Syongari */ 2373184870Syongari if (sc->ale_cdata.ale_tx_cnt == 0) 2374184870Syongari sc->ale_watchdog_timer = 0; 2375184870Syongari } 2376184870Syongari} 2377184870Syongari 2378184870Syongaristatic void 2379184870Syongariale_rx_update_page(struct ale_softc *sc, struct ale_rx_page **page, 2380184870Syongari uint32_t length, uint32_t *prod) 2381184870Syongari{ 2382184870Syongari struct ale_rx_page *rx_page; 2383184870Syongari 2384184870Syongari rx_page = *page; 2385184870Syongari /* Update consumer position. */ 2386184870Syongari rx_page->cons += roundup(length + sizeof(struct rx_rs), 2387184870Syongari ALE_RX_PAGE_ALIGN); 2388184870Syongari if (rx_page->cons >= ALE_RX_PAGE_SZ) { 2389184870Syongari /* 2390184870Syongari * End of Rx page reached, let hardware reuse 2391184870Syongari * this page. 2392184870Syongari */ 2393184870Syongari rx_page->cons = 0; 2394184870Syongari *rx_page->cmb_addr = 0; 2395184870Syongari bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 2396184870Syongari BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2397184870Syongari CSR_WRITE_1(sc, ALE_RXF0_PAGE0 + sc->ale_cdata.ale_rx_curp, 2398184870Syongari RXF_VALID); 2399184870Syongari /* Switch to alternate Rx page. */ 2400184870Syongari sc->ale_cdata.ale_rx_curp ^= 1; 2401184870Syongari rx_page = *page = 2402184870Syongari &sc->ale_cdata.ale_rx_page[sc->ale_cdata.ale_rx_curp]; 2403184870Syongari /* Page flipped, sync CMB and Rx page. */ 2404184870Syongari bus_dmamap_sync(rx_page->page_tag, rx_page->page_map, 2405184870Syongari BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2406184870Syongari bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 2407184870Syongari BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2408184870Syongari /* Sync completed, cache updated producer index. */ 2409184870Syongari *prod = *rx_page->cmb_addr; 2410184870Syongari } 2411184870Syongari} 2412184870Syongari 2413184870Syongari 2414184870Syongari/* 2415184870Syongari * It seems that AR81xx controller can compute partial checksum. 2416184870Syongari * The partial checksum value can be used to accelerate checksum 2417184870Syongari * computation for fragmented TCP/UDP packets. Upper network stack 2418184870Syongari * already takes advantage of the partial checksum value in IP 2419184870Syongari * reassembly stage. But I'm not sure the correctness of the 2420184870Syongari * partial hardware checksum assistance due to lack of data sheet. 2421184870Syongari * In addition, the Rx feature of controller that requires copying 2422184870Syongari * for every frames effectively nullifies one of most nice offload 2423184870Syongari * capability of controller. 2424184870Syongari */ 2425184870Syongaristatic void 2426184870Syongariale_rxcsum(struct ale_softc *sc, struct mbuf *m, uint32_t status) 2427184870Syongari{ 2428184870Syongari struct ifnet *ifp; 2429184870Syongari struct ip *ip; 2430184870Syongari char *p; 2431184870Syongari 2432184870Syongari ifp = sc->ale_ifp; 2433184870Syongari m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 2434184870Syongari if ((status & ALE_RD_IPCSUM_NOK) == 0) 2435184870Syongari m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 2436184870Syongari 2437184870Syongari if ((sc->ale_flags & ALE_FLAG_RXCSUM_BUG) == 0) { 2438184870Syongari if (((status & ALE_RD_IPV4_FRAG) == 0) && 2439184870Syongari ((status & (ALE_RD_TCP | ALE_RD_UDP)) != 0) && 2440184870Syongari ((status & ALE_RD_TCP_UDPCSUM_NOK) == 0)) { 2441184870Syongari m->m_pkthdr.csum_flags |= 2442184870Syongari CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 2443184870Syongari m->m_pkthdr.csum_data = 0xffff; 2444184870Syongari } 2445184870Syongari } else { 2446184870Syongari if ((status & (ALE_RD_TCP | ALE_RD_UDP)) != 0 && 2447184870Syongari (status & ALE_RD_TCP_UDPCSUM_NOK) == 0) { 2448184870Syongari p = mtod(m, char *); 2449184870Syongari p += ETHER_HDR_LEN; 2450184870Syongari if ((status & ALE_RD_802_3) != 0) 2451184870Syongari p += LLC_SNAPFRAMELEN; 2452184870Syongari if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0 && 2453184870Syongari (status & ALE_RD_VLAN) != 0) 2454184870Syongari p += ETHER_VLAN_ENCAP_LEN; 2455184870Syongari ip = (struct ip *)p; 2456184870Syongari if (ip->ip_off != 0 && (status & ALE_RD_IPV4_DF) == 0) 2457184870Syongari return; 2458184870Syongari m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 2459184870Syongari CSUM_PSEUDO_HDR; 2460184870Syongari m->m_pkthdr.csum_data = 0xffff; 2461184870Syongari } 2462184870Syongari } 2463184870Syongari /* 2464184870Syongari * Don't mark bad checksum for TCP/UDP frames 2465184870Syongari * as fragmented frames may always have set 2466184870Syongari * bad checksummed bit of frame status. 2467184870Syongari */ 2468184870Syongari} 2469184870Syongari 2470184870Syongari/* Process received frames. */ 2471184870Syongaristatic int 2472184870Syongariale_rxeof(struct ale_softc *sc, int count) 2473184870Syongari{ 2474184870Syongari struct ale_rx_page *rx_page; 2475184870Syongari struct rx_rs *rs; 2476184870Syongari struct ifnet *ifp; 2477184870Syongari struct mbuf *m; 2478184870Syongari uint32_t length, prod, seqno, status, vtags; 2479184870Syongari int prog; 2480184870Syongari 2481184870Syongari ifp = sc->ale_ifp; 2482184870Syongari rx_page = &sc->ale_cdata.ale_rx_page[sc->ale_cdata.ale_rx_curp]; 2483184870Syongari bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 2484184870Syongari BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2485184870Syongari bus_dmamap_sync(rx_page->page_tag, rx_page->page_map, 2486184870Syongari BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2487184870Syongari /* 2488184870Syongari * Don't directly access producer index as hardware may 2489184870Syongari * update it while Rx handler is in progress. It would 2490184870Syongari * be even better if there is a way to let hardware 2491184870Syongari * know how far driver processed its received frames. 2492184870Syongari * Alternatively, hardware could provide a way to disable 2493184870Syongari * CMB updates until driver acknowledges the end of CMB 2494184870Syongari * access. 2495184870Syongari */ 2496184870Syongari prod = *rx_page->cmb_addr; 2497184870Syongari for (prog = 0; prog < count; prog++) { 2498184870Syongari if (rx_page->cons >= prod) 2499184870Syongari break; 2500184870Syongari rs = (struct rx_rs *)(rx_page->page_addr + rx_page->cons); 2501184870Syongari seqno = ALE_RX_SEQNO(le32toh(rs->seqno)); 2502184870Syongari if (sc->ale_cdata.ale_rx_seqno != seqno) { 2503184870Syongari /* 2504184870Syongari * Normally I believe this should not happen unless 2505184870Syongari * severe driver bug or corrupted memory. However 2506184870Syongari * it seems to happen under certain conditions which 2507184870Syongari * is triggered by abrupt Rx events such as initiation 2508184870Syongari * of bulk transfer of remote host. It's not easy to 2509184870Syongari * reproduce this and I doubt it could be related 2510184870Syongari * with FIFO overflow of hardware or activity of Tx 2511184870Syongari * CMB updates. I also remember similar behaviour 2512184870Syongari * seen on RealTek 8139 which uses resembling Rx 2513184870Syongari * scheme. 2514184870Syongari */ 2515184870Syongari if (bootverbose) 2516184870Syongari device_printf(sc->ale_dev, 2517184870Syongari "garbled seq: %u, expected: %u -- " 2518184870Syongari "resetting!\n", seqno, 2519184870Syongari sc->ale_cdata.ale_rx_seqno); 2520184870Syongari return (EIO); 2521184870Syongari } 2522184870Syongari /* Frame received. */ 2523184870Syongari sc->ale_cdata.ale_rx_seqno++; 2524184870Syongari length = ALE_RX_BYTES(le32toh(rs->length)); 2525184870Syongari status = le32toh(rs->flags); 2526184870Syongari if ((status & ALE_RD_ERROR) != 0) { 2527184870Syongari /* 2528184870Syongari * We want to pass the following frames to upper 2529184870Syongari * layer regardless of error status of Rx return 2530184870Syongari * status. 2531184870Syongari * 2532184870Syongari * o IP/TCP/UDP checksum is bad. 2533184870Syongari * o frame length and protocol specific length 2534184870Syongari * does not match. 2535184870Syongari */ 2536184870Syongari if ((status & (ALE_RD_CRC | ALE_RD_CODE | 2537184870Syongari ALE_RD_DRIBBLE | ALE_RD_RUNT | ALE_RD_OFLOW | 2538184870Syongari ALE_RD_TRUNC)) != 0) { 2539184870Syongari ale_rx_update_page(sc, &rx_page, length, &prod); 2540184870Syongari continue; 2541184870Syongari } 2542184870Syongari } 2543184870Syongari /* 2544184870Syongari * m_devget(9) is major bottle-neck of ale(4)(It comes 2545184870Syongari * from hardware limitation). For jumbo frames we could 2546184870Syongari * get a slightly better performance if driver use 2547184870Syongari * m_getjcl(9) with proper buffer size argument. However 2548184870Syongari * that would make code more complicated and I don't 2549184870Syongari * think users would expect good Rx performance numbers 2550184870Syongari * on these low-end consumer ethernet controller. 2551184870Syongari */ 2552184870Syongari m = m_devget((char *)(rs + 1), length - ETHER_CRC_LEN, 2553184870Syongari ETHER_ALIGN, ifp, NULL); 2554184870Syongari if (m == NULL) { 2555184870Syongari ifp->if_iqdrops++; 2556184870Syongari ale_rx_update_page(sc, &rx_page, length, &prod); 2557184870Syongari continue; 2558184870Syongari } 2559184870Syongari if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 2560184870Syongari (status & ALE_RD_IPV4) != 0) 2561184870Syongari ale_rxcsum(sc, m, status); 2562184870Syongari if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 2563184870Syongari (status & ALE_RD_VLAN) != 0) { 2564184870Syongari vtags = ALE_RX_VLAN(le32toh(rs->vtags)); 2565184870Syongari m->m_pkthdr.ether_vtag = ALE_RX_VLAN_TAG(vtags); 2566184870Syongari m->m_flags |= M_VLANTAG; 2567184870Syongari } 2568184870Syongari 2569184870Syongari /* Pass it to upper layer. */ 2570217542Sjhb ALE_UNLOCK(sc); 2571184870Syongari (*ifp->if_input)(ifp, m); 2572217542Sjhb ALE_LOCK(sc); 2573184870Syongari 2574184870Syongari ale_rx_update_page(sc, &rx_page, length, &prod); 2575184870Syongari } 2576184870Syongari 2577184870Syongari return (count > 0 ? 0 : EAGAIN); 2578184870Syongari} 2579184870Syongari 2580184870Syongaristatic void 2581184870Syongariale_tick(void *arg) 2582184870Syongari{ 2583184870Syongari struct ale_softc *sc; 2584184870Syongari struct mii_data *mii; 2585184870Syongari 2586184870Syongari sc = (struct ale_softc *)arg; 2587184870Syongari 2588184870Syongari ALE_LOCK_ASSERT(sc); 2589184870Syongari 2590184870Syongari mii = device_get_softc(sc->ale_miibus); 2591184870Syongari mii_tick(mii); 2592184870Syongari ale_stats_update(sc); 2593184870Syongari /* 2594184870Syongari * Reclaim Tx buffers that have been transferred. It's not 2595184870Syongari * needed here but it would release allocated mbuf chains 2596184870Syongari * faster and limit the maximum delay to a hz. 2597184870Syongari */ 2598184870Syongari ale_txeof(sc); 2599184870Syongari ale_watchdog(sc); 2600184870Syongari callout_reset(&sc->ale_tick_ch, hz, ale_tick, sc); 2601184870Syongari} 2602184870Syongari 2603184870Syongaristatic void 2604184870Syongariale_reset(struct ale_softc *sc) 2605184870Syongari{ 2606184870Syongari uint32_t reg; 2607184870Syongari int i; 2608184870Syongari 2609184870Syongari /* Initialize PCIe module. From Linux. */ 2610184870Syongari CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000); 2611184870Syongari 2612184870Syongari CSR_WRITE_4(sc, ALE_MASTER_CFG, MASTER_RESET); 2613184870Syongari for (i = ALE_RESET_TIMEOUT; i > 0; i--) { 2614184870Syongari DELAY(10); 2615184870Syongari if ((CSR_READ_4(sc, ALE_MASTER_CFG) & MASTER_RESET) == 0) 2616184870Syongari break; 2617184870Syongari } 2618184870Syongari if (i == 0) 2619184870Syongari device_printf(sc->ale_dev, "master reset timeout!\n"); 2620184870Syongari 2621184870Syongari for (i = ALE_RESET_TIMEOUT; i > 0; i--) { 2622184870Syongari if ((reg = CSR_READ_4(sc, ALE_IDLE_STATUS)) == 0) 2623184870Syongari break; 2624184870Syongari DELAY(10); 2625184870Syongari } 2626184870Syongari 2627184870Syongari if (i == 0) 2628184870Syongari device_printf(sc->ale_dev, "reset timeout(0x%08x)!\n", reg); 2629184870Syongari} 2630184870Syongari 2631184870Syongaristatic void 2632184870Syongariale_init(void *xsc) 2633184870Syongari{ 2634184870Syongari struct ale_softc *sc; 2635184870Syongari 2636184870Syongari sc = (struct ale_softc *)xsc; 2637184870Syongari ALE_LOCK(sc); 2638184870Syongari ale_init_locked(sc); 2639184870Syongari ALE_UNLOCK(sc); 2640184870Syongari} 2641184870Syongari 2642184870Syongaristatic void 2643184870Syongariale_init_locked(struct ale_softc *sc) 2644184870Syongari{ 2645184870Syongari struct ifnet *ifp; 2646184870Syongari struct mii_data *mii; 2647184870Syongari uint8_t eaddr[ETHER_ADDR_LEN]; 2648184870Syongari bus_addr_t paddr; 2649184870Syongari uint32_t reg, rxf_hi, rxf_lo; 2650184870Syongari 2651184870Syongari ALE_LOCK_ASSERT(sc); 2652184870Syongari 2653184870Syongari ifp = sc->ale_ifp; 2654184870Syongari mii = device_get_softc(sc->ale_miibus); 2655184870Syongari 2656184870Syongari if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2657184870Syongari return; 2658184870Syongari /* 2659184870Syongari * Cancel any pending I/O. 2660184870Syongari */ 2661184870Syongari ale_stop(sc); 2662184870Syongari /* 2663184870Syongari * Reset the chip to a known state. 2664184870Syongari */ 2665184870Syongari ale_reset(sc); 2666184870Syongari /* Initialize Tx descriptors, DMA memory blocks. */ 2667184870Syongari ale_init_rx_pages(sc); 2668184870Syongari ale_init_tx_ring(sc); 2669184870Syongari 2670184870Syongari /* Reprogram the station address. */ 2671184870Syongari bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 2672184870Syongari CSR_WRITE_4(sc, ALE_PAR0, 2673184870Syongari eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]); 2674184870Syongari CSR_WRITE_4(sc, ALE_PAR1, eaddr[0] << 8 | eaddr[1]); 2675184870Syongari /* 2676184870Syongari * Clear WOL status and disable all WOL feature as WOL 2677184870Syongari * would interfere Rx operation under normal environments. 2678184870Syongari */ 2679184870Syongari CSR_READ_4(sc, ALE_WOL_CFG); 2680184870Syongari CSR_WRITE_4(sc, ALE_WOL_CFG, 0); 2681184870Syongari /* 2682184870Syongari * Set Tx descriptor/RXF0/CMB base addresses. They share 2683184870Syongari * the same high address part of DMAable region. 2684184870Syongari */ 2685184870Syongari paddr = sc->ale_cdata.ale_tx_ring_paddr; 2686184870Syongari CSR_WRITE_4(sc, ALE_TPD_ADDR_HI, ALE_ADDR_HI(paddr)); 2687184870Syongari CSR_WRITE_4(sc, ALE_TPD_ADDR_LO, ALE_ADDR_LO(paddr)); 2688184870Syongari CSR_WRITE_4(sc, ALE_TPD_CNT, 2689184870Syongari (ALE_TX_RING_CNT << TPD_CNT_SHIFT) & TPD_CNT_MASK); 2690184870Syongari /* Set Rx page base address, note we use single queue. */ 2691184870Syongari paddr = sc->ale_cdata.ale_rx_page[0].page_paddr; 2692184870Syongari CSR_WRITE_4(sc, ALE_RXF0_PAGE0_ADDR_LO, ALE_ADDR_LO(paddr)); 2693184870Syongari paddr = sc->ale_cdata.ale_rx_page[1].page_paddr; 2694184870Syongari CSR_WRITE_4(sc, ALE_RXF0_PAGE1_ADDR_LO, ALE_ADDR_LO(paddr)); 2695184870Syongari /* Set Tx/Rx CMB addresses. */ 2696184870Syongari paddr = sc->ale_cdata.ale_tx_cmb_paddr; 2697184870Syongari CSR_WRITE_4(sc, ALE_TX_CMB_ADDR_LO, ALE_ADDR_LO(paddr)); 2698184870Syongari paddr = sc->ale_cdata.ale_rx_page[0].cmb_paddr; 2699184870Syongari CSR_WRITE_4(sc, ALE_RXF0_CMB0_ADDR_LO, ALE_ADDR_LO(paddr)); 2700184870Syongari paddr = sc->ale_cdata.ale_rx_page[1].cmb_paddr; 2701184870Syongari CSR_WRITE_4(sc, ALE_RXF0_CMB1_ADDR_LO, ALE_ADDR_LO(paddr)); 2702184870Syongari /* Mark RXF0 is valid. */ 2703184870Syongari CSR_WRITE_1(sc, ALE_RXF0_PAGE0, RXF_VALID); 2704184870Syongari CSR_WRITE_1(sc, ALE_RXF0_PAGE1, RXF_VALID); 2705184870Syongari /* 2706184870Syongari * No need to initialize RFX1/RXF2/RXF3. We don't use 2707184870Syongari * multi-queue yet. 2708184870Syongari */ 2709184870Syongari 2710184870Syongari /* Set Rx page size, excluding guard frame size. */ 2711184870Syongari CSR_WRITE_4(sc, ALE_RXF_PAGE_SIZE, ALE_RX_PAGE_SZ); 2712184870Syongari /* Tell hardware that we're ready to load DMA blocks. */ 2713184870Syongari CSR_WRITE_4(sc, ALE_DMA_BLOCK, DMA_BLOCK_LOAD); 2714184870Syongari 2715184870Syongari /* Set Rx/Tx interrupt trigger threshold. */ 2716184870Syongari CSR_WRITE_4(sc, ALE_INT_TRIG_THRESH, (1 << INT_TRIG_RX_THRESH_SHIFT) | 2717184870Syongari (4 << INT_TRIG_TX_THRESH_SHIFT)); 2718184870Syongari /* 2719184870Syongari * XXX 2720184870Syongari * Set interrupt trigger timer, its purpose and relation 2721184870Syongari * with interrupt moderation mechanism is not clear yet. 2722184870Syongari */ 2723184870Syongari CSR_WRITE_4(sc, ALE_INT_TRIG_TIMER, 2724184870Syongari ((ALE_USECS(10) << INT_TRIG_RX_TIMER_SHIFT) | 2725184870Syongari (ALE_USECS(1000) << INT_TRIG_TX_TIMER_SHIFT))); 2726184870Syongari 2727184870Syongari /* Configure interrupt moderation timer. */ 2728184870Syongari reg = ALE_USECS(sc->ale_int_rx_mod) << IM_TIMER_RX_SHIFT; 2729184870Syongari reg |= ALE_USECS(sc->ale_int_tx_mod) << IM_TIMER_TX_SHIFT; 2730184870Syongari CSR_WRITE_4(sc, ALE_IM_TIMER, reg); 2731184870Syongari reg = CSR_READ_4(sc, ALE_MASTER_CFG); 2732184870Syongari reg &= ~(MASTER_CHIP_REV_MASK | MASTER_CHIP_ID_MASK); 2733184870Syongari reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB); 2734184870Syongari if (ALE_USECS(sc->ale_int_rx_mod) != 0) 2735184870Syongari reg |= MASTER_IM_RX_TIMER_ENB; 2736184870Syongari if (ALE_USECS(sc->ale_int_tx_mod) != 0) 2737184870Syongari reg |= MASTER_IM_TX_TIMER_ENB; 2738184870Syongari CSR_WRITE_4(sc, ALE_MASTER_CFG, reg); 2739184870Syongari CSR_WRITE_2(sc, ALE_INTR_CLR_TIMER, ALE_USECS(1000)); 2740184870Syongari 2741184870Syongari /* Set Maximum frame size of controller. */ 2742184870Syongari if (ifp->if_mtu < ETHERMTU) 2743184870Syongari sc->ale_max_frame_size = ETHERMTU; 2744184870Syongari else 2745184870Syongari sc->ale_max_frame_size = ifp->if_mtu; 2746184870Syongari sc->ale_max_frame_size += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + 2747184870Syongari ETHER_CRC_LEN; 2748184870Syongari CSR_WRITE_4(sc, ALE_FRAME_SIZE, sc->ale_max_frame_size); 2749184870Syongari /* Configure IPG/IFG parameters. */ 2750184870Syongari CSR_WRITE_4(sc, ALE_IPG_IFG_CFG, 2751184870Syongari ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK) | 2752184870Syongari ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) | 2753184870Syongari ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) | 2754184870Syongari ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK)); 2755184870Syongari /* Set parameters for half-duplex media. */ 2756184870Syongari CSR_WRITE_4(sc, ALE_HDPX_CFG, 2757184870Syongari ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) & 2758184870Syongari HDPX_CFG_LCOL_MASK) | 2759184870Syongari ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) & 2760184870Syongari HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN | 2761184870Syongari ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) & 2762184870Syongari HDPX_CFG_ABEBT_MASK) | 2763184870Syongari ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) & 2764184870Syongari HDPX_CFG_JAMIPG_MASK)); 2765184870Syongari 2766184870Syongari /* Configure Tx jumbo frame parameters. */ 2767184870Syongari if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) { 2768184870Syongari if (ifp->if_mtu < ETHERMTU) 2769184870Syongari reg = sc->ale_max_frame_size; 2770184870Syongari else if (ifp->if_mtu < 6 * 1024) 2771184870Syongari reg = (sc->ale_max_frame_size * 2) / 3; 2772184870Syongari else 2773184870Syongari reg = sc->ale_max_frame_size / 2; 2774184870Syongari CSR_WRITE_4(sc, ALE_TX_JUMBO_THRESH, 2775184870Syongari roundup(reg, TX_JUMBO_THRESH_UNIT) >> 2776184870Syongari TX_JUMBO_THRESH_UNIT_SHIFT); 2777184870Syongari } 2778184870Syongari /* Configure TxQ. */ 2779185577Syongari reg = (128 << (sc->ale_dma_rd_burst >> DMA_CFG_RD_BURST_SHIFT)) 2780185577Syongari << TXQ_CFG_TX_FIFO_BURST_SHIFT; 2781184870Syongari reg |= (TXQ_CFG_TPD_BURST_DEFAULT << TXQ_CFG_TPD_BURST_SHIFT) & 2782184870Syongari TXQ_CFG_TPD_BURST_MASK; 2783184870Syongari CSR_WRITE_4(sc, ALE_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE | TXQ_CFG_ENB); 2784184870Syongari 2785184870Syongari /* Configure Rx jumbo frame & flow control parameters. */ 2786184870Syongari if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) { 2787184870Syongari reg = roundup(sc->ale_max_frame_size, RX_JUMBO_THRESH_UNIT); 2788184870Syongari CSR_WRITE_4(sc, ALE_RX_JUMBO_THRESH, 2789184870Syongari (((reg >> RX_JUMBO_THRESH_UNIT_SHIFT) << 2790184870Syongari RX_JUMBO_THRESH_MASK_SHIFT) & RX_JUMBO_THRESH_MASK) | 2791184870Syongari ((RX_JUMBO_LKAH_DEFAULT << RX_JUMBO_LKAH_SHIFT) & 2792184870Syongari RX_JUMBO_LKAH_MASK)); 2793184870Syongari reg = CSR_READ_4(sc, ALE_SRAM_RX_FIFO_LEN); 2794184870Syongari rxf_hi = (reg * 7) / 10; 2795184870Syongari rxf_lo = (reg * 3)/ 10; 2796184870Syongari CSR_WRITE_4(sc, ALE_RX_FIFO_PAUSE_THRESH, 2797184870Syongari ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) & 2798184870Syongari RX_FIFO_PAUSE_THRESH_LO_MASK) | 2799184870Syongari ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) & 2800233888Smarius RX_FIFO_PAUSE_THRESH_HI_MASK)); 2801184870Syongari } 2802184870Syongari 2803184870Syongari /* Disable RSS. */ 2804184870Syongari CSR_WRITE_4(sc, ALE_RSS_IDT_TABLE0, 0); 2805184870Syongari CSR_WRITE_4(sc, ALE_RSS_CPU, 0); 2806184870Syongari 2807184870Syongari /* Configure RxQ. */ 2808184870Syongari CSR_WRITE_4(sc, ALE_RXQ_CFG, 2809184870Syongari RXQ_CFG_ALIGN_32 | RXQ_CFG_CUT_THROUGH_ENB | RXQ_CFG_ENB); 2810184870Syongari 2811184870Syongari /* Configure DMA parameters. */ 2812184870Syongari reg = 0; 2813184870Syongari if ((sc->ale_flags & ALE_FLAG_TXCMB_BUG) == 0) 2814184870Syongari reg |= DMA_CFG_TXCMB_ENB; 2815184870Syongari CSR_WRITE_4(sc, ALE_DMA_CFG, 2816184870Syongari DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI | DMA_CFG_RCB_64 | 2817184870Syongari sc->ale_dma_rd_burst | reg | 2818184870Syongari sc->ale_dma_wr_burst | DMA_CFG_RXCMB_ENB | 2819184870Syongari ((DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) & 2820184870Syongari DMA_CFG_RD_DELAY_CNT_MASK) | 2821184870Syongari ((DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) & 2822184870Syongari DMA_CFG_WR_DELAY_CNT_MASK)); 2823184870Syongari 2824184870Syongari /* 2825184870Syongari * Hardware can be configured to issue SMB interrupt based 2826184870Syongari * on programmed interval. Since there is a callout that is 2827184870Syongari * invoked for every hz in driver we use that instead of 2828184870Syongari * relying on periodic SMB interrupt. 2829184870Syongari */ 2830184870Syongari CSR_WRITE_4(sc, ALE_SMB_STAT_TIMER, ALE_USECS(0)); 2831184870Syongari /* Clear MAC statistics. */ 2832184870Syongari ale_stats_clear(sc); 2833184870Syongari 2834184870Syongari /* 2835184870Syongari * Configure Tx/Rx MACs. 2836184870Syongari * - Auto-padding for short frames. 2837184870Syongari * - Enable CRC generation. 2838184870Syongari * Actual reconfiguration of MAC for resolved speed/duplex 2839184870Syongari * is followed after detection of link establishment. 2840184870Syongari * AR81xx always does checksum computation regardless of 2841184870Syongari * MAC_CFG_RXCSUM_ENB bit. In fact, setting the bit will 2842184870Syongari * cause Rx handling issue for fragmented IP datagrams due 2843184870Syongari * to silicon bug. 2844184870Syongari */ 2845184870Syongari reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX | 2846184870Syongari ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) & 2847184870Syongari MAC_CFG_PREAMBLE_MASK); 2848184870Syongari if ((sc->ale_flags & ALE_FLAG_FASTETHER) != 0) 2849184870Syongari reg |= MAC_CFG_SPEED_10_100; 2850184870Syongari else 2851184870Syongari reg |= MAC_CFG_SPEED_1000; 2852184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 2853184870Syongari 2854184870Syongari /* Set up the receive filter. */ 2855184870Syongari ale_rxfilter(sc); 2856184870Syongari ale_rxvlan(sc); 2857184870Syongari 2858184870Syongari /* Acknowledge all pending interrupts and clear it. */ 2859184870Syongari CSR_WRITE_4(sc, ALE_INTR_MASK, ALE_INTRS); 2860184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF); 2861184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, 0); 2862184870Syongari 2863233688Syongari ifp->if_drv_flags |= IFF_DRV_RUNNING; 2864233688Syongari ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2865233688Syongari 2866184870Syongari sc->ale_flags &= ~ALE_FLAG_LINK; 2867184870Syongari /* Switch to the current media. */ 2868184870Syongari mii_mediachg(mii); 2869184870Syongari 2870184870Syongari callout_reset(&sc->ale_tick_ch, hz, ale_tick, sc); 2871184870Syongari} 2872184870Syongari 2873184870Syongaristatic void 2874184870Syongariale_stop(struct ale_softc *sc) 2875184870Syongari{ 2876184870Syongari struct ifnet *ifp; 2877184870Syongari struct ale_txdesc *txd; 2878184870Syongari uint32_t reg; 2879184870Syongari int i; 2880184870Syongari 2881184870Syongari ALE_LOCK_ASSERT(sc); 2882184870Syongari /* 2883184870Syongari * Mark the interface down and cancel the watchdog timer. 2884184870Syongari */ 2885184870Syongari ifp = sc->ale_ifp; 2886184870Syongari ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2887184870Syongari sc->ale_flags &= ~ALE_FLAG_LINK; 2888184870Syongari callout_stop(&sc->ale_tick_ch); 2889184870Syongari sc->ale_watchdog_timer = 0; 2890184870Syongari ale_stats_update(sc); 2891184870Syongari /* Disable interrupts. */ 2892184870Syongari CSR_WRITE_4(sc, ALE_INTR_MASK, 0); 2893184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF); 2894184870Syongari /* Disable queue processing and DMA. */ 2895184870Syongari reg = CSR_READ_4(sc, ALE_TXQ_CFG); 2896184870Syongari reg &= ~TXQ_CFG_ENB; 2897184870Syongari CSR_WRITE_4(sc, ALE_TXQ_CFG, reg); 2898184870Syongari reg = CSR_READ_4(sc, ALE_RXQ_CFG); 2899184870Syongari reg &= ~RXQ_CFG_ENB; 2900184870Syongari CSR_WRITE_4(sc, ALE_RXQ_CFG, reg); 2901184870Syongari reg = CSR_READ_4(sc, ALE_DMA_CFG); 2902184870Syongari reg &= ~(DMA_CFG_TXCMB_ENB | DMA_CFG_RXCMB_ENB); 2903184870Syongari CSR_WRITE_4(sc, ALE_DMA_CFG, reg); 2904184870Syongari DELAY(1000); 2905184870Syongari /* Stop Rx/Tx MACs. */ 2906184870Syongari ale_stop_mac(sc); 2907184870Syongari /* Disable interrupts which might be touched in taskq handler. */ 2908184870Syongari CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF); 2909184870Syongari 2910184870Syongari /* 2911184870Syongari * Free TX mbufs still in the queues. 2912184870Syongari */ 2913184870Syongari for (i = 0; i < ALE_TX_RING_CNT; i++) { 2914184870Syongari txd = &sc->ale_cdata.ale_txdesc[i]; 2915184870Syongari if (txd->tx_m != NULL) { 2916184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, 2917184870Syongari txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2918184870Syongari bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, 2919184870Syongari txd->tx_dmamap); 2920184870Syongari m_freem(txd->tx_m); 2921184870Syongari txd->tx_m = NULL; 2922184870Syongari } 2923184870Syongari } 2924184870Syongari} 2925184870Syongari 2926184870Syongaristatic void 2927184870Syongariale_stop_mac(struct ale_softc *sc) 2928184870Syongari{ 2929184870Syongari uint32_t reg; 2930184870Syongari int i; 2931184870Syongari 2932184870Syongari ALE_LOCK_ASSERT(sc); 2933184870Syongari 2934184870Syongari reg = CSR_READ_4(sc, ALE_MAC_CFG); 2935184870Syongari if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) { 2936244341Syongari reg &= ~(MAC_CFG_TX_ENB | MAC_CFG_RX_ENB); 2937184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 2938184870Syongari } 2939184870Syongari 2940184870Syongari for (i = ALE_TIMEOUT; i > 0; i--) { 2941184870Syongari reg = CSR_READ_4(sc, ALE_IDLE_STATUS); 2942184870Syongari if (reg == 0) 2943184870Syongari break; 2944184870Syongari DELAY(10); 2945184870Syongari } 2946184870Syongari if (i == 0) 2947184870Syongari device_printf(sc->ale_dev, 2948184870Syongari "could not disable Tx/Rx MAC(0x%08x)!\n", reg); 2949184870Syongari} 2950184870Syongari 2951184870Syongaristatic void 2952184870Syongariale_init_tx_ring(struct ale_softc *sc) 2953184870Syongari{ 2954184870Syongari struct ale_txdesc *txd; 2955184870Syongari int i; 2956184870Syongari 2957184870Syongari ALE_LOCK_ASSERT(sc); 2958184870Syongari 2959184870Syongari sc->ale_cdata.ale_tx_prod = 0; 2960184870Syongari sc->ale_cdata.ale_tx_cons = 0; 2961184870Syongari sc->ale_cdata.ale_tx_cnt = 0; 2962184870Syongari 2963184870Syongari bzero(sc->ale_cdata.ale_tx_ring, ALE_TX_RING_SZ); 2964184870Syongari bzero(sc->ale_cdata.ale_tx_cmb, ALE_TX_CMB_SZ); 2965184870Syongari for (i = 0; i < ALE_TX_RING_CNT; i++) { 2966184870Syongari txd = &sc->ale_cdata.ale_txdesc[i]; 2967184870Syongari txd->tx_m = NULL; 2968184870Syongari } 2969184870Syongari *sc->ale_cdata.ale_tx_cmb = 0; 2970184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_cmb_tag, 2971184870Syongari sc->ale_cdata.ale_tx_cmb_map, 2972184870Syongari BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2973184870Syongari bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag, 2974184870Syongari sc->ale_cdata.ale_tx_ring_map, 2975184870Syongari BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2976184870Syongari} 2977184870Syongari 2978184870Syongaristatic void 2979184870Syongariale_init_rx_pages(struct ale_softc *sc) 2980184870Syongari{ 2981184870Syongari struct ale_rx_page *rx_page; 2982184870Syongari int i; 2983184870Syongari 2984184870Syongari ALE_LOCK_ASSERT(sc); 2985184870Syongari 2986216438Syongari sc->ale_morework = 0; 2987184870Syongari sc->ale_cdata.ale_rx_seqno = 0; 2988184870Syongari sc->ale_cdata.ale_rx_curp = 0; 2989184870Syongari 2990184870Syongari for (i = 0; i < ALE_RX_PAGES; i++) { 2991184870Syongari rx_page = &sc->ale_cdata.ale_rx_page[i]; 2992184870Syongari bzero(rx_page->page_addr, sc->ale_pagesize); 2993184870Syongari bzero(rx_page->cmb_addr, ALE_RX_CMB_SZ); 2994184870Syongari rx_page->cons = 0; 2995184870Syongari *rx_page->cmb_addr = 0; 2996184870Syongari bus_dmamap_sync(rx_page->page_tag, rx_page->page_map, 2997184870Syongari BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2998184870Syongari bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 2999184870Syongari BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3000184870Syongari } 3001184870Syongari} 3002184870Syongari 3003184870Syongaristatic void 3004184870Syongariale_rxvlan(struct ale_softc *sc) 3005184870Syongari{ 3006184870Syongari struct ifnet *ifp; 3007184870Syongari uint32_t reg; 3008184870Syongari 3009184870Syongari ALE_LOCK_ASSERT(sc); 3010184870Syongari 3011184870Syongari ifp = sc->ale_ifp; 3012184870Syongari reg = CSR_READ_4(sc, ALE_MAC_CFG); 3013184870Syongari reg &= ~MAC_CFG_VLAN_TAG_STRIP; 3014184870Syongari if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 3015184870Syongari reg |= MAC_CFG_VLAN_TAG_STRIP; 3016184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 3017184870Syongari} 3018184870Syongari 3019184870Syongaristatic void 3020184870Syongariale_rxfilter(struct ale_softc *sc) 3021184870Syongari{ 3022184870Syongari struct ifnet *ifp; 3023184870Syongari struct ifmultiaddr *ifma; 3024184870Syongari uint32_t crc; 3025184870Syongari uint32_t mchash[2]; 3026184870Syongari uint32_t rxcfg; 3027184870Syongari 3028184870Syongari ALE_LOCK_ASSERT(sc); 3029184870Syongari 3030184870Syongari ifp = sc->ale_ifp; 3031184870Syongari 3032184870Syongari rxcfg = CSR_READ_4(sc, ALE_MAC_CFG); 3033184870Syongari rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC); 3034184870Syongari if ((ifp->if_flags & IFF_BROADCAST) != 0) 3035184870Syongari rxcfg |= MAC_CFG_BCAST; 3036184870Syongari if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 3037184870Syongari if ((ifp->if_flags & IFF_PROMISC) != 0) 3038184870Syongari rxcfg |= MAC_CFG_PROMISC; 3039184870Syongari if ((ifp->if_flags & IFF_ALLMULTI) != 0) 3040184870Syongari rxcfg |= MAC_CFG_ALLMULTI; 3041184870Syongari CSR_WRITE_4(sc, ALE_MAR0, 0xFFFFFFFF); 3042184870Syongari CSR_WRITE_4(sc, ALE_MAR1, 0xFFFFFFFF); 3043184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, rxcfg); 3044184870Syongari return; 3045184870Syongari } 3046184870Syongari 3047184870Syongari /* Program new filter. */ 3048184870Syongari bzero(mchash, sizeof(mchash)); 3049184870Syongari 3050195049Srwatson if_maddr_rlock(ifp); 3051184870Syongari TAILQ_FOREACH(ifma, &sc->ale_ifp->if_multiaddrs, ifma_link) { 3052184870Syongari if (ifma->ifma_addr->sa_family != AF_LINK) 3053184870Syongari continue; 3054197627Syongari crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 3055184870Syongari ifma->ifma_addr), ETHER_ADDR_LEN); 3056184870Syongari mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 3057184870Syongari } 3058195049Srwatson if_maddr_runlock(ifp); 3059184870Syongari 3060184870Syongari CSR_WRITE_4(sc, ALE_MAR0, mchash[0]); 3061184870Syongari CSR_WRITE_4(sc, ALE_MAR1, mchash[1]); 3062184870Syongari CSR_WRITE_4(sc, ALE_MAC_CFG, rxcfg); 3063184870Syongari} 3064184870Syongari 3065184870Syongaristatic int 3066184870Syongarisysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 3067184870Syongari{ 3068184870Syongari int error, value; 3069184870Syongari 3070184870Syongari if (arg1 == NULL) 3071184870Syongari return (EINVAL); 3072184870Syongari value = *(int *)arg1; 3073184870Syongari error = sysctl_handle_int(oidp, &value, 0, req); 3074184870Syongari if (error || req->newptr == NULL) 3075184870Syongari return (error); 3076184870Syongari if (value < low || value > high) 3077184870Syongari return (EINVAL); 3078184870Syongari *(int *)arg1 = value; 3079184870Syongari 3080184870Syongari return (0); 3081184870Syongari} 3082184870Syongari 3083184870Syongaristatic int 3084184870Syongarisysctl_hw_ale_proc_limit(SYSCTL_HANDLER_ARGS) 3085184870Syongari{ 3086184870Syongari return (sysctl_int_range(oidp, arg1, arg2, req, 3087184870Syongari ALE_PROC_MIN, ALE_PROC_MAX)); 3088184870Syongari} 3089184870Syongari 3090184870Syongaristatic int 3091184870Syongarisysctl_hw_ale_int_mod(SYSCTL_HANDLER_ARGS) 3092184870Syongari{ 3093184870Syongari 3094184870Syongari return (sysctl_int_range(oidp, arg1, arg2, req, 3095184870Syongari ALE_IM_TIMER_MIN, ALE_IM_TIMER_MAX)); 3096184870Syongari} 3097