• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6/drivers/dma/
1/*
2 * Driver for the TXx9 SoC DMA Controller
3 *
4 * Copyright (C) 2009 Atsushi Nemoto
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/dma-mapping.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/module.h>
15#include <linux/platform_device.h>
16#include <linux/slab.h>
17#include <linux/scatterlist.h>
18#include "txx9dmac.h"
19
20static struct txx9dmac_chan *to_txx9dmac_chan(struct dma_chan *chan)
21{
22	return container_of(chan, struct txx9dmac_chan, chan);
23}
24
25static struct txx9dmac_cregs __iomem *__dma_regs(const struct txx9dmac_chan *dc)
26{
27	return dc->ch_regs;
28}
29
30static struct txx9dmac_cregs32 __iomem *__dma_regs32(
31	const struct txx9dmac_chan *dc)
32{
33	return dc->ch_regs;
34}
35
36#define channel64_readq(dc, name) \
37	__raw_readq(&(__dma_regs(dc)->name))
38#define channel64_writeq(dc, name, val) \
39	__raw_writeq((val), &(__dma_regs(dc)->name))
40#define channel64_readl(dc, name) \
41	__raw_readl(&(__dma_regs(dc)->name))
42#define channel64_writel(dc, name, val) \
43	__raw_writel((val), &(__dma_regs(dc)->name))
44
45#define channel32_readl(dc, name) \
46	__raw_readl(&(__dma_regs32(dc)->name))
47#define channel32_writel(dc, name, val) \
48	__raw_writel((val), &(__dma_regs32(dc)->name))
49
50#define channel_readq(dc, name) channel64_readq(dc, name)
51#define channel_writeq(dc, name, val) channel64_writeq(dc, name, val)
52#define channel_readl(dc, name) \
53	(is_dmac64(dc) ? \
54	 channel64_readl(dc, name) : channel32_readl(dc, name))
55#define channel_writel(dc, name, val) \
56	(is_dmac64(dc) ? \
57	 channel64_writel(dc, name, val) : channel32_writel(dc, name, val))
58
59static dma_addr_t channel64_read_CHAR(const struct txx9dmac_chan *dc)
60{
61	if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
62		return channel64_readq(dc, CHAR);
63	else
64		return channel64_readl(dc, CHAR);
65}
66
67static void channel64_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
68{
69	if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
70		channel64_writeq(dc, CHAR, val);
71	else
72		channel64_writel(dc, CHAR, val);
73}
74
75static void channel64_clear_CHAR(const struct txx9dmac_chan *dc)
76{
77#if defined(CONFIG_32BIT) && !defined(CONFIG_64BIT_PHYS_ADDR)
78	channel64_writel(dc, CHAR, 0);
79	channel64_writel(dc, __pad_CHAR, 0);
80#else
81	channel64_writeq(dc, CHAR, 0);
82#endif
83}
84
85static dma_addr_t channel_read_CHAR(const struct txx9dmac_chan *dc)
86{
87	if (is_dmac64(dc))
88		return channel64_read_CHAR(dc);
89	else
90		return channel32_readl(dc, CHAR);
91}
92
93static void channel_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
94{
95	if (is_dmac64(dc))
96		channel64_write_CHAR(dc, val);
97	else
98		channel32_writel(dc, CHAR, val);
99}
100
101static struct txx9dmac_regs __iomem *__txx9dmac_regs(
102	const struct txx9dmac_dev *ddev)
103{
104	return ddev->regs;
105}
106
107static struct txx9dmac_regs32 __iomem *__txx9dmac_regs32(
108	const struct txx9dmac_dev *ddev)
109{
110	return ddev->regs;
111}
112
113#define dma64_readl(ddev, name) \
114	__raw_readl(&(__txx9dmac_regs(ddev)->name))
115#define dma64_writel(ddev, name, val) \
116	__raw_writel((val), &(__txx9dmac_regs(ddev)->name))
117
118#define dma32_readl(ddev, name) \
119	__raw_readl(&(__txx9dmac_regs32(ddev)->name))
120#define dma32_writel(ddev, name, val) \
121	__raw_writel((val), &(__txx9dmac_regs32(ddev)->name))
122
123#define dma_readl(ddev, name) \
124	(__is_dmac64(ddev) ? \
125	dma64_readl(ddev, name) : dma32_readl(ddev, name))
126#define dma_writel(ddev, name, val) \
127	(__is_dmac64(ddev) ? \
128	dma64_writel(ddev, name, val) : dma32_writel(ddev, name, val))
129
130static struct device *chan2dev(struct dma_chan *chan)
131{
132	return &chan->dev->device;
133}
134static struct device *chan2parent(struct dma_chan *chan)
135{
136	return chan->dev->device.parent;
137}
138
139static struct txx9dmac_desc *
140txd_to_txx9dmac_desc(struct dma_async_tx_descriptor *txd)
141{
142	return container_of(txd, struct txx9dmac_desc, txd);
143}
144
145static dma_addr_t desc_read_CHAR(const struct txx9dmac_chan *dc,
146				 const struct txx9dmac_desc *desc)
147{
148	return is_dmac64(dc) ? desc->hwdesc.CHAR : desc->hwdesc32.CHAR;
149}
150
151static void desc_write_CHAR(const struct txx9dmac_chan *dc,
152			    struct txx9dmac_desc *desc, dma_addr_t val)
153{
154	if (is_dmac64(dc))
155		desc->hwdesc.CHAR = val;
156	else
157		desc->hwdesc32.CHAR = val;
158}
159
160#define TXX9_DMA_MAX_COUNT	0x04000000
161
162#define TXX9_DMA_INITIAL_DESC_COUNT	64
163
164static struct txx9dmac_desc *txx9dmac_first_active(struct txx9dmac_chan *dc)
165{
166	return list_entry(dc->active_list.next,
167			  struct txx9dmac_desc, desc_node);
168}
169
170static struct txx9dmac_desc *txx9dmac_last_active(struct txx9dmac_chan *dc)
171{
172	return list_entry(dc->active_list.prev,
173			  struct txx9dmac_desc, desc_node);
174}
175
176static struct txx9dmac_desc *txx9dmac_first_queued(struct txx9dmac_chan *dc)
177{
178	return list_entry(dc->queue.next, struct txx9dmac_desc, desc_node);
179}
180
181static struct txx9dmac_desc *txx9dmac_last_child(struct txx9dmac_desc *desc)
182{
183	if (!list_empty(&desc->tx_list))
184		desc = list_entry(desc->tx_list.prev, typeof(*desc), desc_node);
185	return desc;
186}
187
188static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx);
189
190static struct txx9dmac_desc *txx9dmac_desc_alloc(struct txx9dmac_chan *dc,
191						 gfp_t flags)
192{
193	struct txx9dmac_dev *ddev = dc->ddev;
194	struct txx9dmac_desc *desc;
195
196	desc = kzalloc(sizeof(*desc), flags);
197	if (!desc)
198		return NULL;
199	INIT_LIST_HEAD(&desc->tx_list);
200	dma_async_tx_descriptor_init(&desc->txd, &dc->chan);
201	desc->txd.tx_submit = txx9dmac_tx_submit;
202	/* txd.flags will be overwritten in prep funcs */
203	desc->txd.flags = DMA_CTRL_ACK;
204	desc->txd.phys = dma_map_single(chan2parent(&dc->chan), &desc->hwdesc,
205					ddev->descsize, DMA_TO_DEVICE);
206	return desc;
207}
208
209static struct txx9dmac_desc *txx9dmac_desc_get(struct txx9dmac_chan *dc)
210{
211	struct txx9dmac_desc *desc, *_desc;
212	struct txx9dmac_desc *ret = NULL;
213	unsigned int i = 0;
214
215	spin_lock_bh(&dc->lock);
216	list_for_each_entry_safe(desc, _desc, &dc->free_list, desc_node) {
217		if (async_tx_test_ack(&desc->txd)) {
218			list_del(&desc->desc_node);
219			ret = desc;
220			break;
221		}
222		dev_dbg(chan2dev(&dc->chan), "desc %p not ACKed\n", desc);
223		i++;
224	}
225	spin_unlock_bh(&dc->lock);
226
227	dev_vdbg(chan2dev(&dc->chan), "scanned %u descriptors on freelist\n",
228		 i);
229	if (!ret) {
230		ret = txx9dmac_desc_alloc(dc, GFP_ATOMIC);
231		if (ret) {
232			spin_lock_bh(&dc->lock);
233			dc->descs_allocated++;
234			spin_unlock_bh(&dc->lock);
235		} else
236			dev_err(chan2dev(&dc->chan),
237				"not enough descriptors available\n");
238	}
239	return ret;
240}
241
242static void txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan *dc,
243				       struct txx9dmac_desc *desc)
244{
245	struct txx9dmac_dev *ddev = dc->ddev;
246	struct txx9dmac_desc *child;
247
248	list_for_each_entry(child, &desc->tx_list, desc_node)
249		dma_sync_single_for_cpu(chan2parent(&dc->chan),
250				child->txd.phys, ddev->descsize,
251				DMA_TO_DEVICE);
252	dma_sync_single_for_cpu(chan2parent(&dc->chan),
253			desc->txd.phys, ddev->descsize,
254			DMA_TO_DEVICE);
255}
256
257/*
258 * Move a descriptor, including any children, to the free list.
259 * `desc' must not be on any lists.
260 */
261static void txx9dmac_desc_put(struct txx9dmac_chan *dc,
262			      struct txx9dmac_desc *desc)
263{
264	if (desc) {
265		struct txx9dmac_desc *child;
266
267		txx9dmac_sync_desc_for_cpu(dc, desc);
268
269		spin_lock_bh(&dc->lock);
270		list_for_each_entry(child, &desc->tx_list, desc_node)
271			dev_vdbg(chan2dev(&dc->chan),
272				 "moving child desc %p to freelist\n",
273				 child);
274		list_splice_init(&desc->tx_list, &dc->free_list);
275		dev_vdbg(chan2dev(&dc->chan), "moving desc %p to freelist\n",
276			 desc);
277		list_add(&desc->desc_node, &dc->free_list);
278		spin_unlock_bh(&dc->lock);
279	}
280}
281
282/* Called with dc->lock held and bh disabled */
283static dma_cookie_t
284txx9dmac_assign_cookie(struct txx9dmac_chan *dc, struct txx9dmac_desc *desc)
285{
286	dma_cookie_t cookie = dc->chan.cookie;
287
288	if (++cookie < 0)
289		cookie = 1;
290
291	dc->chan.cookie = cookie;
292	desc->txd.cookie = cookie;
293
294	return cookie;
295}
296
297/*----------------------------------------------------------------------*/
298
299static void txx9dmac_dump_regs(struct txx9dmac_chan *dc)
300{
301	if (is_dmac64(dc))
302		dev_err(chan2dev(&dc->chan),
303			"  CHAR: %#llx SAR: %#llx DAR: %#llx CNTR: %#x"
304			" SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
305			(u64)channel64_read_CHAR(dc),
306			channel64_readq(dc, SAR),
307			channel64_readq(dc, DAR),
308			channel64_readl(dc, CNTR),
309			channel64_readl(dc, SAIR),
310			channel64_readl(dc, DAIR),
311			channel64_readl(dc, CCR),
312			channel64_readl(dc, CSR));
313	else
314		dev_err(chan2dev(&dc->chan),
315			"  CHAR: %#x SAR: %#x DAR: %#x CNTR: %#x"
316			" SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
317			channel32_readl(dc, CHAR),
318			channel32_readl(dc, SAR),
319			channel32_readl(dc, DAR),
320			channel32_readl(dc, CNTR),
321			channel32_readl(dc, SAIR),
322			channel32_readl(dc, DAIR),
323			channel32_readl(dc, CCR),
324			channel32_readl(dc, CSR));
325}
326
327static void txx9dmac_reset_chan(struct txx9dmac_chan *dc)
328{
329	channel_writel(dc, CCR, TXX9_DMA_CCR_CHRST);
330	if (is_dmac64(dc)) {
331		channel64_clear_CHAR(dc);
332		channel_writeq(dc, SAR, 0);
333		channel_writeq(dc, DAR, 0);
334	} else {
335		channel_writel(dc, CHAR, 0);
336		channel_writel(dc, SAR, 0);
337		channel_writel(dc, DAR, 0);
338	}
339	channel_writel(dc, CNTR, 0);
340	channel_writel(dc, SAIR, 0);
341	channel_writel(dc, DAIR, 0);
342	channel_writel(dc, CCR, 0);
343	mmiowb();
344}
345
346/* Called with dc->lock held and bh disabled */
347static void txx9dmac_dostart(struct txx9dmac_chan *dc,
348			     struct txx9dmac_desc *first)
349{
350	struct txx9dmac_slave *ds = dc->chan.private;
351	u32 sai, dai;
352
353	dev_vdbg(chan2dev(&dc->chan), "dostart %u %p\n",
354		 first->txd.cookie, first);
355	/* ASSERT:  channel is idle */
356	if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
357		dev_err(chan2dev(&dc->chan),
358			"BUG: Attempted to start non-idle channel\n");
359		txx9dmac_dump_regs(dc);
360		/* The tasklet will hopefully advance the queue... */
361		return;
362	}
363
364	if (is_dmac64(dc)) {
365		channel64_writel(dc, CNTR, 0);
366		channel64_writel(dc, CSR, 0xffffffff);
367		if (ds) {
368			if (ds->tx_reg) {
369				sai = ds->reg_width;
370				dai = 0;
371			} else {
372				sai = 0;
373				dai = ds->reg_width;
374			}
375		} else {
376			sai = 8;
377			dai = 8;
378		}
379		channel64_writel(dc, SAIR, sai);
380		channel64_writel(dc, DAIR, dai);
381		/* All 64-bit DMAC supports SMPCHN */
382		channel64_writel(dc, CCR, dc->ccr);
383		/* Writing a non zero value to CHAR will assert XFACT */
384		channel64_write_CHAR(dc, first->txd.phys);
385	} else {
386		channel32_writel(dc, CNTR, 0);
387		channel32_writel(dc, CSR, 0xffffffff);
388		if (ds) {
389			if (ds->tx_reg) {
390				sai = ds->reg_width;
391				dai = 0;
392			} else {
393				sai = 0;
394				dai = ds->reg_width;
395			}
396		} else {
397			sai = 4;
398			dai = 4;
399		}
400		channel32_writel(dc, SAIR, sai);
401		channel32_writel(dc, DAIR, dai);
402		if (txx9_dma_have_SMPCHN()) {
403			channel32_writel(dc, CCR, dc->ccr);
404			/* Writing a non zero value to CHAR will assert XFACT */
405			channel32_writel(dc, CHAR, first->txd.phys);
406		} else {
407			channel32_writel(dc, CHAR, first->txd.phys);
408			channel32_writel(dc, CCR, dc->ccr);
409		}
410	}
411}
412
413/*----------------------------------------------------------------------*/
414
415static void
416txx9dmac_descriptor_complete(struct txx9dmac_chan *dc,
417			     struct txx9dmac_desc *desc)
418{
419	dma_async_tx_callback callback;
420	void *param;
421	struct dma_async_tx_descriptor *txd = &desc->txd;
422	struct txx9dmac_slave *ds = dc->chan.private;
423
424	dev_vdbg(chan2dev(&dc->chan), "descriptor %u %p complete\n",
425		 txd->cookie, desc);
426
427	dc->completed = txd->cookie;
428	callback = txd->callback;
429	param = txd->callback_param;
430
431	txx9dmac_sync_desc_for_cpu(dc, desc);
432	list_splice_init(&desc->tx_list, &dc->free_list);
433	list_move(&desc->desc_node, &dc->free_list);
434
435	if (!ds) {
436		dma_addr_t dmaaddr;
437		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
438			dmaaddr = is_dmac64(dc) ?
439				desc->hwdesc.DAR : desc->hwdesc32.DAR;
440			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
441				dma_unmap_single(chan2parent(&dc->chan),
442					dmaaddr, desc->len, DMA_FROM_DEVICE);
443			else
444				dma_unmap_page(chan2parent(&dc->chan),
445					dmaaddr, desc->len, DMA_FROM_DEVICE);
446		}
447		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
448			dmaaddr = is_dmac64(dc) ?
449				desc->hwdesc.SAR : desc->hwdesc32.SAR;
450			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
451				dma_unmap_single(chan2parent(&dc->chan),
452					dmaaddr, desc->len, DMA_TO_DEVICE);
453			else
454				dma_unmap_page(chan2parent(&dc->chan),
455					dmaaddr, desc->len, DMA_TO_DEVICE);
456		}
457	}
458
459	/*
460	 * The API requires that no submissions are done from a
461	 * callback, so we don't need to drop the lock here
462	 */
463	if (callback)
464		callback(param);
465	dma_run_dependencies(txd);
466}
467
468static void txx9dmac_dequeue(struct txx9dmac_chan *dc, struct list_head *list)
469{
470	struct txx9dmac_dev *ddev = dc->ddev;
471	struct txx9dmac_desc *desc;
472	struct txx9dmac_desc *prev = NULL;
473
474	BUG_ON(!list_empty(list));
475	do {
476		desc = txx9dmac_first_queued(dc);
477		if (prev) {
478			desc_write_CHAR(dc, prev, desc->txd.phys);
479			dma_sync_single_for_device(chan2parent(&dc->chan),
480				prev->txd.phys, ddev->descsize,
481				DMA_TO_DEVICE);
482		}
483		prev = txx9dmac_last_child(desc);
484		list_move_tail(&desc->desc_node, list);
485		/* Make chain-completion interrupt happen */
486		if ((desc->txd.flags & DMA_PREP_INTERRUPT) &&
487		    !txx9dmac_chan_INTENT(dc))
488			break;
489	} while (!list_empty(&dc->queue));
490}
491
492static void txx9dmac_complete_all(struct txx9dmac_chan *dc)
493{
494	struct txx9dmac_desc *desc, *_desc;
495	LIST_HEAD(list);
496
497	/*
498	 * Submit queued descriptors ASAP, i.e. before we go through
499	 * the completed ones.
500	 */
501	list_splice_init(&dc->active_list, &list);
502	if (!list_empty(&dc->queue)) {
503		txx9dmac_dequeue(dc, &dc->active_list);
504		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
505	}
506
507	list_for_each_entry_safe(desc, _desc, &list, desc_node)
508		txx9dmac_descriptor_complete(dc, desc);
509}
510
511static void txx9dmac_dump_desc(struct txx9dmac_chan *dc,
512			       struct txx9dmac_hwdesc *desc)
513{
514	if (is_dmac64(dc)) {
515#ifdef TXX9_DMA_USE_SIMPLE_CHAIN
516		dev_crit(chan2dev(&dc->chan),
517			 "  desc: ch%#llx s%#llx d%#llx c%#x\n",
518			 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR);
519#else
520		dev_crit(chan2dev(&dc->chan),
521			 "  desc: ch%#llx s%#llx d%#llx c%#x"
522			 " si%#x di%#x cc%#x cs%#x\n",
523			 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR,
524			 desc->SAIR, desc->DAIR, desc->CCR, desc->CSR);
525#endif
526	} else {
527		struct txx9dmac_hwdesc32 *d = (struct txx9dmac_hwdesc32 *)desc;
528#ifdef TXX9_DMA_USE_SIMPLE_CHAIN
529		dev_crit(chan2dev(&dc->chan),
530			 "  desc: ch%#x s%#x d%#x c%#x\n",
531			 d->CHAR, d->SAR, d->DAR, d->CNTR);
532#else
533		dev_crit(chan2dev(&dc->chan),
534			 "  desc: ch%#x s%#x d%#x c%#x"
535			 " si%#x di%#x cc%#x cs%#x\n",
536			 d->CHAR, d->SAR, d->DAR, d->CNTR,
537			 d->SAIR, d->DAIR, d->CCR, d->CSR);
538#endif
539	}
540}
541
542static void txx9dmac_handle_error(struct txx9dmac_chan *dc, u32 csr)
543{
544	struct txx9dmac_desc *bad_desc;
545	struct txx9dmac_desc *child;
546	u32 errors;
547
548	/*
549	 * The descriptor currently at the head of the active list is
550	 * borked. Since we don't have any way to report errors, we'll
551	 * just have to scream loudly and try to carry on.
552	 */
553	dev_crit(chan2dev(&dc->chan), "Abnormal Chain Completion\n");
554	txx9dmac_dump_regs(dc);
555
556	bad_desc = txx9dmac_first_active(dc);
557	list_del_init(&bad_desc->desc_node);
558
559	/* Clear all error flags and try to restart the controller */
560	errors = csr & (TXX9_DMA_CSR_ABCHC |
561			TXX9_DMA_CSR_CFERR | TXX9_DMA_CSR_CHERR |
562			TXX9_DMA_CSR_DESERR | TXX9_DMA_CSR_SORERR);
563	channel_writel(dc, CSR, errors);
564
565	if (list_empty(&dc->active_list) && !list_empty(&dc->queue))
566		txx9dmac_dequeue(dc, &dc->active_list);
567	if (!list_empty(&dc->active_list))
568		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
569
570	dev_crit(chan2dev(&dc->chan),
571		 "Bad descriptor submitted for DMA! (cookie: %d)\n",
572		 bad_desc->txd.cookie);
573	txx9dmac_dump_desc(dc, &bad_desc->hwdesc);
574	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
575		txx9dmac_dump_desc(dc, &child->hwdesc);
576	/* Pretend the descriptor completed successfully */
577	txx9dmac_descriptor_complete(dc, bad_desc);
578}
579
580static void txx9dmac_scan_descriptors(struct txx9dmac_chan *dc)
581{
582	dma_addr_t chain;
583	struct txx9dmac_desc *desc, *_desc;
584	struct txx9dmac_desc *child;
585	u32 csr;
586
587	if (is_dmac64(dc)) {
588		chain = channel64_read_CHAR(dc);
589		csr = channel64_readl(dc, CSR);
590		channel64_writel(dc, CSR, csr);
591	} else {
592		chain = channel32_readl(dc, CHAR);
593		csr = channel32_readl(dc, CSR);
594		channel32_writel(dc, CSR, csr);
595	}
596	/* For dynamic chain, we should look at XFACT instead of NCHNC */
597	if (!(csr & (TXX9_DMA_CSR_XFACT | TXX9_DMA_CSR_ABCHC))) {
598		/* Everything we've submitted is done */
599		txx9dmac_complete_all(dc);
600		return;
601	}
602	if (!(csr & TXX9_DMA_CSR_CHNEN))
603		chain = 0;	/* last descriptor of this chain */
604
605	dev_vdbg(chan2dev(&dc->chan), "scan_descriptors: char=%#llx\n",
606		 (u64)chain);
607
608	list_for_each_entry_safe(desc, _desc, &dc->active_list, desc_node) {
609		if (desc_read_CHAR(dc, desc) == chain) {
610			/* This one is currently in progress */
611			if (csr & TXX9_DMA_CSR_ABCHC)
612				goto scan_done;
613			return;
614		}
615
616		list_for_each_entry(child, &desc->tx_list, desc_node)
617			if (desc_read_CHAR(dc, child) == chain) {
618				/* Currently in progress */
619				if (csr & TXX9_DMA_CSR_ABCHC)
620					goto scan_done;
621				return;
622			}
623
624		/*
625		 * No descriptors so far seem to be in progress, i.e.
626		 * this one must be done.
627		 */
628		txx9dmac_descriptor_complete(dc, desc);
629	}
630scan_done:
631	if (csr & TXX9_DMA_CSR_ABCHC) {
632		txx9dmac_handle_error(dc, csr);
633		return;
634	}
635
636	dev_err(chan2dev(&dc->chan),
637		"BUG: All descriptors done, but channel not idle!\n");
638
639	/* Try to continue after resetting the channel... */
640	txx9dmac_reset_chan(dc);
641
642	if (!list_empty(&dc->queue)) {
643		txx9dmac_dequeue(dc, &dc->active_list);
644		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
645	}
646}
647
648static void txx9dmac_chan_tasklet(unsigned long data)
649{
650	int irq;
651	u32 csr;
652	struct txx9dmac_chan *dc;
653
654	dc = (struct txx9dmac_chan *)data;
655	csr = channel_readl(dc, CSR);
656	dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n", csr);
657
658	spin_lock(&dc->lock);
659	if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
660		   TXX9_DMA_CSR_NTRNFC))
661		txx9dmac_scan_descriptors(dc);
662	spin_unlock(&dc->lock);
663	irq = dc->irq;
664
665	enable_irq(irq);
666}
667
668static irqreturn_t txx9dmac_chan_interrupt(int irq, void *dev_id)
669{
670	struct txx9dmac_chan *dc = dev_id;
671
672	dev_vdbg(chan2dev(&dc->chan), "interrupt: status=%#x\n",
673			channel_readl(dc, CSR));
674
675	tasklet_schedule(&dc->tasklet);
676	/*
677	 * Just disable the interrupts. We'll turn them back on in the
678	 * softirq handler.
679	 */
680	disable_irq_nosync(irq);
681
682	return IRQ_HANDLED;
683}
684
685static void txx9dmac_tasklet(unsigned long data)
686{
687	int irq;
688	u32 csr;
689	struct txx9dmac_chan *dc;
690
691	struct txx9dmac_dev *ddev = (struct txx9dmac_dev *)data;
692	u32 mcr;
693	int i;
694
695	mcr = dma_readl(ddev, MCR);
696	dev_vdbg(ddev->chan[0]->dma.dev, "tasklet: mcr=%x\n", mcr);
697	for (i = 0; i < TXX9_DMA_MAX_NR_CHANNELS; i++) {
698		if ((mcr >> (24 + i)) & 0x11) {
699			dc = ddev->chan[i];
700			csr = channel_readl(dc, CSR);
701			dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n",
702				 csr);
703			spin_lock(&dc->lock);
704			if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
705				   TXX9_DMA_CSR_NTRNFC))
706				txx9dmac_scan_descriptors(dc);
707			spin_unlock(&dc->lock);
708		}
709	}
710	irq = ddev->irq;
711
712	enable_irq(irq);
713}
714
715static irqreturn_t txx9dmac_interrupt(int irq, void *dev_id)
716{
717	struct txx9dmac_dev *ddev = dev_id;
718
719	dev_vdbg(ddev->chan[0]->dma.dev, "interrupt: status=%#x\n",
720			dma_readl(ddev, MCR));
721
722	tasklet_schedule(&ddev->tasklet);
723	/*
724	 * Just disable the interrupts. We'll turn them back on in the
725	 * softirq handler.
726	 */
727	disable_irq_nosync(irq);
728
729	return IRQ_HANDLED;
730}
731
732/*----------------------------------------------------------------------*/
733
734static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx)
735{
736	struct txx9dmac_desc *desc = txd_to_txx9dmac_desc(tx);
737	struct txx9dmac_chan *dc = to_txx9dmac_chan(tx->chan);
738	dma_cookie_t cookie;
739
740	spin_lock_bh(&dc->lock);
741	cookie = txx9dmac_assign_cookie(dc, desc);
742
743	dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u %p\n",
744		 desc->txd.cookie, desc);
745
746	list_add_tail(&desc->desc_node, &dc->queue);
747	spin_unlock_bh(&dc->lock);
748
749	return cookie;
750}
751
752static struct dma_async_tx_descriptor *
753txx9dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
754		size_t len, unsigned long flags)
755{
756	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
757	struct txx9dmac_dev *ddev = dc->ddev;
758	struct txx9dmac_desc *desc;
759	struct txx9dmac_desc *first;
760	struct txx9dmac_desc *prev;
761	size_t xfer_count;
762	size_t offset;
763
764	dev_vdbg(chan2dev(chan), "prep_dma_memcpy d%#llx s%#llx l%#zx f%#lx\n",
765		 (u64)dest, (u64)src, len, flags);
766
767	if (unlikely(!len)) {
768		dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
769		return NULL;
770	}
771
772	prev = first = NULL;
773
774	for (offset = 0; offset < len; offset += xfer_count) {
775		xfer_count = min_t(size_t, len - offset, TXX9_DMA_MAX_COUNT);
776		if (__is_dmac64(ddev)) {
777			if (xfer_count > 0x100 &&
778			    (xfer_count & 0xff) >= 0xfa &&
779			    (xfer_count & 0xff) <= 0xff)
780				xfer_count -= 0x20;
781		} else {
782			if (xfer_count > 0x80 &&
783			    (xfer_count & 0x7f) >= 0x7e &&
784			    (xfer_count & 0x7f) <= 0x7f)
785				xfer_count -= 0x20;
786		}
787
788		desc = txx9dmac_desc_get(dc);
789		if (!desc) {
790			txx9dmac_desc_put(dc, first);
791			return NULL;
792		}
793
794		if (__is_dmac64(ddev)) {
795			desc->hwdesc.SAR = src + offset;
796			desc->hwdesc.DAR = dest + offset;
797			desc->hwdesc.CNTR = xfer_count;
798			txx9dmac_desc_set_nosimple(ddev, desc, 8, 8,
799					dc->ccr | TXX9_DMA_CCR_XFACT);
800		} else {
801			desc->hwdesc32.SAR = src + offset;
802			desc->hwdesc32.DAR = dest + offset;
803			desc->hwdesc32.CNTR = xfer_count;
804			txx9dmac_desc_set_nosimple(ddev, desc, 4, 4,
805					dc->ccr | TXX9_DMA_CCR_XFACT);
806		}
807
808		/*
809		 * The descriptors on tx_list are not reachable from
810		 * the dc->queue list or dc->active_list after a
811		 * submit.  If we put all descriptors on active_list,
812		 * calling of callback on the completion will be more
813		 * complex.
814		 */
815		if (!first) {
816			first = desc;
817		} else {
818			desc_write_CHAR(dc, prev, desc->txd.phys);
819			dma_sync_single_for_device(chan2parent(&dc->chan),
820					prev->txd.phys, ddev->descsize,
821					DMA_TO_DEVICE);
822			list_add_tail(&desc->desc_node, &first->tx_list);
823		}
824		prev = desc;
825	}
826
827	/* Trigger interrupt after last block */
828	if (flags & DMA_PREP_INTERRUPT)
829		txx9dmac_desc_set_INTENT(ddev, prev);
830
831	desc_write_CHAR(dc, prev, 0);
832	dma_sync_single_for_device(chan2parent(&dc->chan),
833			prev->txd.phys, ddev->descsize,
834			DMA_TO_DEVICE);
835
836	first->txd.flags = flags;
837	first->len = len;
838
839	return &first->txd;
840}
841
842static struct dma_async_tx_descriptor *
843txx9dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
844		unsigned int sg_len, enum dma_data_direction direction,
845		unsigned long flags)
846{
847	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
848	struct txx9dmac_dev *ddev = dc->ddev;
849	struct txx9dmac_slave *ds = chan->private;
850	struct txx9dmac_desc *prev;
851	struct txx9dmac_desc *first;
852	unsigned int i;
853	struct scatterlist *sg;
854
855	dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
856
857	BUG_ON(!ds || !ds->reg_width);
858	if (ds->tx_reg)
859		BUG_ON(direction != DMA_TO_DEVICE);
860	else
861		BUG_ON(direction != DMA_FROM_DEVICE);
862	if (unlikely(!sg_len))
863		return NULL;
864
865	prev = first = NULL;
866
867	for_each_sg(sgl, sg, sg_len, i) {
868		struct txx9dmac_desc *desc;
869		dma_addr_t mem;
870		u32 sai, dai;
871
872		desc = txx9dmac_desc_get(dc);
873		if (!desc) {
874			txx9dmac_desc_put(dc, first);
875			return NULL;
876		}
877
878		mem = sg_dma_address(sg);
879
880		if (__is_dmac64(ddev)) {
881			if (direction == DMA_TO_DEVICE) {
882				desc->hwdesc.SAR = mem;
883				desc->hwdesc.DAR = ds->tx_reg;
884			} else {
885				desc->hwdesc.SAR = ds->rx_reg;
886				desc->hwdesc.DAR = mem;
887			}
888			desc->hwdesc.CNTR = sg_dma_len(sg);
889		} else {
890			if (direction == DMA_TO_DEVICE) {
891				desc->hwdesc32.SAR = mem;
892				desc->hwdesc32.DAR = ds->tx_reg;
893			} else {
894				desc->hwdesc32.SAR = ds->rx_reg;
895				desc->hwdesc32.DAR = mem;
896			}
897			desc->hwdesc32.CNTR = sg_dma_len(sg);
898		}
899		if (direction == DMA_TO_DEVICE) {
900			sai = ds->reg_width;
901			dai = 0;
902		} else {
903			sai = 0;
904			dai = ds->reg_width;
905		}
906		txx9dmac_desc_set_nosimple(ddev, desc, sai, dai,
907					dc->ccr | TXX9_DMA_CCR_XFACT);
908
909		if (!first) {
910			first = desc;
911		} else {
912			desc_write_CHAR(dc, prev, desc->txd.phys);
913			dma_sync_single_for_device(chan2parent(&dc->chan),
914					prev->txd.phys,
915					ddev->descsize,
916					DMA_TO_DEVICE);
917			list_add_tail(&desc->desc_node, &first->tx_list);
918		}
919		prev = desc;
920	}
921
922	/* Trigger interrupt after last block */
923	if (flags & DMA_PREP_INTERRUPT)
924		txx9dmac_desc_set_INTENT(ddev, prev);
925
926	desc_write_CHAR(dc, prev, 0);
927	dma_sync_single_for_device(chan2parent(&dc->chan),
928			prev->txd.phys, ddev->descsize,
929			DMA_TO_DEVICE);
930
931	first->txd.flags = flags;
932	first->len = 0;
933
934	return &first->txd;
935}
936
937static int txx9dmac_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
938			    unsigned long arg)
939{
940	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
941	struct txx9dmac_desc *desc, *_desc;
942	LIST_HEAD(list);
943
944	/* Only supports DMA_TERMINATE_ALL */
945	if (cmd != DMA_TERMINATE_ALL)
946		return -EINVAL;
947
948	dev_vdbg(chan2dev(chan), "terminate_all\n");
949	spin_lock_bh(&dc->lock);
950
951	txx9dmac_reset_chan(dc);
952
953	/* active_list entries will end up before queued entries */
954	list_splice_init(&dc->queue, &list);
955	list_splice_init(&dc->active_list, &list);
956
957	spin_unlock_bh(&dc->lock);
958
959	/* Flush all pending and queued descriptors */
960	list_for_each_entry_safe(desc, _desc, &list, desc_node)
961		txx9dmac_descriptor_complete(dc, desc);
962
963	return 0;
964}
965
966static enum dma_status
967txx9dmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
968		   struct dma_tx_state *txstate)
969{
970	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
971	dma_cookie_t last_used;
972	dma_cookie_t last_complete;
973	int ret;
974
975	last_complete = dc->completed;
976	last_used = chan->cookie;
977
978	ret = dma_async_is_complete(cookie, last_complete, last_used);
979	if (ret != DMA_SUCCESS) {
980		spin_lock_bh(&dc->lock);
981		txx9dmac_scan_descriptors(dc);
982		spin_unlock_bh(&dc->lock);
983
984		last_complete = dc->completed;
985		last_used = chan->cookie;
986
987		ret = dma_async_is_complete(cookie, last_complete, last_used);
988	}
989
990	dma_set_tx_state(txstate, last_complete, last_used, 0);
991
992	return ret;
993}
994
995static void txx9dmac_chain_dynamic(struct txx9dmac_chan *dc,
996				   struct txx9dmac_desc *prev)
997{
998	struct txx9dmac_dev *ddev = dc->ddev;
999	struct txx9dmac_desc *desc;
1000	LIST_HEAD(list);
1001
1002	prev = txx9dmac_last_child(prev);
1003	txx9dmac_dequeue(dc, &list);
1004	desc = list_entry(list.next, struct txx9dmac_desc, desc_node);
1005	desc_write_CHAR(dc, prev, desc->txd.phys);
1006	dma_sync_single_for_device(chan2parent(&dc->chan),
1007				   prev->txd.phys, ddev->descsize,
1008				   DMA_TO_DEVICE);
1009	mmiowb();
1010	if (!(channel_readl(dc, CSR) & TXX9_DMA_CSR_CHNEN) &&
1011	    channel_read_CHAR(dc) == prev->txd.phys)
1012		/* Restart chain DMA */
1013		channel_write_CHAR(dc, desc->txd.phys);
1014	list_splice_tail(&list, &dc->active_list);
1015}
1016
1017static void txx9dmac_issue_pending(struct dma_chan *chan)
1018{
1019	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1020
1021	spin_lock_bh(&dc->lock);
1022
1023	if (!list_empty(&dc->active_list))
1024		txx9dmac_scan_descriptors(dc);
1025	if (!list_empty(&dc->queue)) {
1026		if (list_empty(&dc->active_list)) {
1027			txx9dmac_dequeue(dc, &dc->active_list);
1028			txx9dmac_dostart(dc, txx9dmac_first_active(dc));
1029		} else if (txx9_dma_have_SMPCHN()) {
1030			struct txx9dmac_desc *prev = txx9dmac_last_active(dc);
1031
1032			if (!(prev->txd.flags & DMA_PREP_INTERRUPT) ||
1033			    txx9dmac_chan_INTENT(dc))
1034				txx9dmac_chain_dynamic(dc, prev);
1035		}
1036	}
1037
1038	spin_unlock_bh(&dc->lock);
1039}
1040
1041static int txx9dmac_alloc_chan_resources(struct dma_chan *chan)
1042{
1043	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1044	struct txx9dmac_slave *ds = chan->private;
1045	struct txx9dmac_desc *desc;
1046	int i;
1047
1048	dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
1049
1050	/* ASSERT:  channel is idle */
1051	if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
1052		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1053		return -EIO;
1054	}
1055
1056	dc->completed = chan->cookie = 1;
1057
1058	dc->ccr = TXX9_DMA_CCR_IMMCHN | TXX9_DMA_CCR_INTENE | CCR_LE;
1059	txx9dmac_chan_set_SMPCHN(dc);
1060	if (!txx9_dma_have_SMPCHN() || (dc->ccr & TXX9_DMA_CCR_SMPCHN))
1061		dc->ccr |= TXX9_DMA_CCR_INTENC;
1062	if (chan->device->device_prep_dma_memcpy) {
1063		if (ds)
1064			return -EINVAL;
1065		dc->ccr |= TXX9_DMA_CCR_XFSZ_X8;
1066	} else {
1067		if (!ds ||
1068		    (ds->tx_reg && ds->rx_reg) || (!ds->tx_reg && !ds->rx_reg))
1069			return -EINVAL;
1070		dc->ccr |= TXX9_DMA_CCR_EXTRQ |
1071			TXX9_DMA_CCR_XFSZ(__ffs(ds->reg_width));
1072		txx9dmac_chan_set_INTENT(dc);
1073	}
1074
1075	spin_lock_bh(&dc->lock);
1076	i = dc->descs_allocated;
1077	while (dc->descs_allocated < TXX9_DMA_INITIAL_DESC_COUNT) {
1078		spin_unlock_bh(&dc->lock);
1079
1080		desc = txx9dmac_desc_alloc(dc, GFP_KERNEL);
1081		if (!desc) {
1082			dev_info(chan2dev(chan),
1083				"only allocated %d descriptors\n", i);
1084			spin_lock_bh(&dc->lock);
1085			break;
1086		}
1087		txx9dmac_desc_put(dc, desc);
1088
1089		spin_lock_bh(&dc->lock);
1090		i = ++dc->descs_allocated;
1091	}
1092	spin_unlock_bh(&dc->lock);
1093
1094	dev_dbg(chan2dev(chan),
1095		"alloc_chan_resources allocated %d descriptors\n", i);
1096
1097	return i;
1098}
1099
1100static void txx9dmac_free_chan_resources(struct dma_chan *chan)
1101{
1102	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1103	struct txx9dmac_dev *ddev = dc->ddev;
1104	struct txx9dmac_desc *desc, *_desc;
1105	LIST_HEAD(list);
1106
1107	dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
1108			dc->descs_allocated);
1109
1110	/* ASSERT:  channel is idle */
1111	BUG_ON(!list_empty(&dc->active_list));
1112	BUG_ON(!list_empty(&dc->queue));
1113	BUG_ON(channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT);
1114
1115	spin_lock_bh(&dc->lock);
1116	list_splice_init(&dc->free_list, &list);
1117	dc->descs_allocated = 0;
1118	spin_unlock_bh(&dc->lock);
1119
1120	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1121		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1122		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1123				 ddev->descsize, DMA_TO_DEVICE);
1124		kfree(desc);
1125	}
1126
1127	dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
1128}
1129
1130/*----------------------------------------------------------------------*/
1131
1132static void txx9dmac_off(struct txx9dmac_dev *ddev)
1133{
1134	dma_writel(ddev, MCR, 0);
1135	mmiowb();
1136}
1137
1138static int __init txx9dmac_chan_probe(struct platform_device *pdev)
1139{
1140	struct txx9dmac_chan_platform_data *cpdata = pdev->dev.platform_data;
1141	struct platform_device *dmac_dev = cpdata->dmac_dev;
1142	struct txx9dmac_platform_data *pdata = dmac_dev->dev.platform_data;
1143	struct txx9dmac_chan *dc;
1144	int err;
1145	int ch = pdev->id % TXX9_DMA_MAX_NR_CHANNELS;
1146	int irq;
1147
1148	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1149	if (!dc)
1150		return -ENOMEM;
1151
1152	dc->dma.dev = &pdev->dev;
1153	dc->dma.device_alloc_chan_resources = txx9dmac_alloc_chan_resources;
1154	dc->dma.device_free_chan_resources = txx9dmac_free_chan_resources;
1155	dc->dma.device_control = txx9dmac_control;
1156	dc->dma.device_tx_status = txx9dmac_tx_status;
1157	dc->dma.device_issue_pending = txx9dmac_issue_pending;
1158	if (pdata && pdata->memcpy_chan == ch) {
1159		dc->dma.device_prep_dma_memcpy = txx9dmac_prep_dma_memcpy;
1160		dma_cap_set(DMA_MEMCPY, dc->dma.cap_mask);
1161	} else {
1162		dc->dma.device_prep_slave_sg = txx9dmac_prep_slave_sg;
1163		dma_cap_set(DMA_SLAVE, dc->dma.cap_mask);
1164		dma_cap_set(DMA_PRIVATE, dc->dma.cap_mask);
1165	}
1166
1167	INIT_LIST_HEAD(&dc->dma.channels);
1168	dc->ddev = platform_get_drvdata(dmac_dev);
1169	if (dc->ddev->irq < 0) {
1170		irq = platform_get_irq(pdev, 0);
1171		if (irq < 0)
1172			return irq;
1173		tasklet_init(&dc->tasklet, txx9dmac_chan_tasklet,
1174				(unsigned long)dc);
1175		dc->irq = irq;
1176		err = devm_request_irq(&pdev->dev, dc->irq,
1177			txx9dmac_chan_interrupt, 0, dev_name(&pdev->dev), dc);
1178		if (err)
1179			return err;
1180	} else
1181		dc->irq = -1;
1182	dc->ddev->chan[ch] = dc;
1183	dc->chan.device = &dc->dma;
1184	list_add_tail(&dc->chan.device_node, &dc->chan.device->channels);
1185	dc->chan.cookie = dc->completed = 1;
1186
1187	if (is_dmac64(dc))
1188		dc->ch_regs = &__txx9dmac_regs(dc->ddev)->CHAN[ch];
1189	else
1190		dc->ch_regs = &__txx9dmac_regs32(dc->ddev)->CHAN[ch];
1191	spin_lock_init(&dc->lock);
1192
1193	INIT_LIST_HEAD(&dc->active_list);
1194	INIT_LIST_HEAD(&dc->queue);
1195	INIT_LIST_HEAD(&dc->free_list);
1196
1197	txx9dmac_reset_chan(dc);
1198
1199	platform_set_drvdata(pdev, dc);
1200
1201	err = dma_async_device_register(&dc->dma);
1202	if (err)
1203		return err;
1204	dev_dbg(&pdev->dev, "TXx9 DMA Channel (dma%d%s%s)\n",
1205		dc->dma.dev_id,
1206		dma_has_cap(DMA_MEMCPY, dc->dma.cap_mask) ? " memcpy" : "",
1207		dma_has_cap(DMA_SLAVE, dc->dma.cap_mask) ? " slave" : "");
1208
1209	return 0;
1210}
1211
1212static int __exit txx9dmac_chan_remove(struct platform_device *pdev)
1213{
1214	struct txx9dmac_chan *dc = platform_get_drvdata(pdev);
1215
1216	dma_async_device_unregister(&dc->dma);
1217	if (dc->irq >= 0)
1218		tasklet_kill(&dc->tasklet);
1219	dc->ddev->chan[pdev->id % TXX9_DMA_MAX_NR_CHANNELS] = NULL;
1220	return 0;
1221}
1222
1223static int __init txx9dmac_probe(struct platform_device *pdev)
1224{
1225	struct txx9dmac_platform_data *pdata = pdev->dev.platform_data;
1226	struct resource *io;
1227	struct txx9dmac_dev *ddev;
1228	u32 mcr;
1229	int err;
1230
1231	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1232	if (!io)
1233		return -EINVAL;
1234
1235	ddev = devm_kzalloc(&pdev->dev, sizeof(*ddev), GFP_KERNEL);
1236	if (!ddev)
1237		return -ENOMEM;
1238
1239	if (!devm_request_mem_region(&pdev->dev, io->start, resource_size(io),
1240				     dev_name(&pdev->dev)))
1241		return -EBUSY;
1242
1243	ddev->regs = devm_ioremap(&pdev->dev, io->start, resource_size(io));
1244	if (!ddev->regs)
1245		return -ENOMEM;
1246	ddev->have_64bit_regs = pdata->have_64bit_regs;
1247	if (__is_dmac64(ddev))
1248		ddev->descsize = sizeof(struct txx9dmac_hwdesc);
1249	else
1250		ddev->descsize = sizeof(struct txx9dmac_hwdesc32);
1251
1252	/* force dma off, just in case */
1253	txx9dmac_off(ddev);
1254
1255	ddev->irq = platform_get_irq(pdev, 0);
1256	if (ddev->irq >= 0) {
1257		tasklet_init(&ddev->tasklet, txx9dmac_tasklet,
1258				(unsigned long)ddev);
1259		err = devm_request_irq(&pdev->dev, ddev->irq,
1260			txx9dmac_interrupt, 0, dev_name(&pdev->dev), ddev);
1261		if (err)
1262			return err;
1263	}
1264
1265	mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1266	if (pdata && pdata->memcpy_chan >= 0)
1267		mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1268	dma_writel(ddev, MCR, mcr);
1269
1270	platform_set_drvdata(pdev, ddev);
1271	return 0;
1272}
1273
1274static int __exit txx9dmac_remove(struct platform_device *pdev)
1275{
1276	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1277
1278	txx9dmac_off(ddev);
1279	if (ddev->irq >= 0)
1280		tasklet_kill(&ddev->tasklet);
1281	return 0;
1282}
1283
1284static void txx9dmac_shutdown(struct platform_device *pdev)
1285{
1286	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1287
1288	txx9dmac_off(ddev);
1289}
1290
1291static int txx9dmac_suspend_noirq(struct device *dev)
1292{
1293	struct platform_device *pdev = to_platform_device(dev);
1294	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1295
1296	txx9dmac_off(ddev);
1297	return 0;
1298}
1299
1300static int txx9dmac_resume_noirq(struct device *dev)
1301{
1302	struct platform_device *pdev = to_platform_device(dev);
1303	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1304	struct txx9dmac_platform_data *pdata = pdev->dev.platform_data;
1305	u32 mcr;
1306
1307	mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1308	if (pdata && pdata->memcpy_chan >= 0)
1309		mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1310	dma_writel(ddev, MCR, mcr);
1311	return 0;
1312
1313}
1314
1315static const struct dev_pm_ops txx9dmac_dev_pm_ops = {
1316	.suspend_noirq = txx9dmac_suspend_noirq,
1317	.resume_noirq = txx9dmac_resume_noirq,
1318};
1319
1320static struct platform_driver txx9dmac_chan_driver = {
1321	.remove		= __exit_p(txx9dmac_chan_remove),
1322	.driver = {
1323		.name	= "txx9dmac-chan",
1324	},
1325};
1326
1327static struct platform_driver txx9dmac_driver = {
1328	.remove		= __exit_p(txx9dmac_remove),
1329	.shutdown	= txx9dmac_shutdown,
1330	.driver = {
1331		.name	= "txx9dmac",
1332		.pm	= &txx9dmac_dev_pm_ops,
1333	},
1334};
1335
1336static int __init txx9dmac_init(void)
1337{
1338	int rc;
1339
1340	rc = platform_driver_probe(&txx9dmac_driver, txx9dmac_probe);
1341	if (!rc) {
1342		rc = platform_driver_probe(&txx9dmac_chan_driver,
1343					   txx9dmac_chan_probe);
1344		if (rc)
1345			platform_driver_unregister(&txx9dmac_driver);
1346	}
1347	return rc;
1348}
1349module_init(txx9dmac_init);
1350
1351static void __exit txx9dmac_exit(void)
1352{
1353	platform_driver_unregister(&txx9dmac_chan_driver);
1354	platform_driver_unregister(&txx9dmac_driver);
1355}
1356module_exit(txx9dmac_exit);
1357
1358MODULE_LICENSE("GPL");
1359MODULE_DESCRIPTION("TXx9 DMA Controller driver");
1360MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
1361MODULE_ALIAS("platform:txx9dmac");
1362MODULE_ALIAS("platform:txx9dmac-chan");
1363