• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6/arch/sparc/kernel/
1/* pci.c: UltraSparc PCI controller support.
2 *
3 * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com)
4 * Copyright (C) 1998, 1999 Eddie C. Dost   (ecd@skynet.be)
5 * Copyright (C) 1999 Jakub Jelinek   (jj@ultra.linux.cz)
6 *
7 * OF tree based PCI bus probing taken from the PowerPC port
8 * with minor modifications, see there for credits.
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/string.h>
14#include <linux/sched.h>
15#include <linux/capability.h>
16#include <linux/errno.h>
17#include <linux/pci.h>
18#include <linux/msi.h>
19#include <linux/irq.h>
20#include <linux/init.h>
21#include <linux/of.h>
22#include <linux/of_device.h>
23
24#include <asm/uaccess.h>
25#include <asm/pgtable.h>
26#include <asm/irq.h>
27#include <asm/prom.h>
28#include <asm/apb.h>
29
30#include "pci_impl.h"
31
32/* List of all PCI controllers found in the system. */
33struct pci_pbm_info *pci_pbm_root = NULL;
34
35/* Each PBM found gets a unique index. */
36int pci_num_pbms = 0;
37
38volatile int pci_poke_in_progress;
39volatile int pci_poke_cpu = -1;
40volatile int pci_poke_faulted;
41
42static DEFINE_SPINLOCK(pci_poke_lock);
43
44void pci_config_read8(u8 *addr, u8 *ret)
45{
46	unsigned long flags;
47	u8 byte;
48
49	spin_lock_irqsave(&pci_poke_lock, flags);
50	pci_poke_cpu = smp_processor_id();
51	pci_poke_in_progress = 1;
52	pci_poke_faulted = 0;
53	__asm__ __volatile__("membar #Sync\n\t"
54			     "lduba [%1] %2, %0\n\t"
55			     "membar #Sync"
56			     : "=r" (byte)
57			     : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
58			     : "memory");
59	pci_poke_in_progress = 0;
60	pci_poke_cpu = -1;
61	if (!pci_poke_faulted)
62		*ret = byte;
63	spin_unlock_irqrestore(&pci_poke_lock, flags);
64}
65
66void pci_config_read16(u16 *addr, u16 *ret)
67{
68	unsigned long flags;
69	u16 word;
70
71	spin_lock_irqsave(&pci_poke_lock, flags);
72	pci_poke_cpu = smp_processor_id();
73	pci_poke_in_progress = 1;
74	pci_poke_faulted = 0;
75	__asm__ __volatile__("membar #Sync\n\t"
76			     "lduha [%1] %2, %0\n\t"
77			     "membar #Sync"
78			     : "=r" (word)
79			     : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
80			     : "memory");
81	pci_poke_in_progress = 0;
82	pci_poke_cpu = -1;
83	if (!pci_poke_faulted)
84		*ret = word;
85	spin_unlock_irqrestore(&pci_poke_lock, flags);
86}
87
88void pci_config_read32(u32 *addr, u32 *ret)
89{
90	unsigned long flags;
91	u32 dword;
92
93	spin_lock_irqsave(&pci_poke_lock, flags);
94	pci_poke_cpu = smp_processor_id();
95	pci_poke_in_progress = 1;
96	pci_poke_faulted = 0;
97	__asm__ __volatile__("membar #Sync\n\t"
98			     "lduwa [%1] %2, %0\n\t"
99			     "membar #Sync"
100			     : "=r" (dword)
101			     : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
102			     : "memory");
103	pci_poke_in_progress = 0;
104	pci_poke_cpu = -1;
105	if (!pci_poke_faulted)
106		*ret = dword;
107	spin_unlock_irqrestore(&pci_poke_lock, flags);
108}
109
110void pci_config_write8(u8 *addr, u8 val)
111{
112	unsigned long flags;
113
114	spin_lock_irqsave(&pci_poke_lock, flags);
115	pci_poke_cpu = smp_processor_id();
116	pci_poke_in_progress = 1;
117	pci_poke_faulted = 0;
118	__asm__ __volatile__("membar #Sync\n\t"
119			     "stba %0, [%1] %2\n\t"
120			     "membar #Sync"
121			     : /* no outputs */
122			     : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
123			     : "memory");
124	pci_poke_in_progress = 0;
125	pci_poke_cpu = -1;
126	spin_unlock_irqrestore(&pci_poke_lock, flags);
127}
128
129void pci_config_write16(u16 *addr, u16 val)
130{
131	unsigned long flags;
132
133	spin_lock_irqsave(&pci_poke_lock, flags);
134	pci_poke_cpu = smp_processor_id();
135	pci_poke_in_progress = 1;
136	pci_poke_faulted = 0;
137	__asm__ __volatile__("membar #Sync\n\t"
138			     "stha %0, [%1] %2\n\t"
139			     "membar #Sync"
140			     : /* no outputs */
141			     : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
142			     : "memory");
143	pci_poke_in_progress = 0;
144	pci_poke_cpu = -1;
145	spin_unlock_irqrestore(&pci_poke_lock, flags);
146}
147
148void pci_config_write32(u32 *addr, u32 val)
149{
150	unsigned long flags;
151
152	spin_lock_irqsave(&pci_poke_lock, flags);
153	pci_poke_cpu = smp_processor_id();
154	pci_poke_in_progress = 1;
155	pci_poke_faulted = 0;
156	__asm__ __volatile__("membar #Sync\n\t"
157			     "stwa %0, [%1] %2\n\t"
158			     "membar #Sync"
159			     : /* no outputs */
160			     : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
161			     : "memory");
162	pci_poke_in_progress = 0;
163	pci_poke_cpu = -1;
164	spin_unlock_irqrestore(&pci_poke_lock, flags);
165}
166
167static int ofpci_verbose;
168
169static int __init ofpci_debug(char *str)
170{
171	int val = 0;
172
173	get_option(&str, &val);
174	if (val)
175		ofpci_verbose = 1;
176	return 1;
177}
178
179__setup("ofpci_debug=", ofpci_debug);
180
181static unsigned long pci_parse_of_flags(u32 addr0)
182{
183	unsigned long flags = 0;
184
185	if (addr0 & 0x02000000) {
186		flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
187		flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
188		flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
189		if (addr0 & 0x40000000)
190			flags |= IORESOURCE_PREFETCH
191				 | PCI_BASE_ADDRESS_MEM_PREFETCH;
192	} else if (addr0 & 0x01000000)
193		flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
194	return flags;
195}
196
197/* The of_device layer has translated all of the assigned-address properties
198 * into physical address resources, we only have to figure out the register
199 * mapping.
200 */
201static void pci_parse_of_addrs(struct platform_device *op,
202			       struct device_node *node,
203			       struct pci_dev *dev)
204{
205	struct resource *op_res;
206	const u32 *addrs;
207	int proplen;
208
209	addrs = of_get_property(node, "assigned-addresses", &proplen);
210	if (!addrs)
211		return;
212	if (ofpci_verbose)
213		printk("    parse addresses (%d bytes) @ %p\n",
214		       proplen, addrs);
215	op_res = &op->resource[0];
216	for (; proplen >= 20; proplen -= 20, addrs += 5, op_res++) {
217		struct resource *res;
218		unsigned long flags;
219		int i;
220
221		flags = pci_parse_of_flags(addrs[0]);
222		if (!flags)
223			continue;
224		i = addrs[0] & 0xff;
225		if (ofpci_verbose)
226			printk("  start: %llx, end: %llx, i: %x\n",
227			       op_res->start, op_res->end, i);
228
229		if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
230			res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
231		} else if (i == dev->rom_base_reg) {
232			res = &dev->resource[PCI_ROM_RESOURCE];
233			flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
234		} else {
235			printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
236			continue;
237		}
238		res->start = op_res->start;
239		res->end = op_res->end;
240		res->flags = flags;
241		res->name = pci_name(dev);
242	}
243}
244
245static struct pci_dev *of_create_pci_dev(struct pci_pbm_info *pbm,
246					 struct device_node *node,
247					 struct pci_bus *bus, int devfn)
248{
249	struct dev_archdata *sd;
250	struct pci_slot *slot;
251	struct platform_device *op;
252	struct pci_dev *dev;
253	const char *type;
254	u32 class;
255
256	dev = alloc_pci_dev();
257	if (!dev)
258		return NULL;
259
260	sd = &dev->dev.archdata;
261	sd->iommu = pbm->iommu;
262	sd->stc = &pbm->stc;
263	sd->host_controller = pbm;
264	sd->op = op = of_find_device_by_node(node);
265	sd->numa_node = pbm->numa_node;
266
267	sd = &op->dev.archdata;
268	sd->iommu = pbm->iommu;
269	sd->stc = &pbm->stc;
270	sd->numa_node = pbm->numa_node;
271
272	if (!strcmp(node->name, "ebus"))
273		of_propagate_archdata(op);
274
275	type = of_get_property(node, "device_type", NULL);
276	if (type == NULL)
277		type = "";
278
279	if (ofpci_verbose)
280		printk("    create device, devfn: %x, type: %s\n",
281		       devfn, type);
282
283	dev->bus = bus;
284	dev->sysdata = node;
285	dev->dev.parent = bus->bridge;
286	dev->dev.bus = &pci_bus_type;
287	dev->dev.of_node = node;
288	dev->devfn = devfn;
289	dev->multifunction = 0;		/* maybe a lie? */
290	set_pcie_port_type(dev);
291
292	list_for_each_entry(slot, &dev->bus->slots, list)
293		if (PCI_SLOT(dev->devfn) == slot->number)
294			dev->slot = slot;
295
296	dev->vendor = of_getintprop_default(node, "vendor-id", 0xffff);
297	dev->device = of_getintprop_default(node, "device-id", 0xffff);
298	dev->subsystem_vendor =
299		of_getintprop_default(node, "subsystem-vendor-id", 0);
300	dev->subsystem_device =
301		of_getintprop_default(node, "subsystem-id", 0);
302
303	dev->cfg_size = pci_cfg_space_size(dev);
304
305	/* We can't actually use the firmware value, we have
306	 * to read what is in the register right now.  One
307	 * reason is that in the case of IDE interfaces the
308	 * firmware can sample the value before the the IDE
309	 * interface is programmed into native mode.
310	 */
311	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
312	dev->class = class >> 8;
313	dev->revision = class & 0xff;
314
315	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(bus),
316		dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
317
318	if (ofpci_verbose)
319		printk("    class: 0x%x device name: %s\n",
320		       dev->class, pci_name(dev));
321
322	/* I have seen IDE devices which will not respond to
323	 * the bmdma simplex check reads if bus mastering is
324	 * disabled.
325	 */
326	if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
327		pci_set_master(dev);
328
329	dev->current_state = 4;		/* unknown power state */
330	dev->error_state = pci_channel_io_normal;
331	dev->dma_mask = 0xffffffff;
332
333	if (!strcmp(node->name, "pci")) {
334		/* a PCI-PCI bridge */
335		dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
336		dev->rom_base_reg = PCI_ROM_ADDRESS1;
337	} else if (!strcmp(type, "cardbus")) {
338		dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
339	} else {
340		dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
341		dev->rom_base_reg = PCI_ROM_ADDRESS;
342
343		dev->irq = sd->op->archdata.irqs[0];
344		if (dev->irq == 0xffffffff)
345			dev->irq = PCI_IRQ_NONE;
346	}
347
348	pci_parse_of_addrs(sd->op, node, dev);
349
350	if (ofpci_verbose)
351		printk("    adding to system ...\n");
352
353	pci_device_add(dev, bus);
354
355	return dev;
356}
357
358static void __devinit apb_calc_first_last(u8 map, u32 *first_p, u32 *last_p)
359{
360	u32 idx, first, last;
361
362	first = 8;
363	last = 0;
364	for (idx = 0; idx < 8; idx++) {
365		if ((map & (1 << idx)) != 0) {
366			if (first > idx)
367				first = idx;
368			if (last < idx)
369				last = idx;
370		}
371	}
372
373	*first_p = first;
374	*last_p = last;
375}
376
377static void pci_resource_adjust(struct resource *res,
378				struct resource *root)
379{
380	res->start += root->start;
381	res->end += root->start;
382}
383
384/* For PCI bus devices which lack a 'ranges' property we interrogate
385 * the config space values to set the resources, just like the generic
386 * Linux PCI probing code does.
387 */
388static void __devinit pci_cfg_fake_ranges(struct pci_dev *dev,
389					  struct pci_bus *bus,
390					  struct pci_pbm_info *pbm)
391{
392	struct resource *res;
393	u8 io_base_lo, io_limit_lo;
394	u16 mem_base_lo, mem_limit_lo;
395	unsigned long base, limit;
396
397	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
398	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
399	base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
400	limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
401
402	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
403		u16 io_base_hi, io_limit_hi;
404
405		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
406		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
407		base |= (io_base_hi << 16);
408		limit |= (io_limit_hi << 16);
409	}
410
411	res = bus->resource[0];
412	if (base <= limit) {
413		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
414		if (!res->start)
415			res->start = base;
416		if (!res->end)
417			res->end = limit + 0xfff;
418		pci_resource_adjust(res, &pbm->io_space);
419	}
420
421	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
422	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
423	base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
424	limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
425
426	res = bus->resource[1];
427	if (base <= limit) {
428		res->flags = ((mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) |
429			      IORESOURCE_MEM);
430		res->start = base;
431		res->end = limit + 0xfffff;
432		pci_resource_adjust(res, &pbm->mem_space);
433	}
434
435	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
436	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
437	base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
438	limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
439
440	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
441		u32 mem_base_hi, mem_limit_hi;
442
443		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
444		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
445
446		/*
447		 * Some bridges set the base > limit by default, and some
448		 * (broken) BIOSes do not initialize them.  If we find
449		 * this, just assume they are not being used.
450		 */
451		if (mem_base_hi <= mem_limit_hi) {
452			base |= ((long) mem_base_hi) << 32;
453			limit |= ((long) mem_limit_hi) << 32;
454		}
455	}
456
457	res = bus->resource[2];
458	if (base <= limit) {
459		res->flags = ((mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) |
460			      IORESOURCE_MEM | IORESOURCE_PREFETCH);
461		res->start = base;
462		res->end = limit + 0xfffff;
463		pci_resource_adjust(res, &pbm->mem_space);
464	}
465}
466
467/* Cook up fake bus resources for SUNW,simba PCI bridges which lack
468 * a proper 'ranges' property.
469 */
470static void __devinit apb_fake_ranges(struct pci_dev *dev,
471				      struct pci_bus *bus,
472				      struct pci_pbm_info *pbm)
473{
474	struct resource *res;
475	u32 first, last;
476	u8 map;
477
478	pci_read_config_byte(dev, APB_IO_ADDRESS_MAP, &map);
479	apb_calc_first_last(map, &first, &last);
480	res = bus->resource[0];
481	res->start = (first << 21);
482	res->end = (last << 21) + ((1 << 21) - 1);
483	res->flags = IORESOURCE_IO;
484	pci_resource_adjust(res, &pbm->io_space);
485
486	pci_read_config_byte(dev, APB_MEM_ADDRESS_MAP, &map);
487	apb_calc_first_last(map, &first, &last);
488	res = bus->resource[1];
489	res->start = (first << 21);
490	res->end = (last << 21) + ((1 << 21) - 1);
491	res->flags = IORESOURCE_MEM;
492	pci_resource_adjust(res, &pbm->mem_space);
493}
494
495static void __devinit pci_of_scan_bus(struct pci_pbm_info *pbm,
496				      struct device_node *node,
497				      struct pci_bus *bus);
498
499#define GET_64BIT(prop, i)	((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
500
501static void __devinit of_scan_pci_bridge(struct pci_pbm_info *pbm,
502					 struct device_node *node,
503					 struct pci_dev *dev)
504{
505	struct pci_bus *bus;
506	const u32 *busrange, *ranges;
507	int len, i, simba;
508	struct resource *res;
509	unsigned int flags;
510	u64 size;
511
512	if (ofpci_verbose)
513		printk("of_scan_pci_bridge(%s)\n", node->full_name);
514
515	/* parse bus-range property */
516	busrange = of_get_property(node, "bus-range", &len);
517	if (busrange == NULL || len != 8) {
518		printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
519		       node->full_name);
520		return;
521	}
522	ranges = of_get_property(node, "ranges", &len);
523	simba = 0;
524	if (ranges == NULL) {
525		const char *model = of_get_property(node, "model", NULL);
526		if (model && !strcmp(model, "SUNW,simba"))
527			simba = 1;
528	}
529
530	bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
531	if (!bus) {
532		printk(KERN_ERR "Failed to create pci bus for %s\n",
533		       node->full_name);
534		return;
535	}
536
537	bus->primary = dev->bus->number;
538	bus->subordinate = busrange[1];
539	bus->bridge_ctl = 0;
540
541	/* parse ranges property, or cook one up by hand for Simba */
542	/* PCI #address-cells == 3 and #size-cells == 2 always */
543	res = &dev->resource[PCI_BRIDGE_RESOURCES];
544	for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
545		res->flags = 0;
546		bus->resource[i] = res;
547		++res;
548	}
549	if (simba) {
550		apb_fake_ranges(dev, bus, pbm);
551		goto after_ranges;
552	} else if (ranges == NULL) {
553		pci_cfg_fake_ranges(dev, bus, pbm);
554		goto after_ranges;
555	}
556	i = 1;
557	for (; len >= 32; len -= 32, ranges += 8) {
558		struct resource *root;
559
560		flags = pci_parse_of_flags(ranges[0]);
561		size = GET_64BIT(ranges, 6);
562		if (flags == 0 || size == 0)
563			continue;
564		if (flags & IORESOURCE_IO) {
565			res = bus->resource[0];
566			if (res->flags) {
567				printk(KERN_ERR "PCI: ignoring extra I/O range"
568				       " for bridge %s\n", node->full_name);
569				continue;
570			}
571			root = &pbm->io_space;
572		} else {
573			if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
574				printk(KERN_ERR "PCI: too many memory ranges"
575				       " for bridge %s\n", node->full_name);
576				continue;
577			}
578			res = bus->resource[i];
579			++i;
580			root = &pbm->mem_space;
581		}
582
583		res->start = GET_64BIT(ranges, 1);
584		res->end = res->start + size - 1;
585		res->flags = flags;
586
587		/* Another way to implement this would be to add an of_device
588		 * layer routine that can calculate a resource for a given
589		 * range property value in a PCI device.
590		 */
591		pci_resource_adjust(res, root);
592	}
593after_ranges:
594	sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
595		bus->number);
596	if (ofpci_verbose)
597		printk("    bus name: %s\n", bus->name);
598
599	pci_of_scan_bus(pbm, node, bus);
600}
601
602static void __devinit pci_of_scan_bus(struct pci_pbm_info *pbm,
603				      struct device_node *node,
604				      struct pci_bus *bus)
605{
606	struct device_node *child;
607	const u32 *reg;
608	int reglen, devfn, prev_devfn;
609	struct pci_dev *dev;
610
611	if (ofpci_verbose)
612		printk("PCI: scan_bus[%s] bus no %d\n",
613		       node->full_name, bus->number);
614
615	child = NULL;
616	prev_devfn = -1;
617	while ((child = of_get_next_child(node, child)) != NULL) {
618		if (ofpci_verbose)
619			printk("  * %s\n", child->full_name);
620		reg = of_get_property(child, "reg", &reglen);
621		if (reg == NULL || reglen < 20)
622			continue;
623
624		devfn = (reg[0] >> 8) & 0xff;
625
626		if (devfn == prev_devfn)
627			continue;
628		prev_devfn = devfn;
629
630		/* create a new pci_dev for this device */
631		dev = of_create_pci_dev(pbm, child, bus, devfn);
632		if (!dev)
633			continue;
634		if (ofpci_verbose)
635			printk("PCI: dev header type: %x\n",
636			       dev->hdr_type);
637
638		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
639		    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
640			of_scan_pci_bridge(pbm, child, dev);
641	}
642}
643
644static ssize_t
645show_pciobppath_attr(struct device * dev, struct device_attribute * attr, char * buf)
646{
647	struct pci_dev *pdev;
648	struct device_node *dp;
649
650	pdev = to_pci_dev(dev);
651	dp = pdev->dev.of_node;
652
653	return snprintf (buf, PAGE_SIZE, "%s\n", dp->full_name);
654}
655
656static DEVICE_ATTR(obppath, S_IRUSR | S_IRGRP | S_IROTH, show_pciobppath_attr, NULL);
657
658static void __devinit pci_bus_register_of_sysfs(struct pci_bus *bus)
659{
660	struct pci_dev *dev;
661	struct pci_bus *child_bus;
662	int err;
663
664	list_for_each_entry(dev, &bus->devices, bus_list) {
665		/* we don't really care if we can create this file or
666		 * not, but we need to assign the result of the call
667		 * or the world will fall under alien invasion and
668		 * everybody will be frozen on a spaceship ready to be
669		 * eaten on alpha centauri by some green and jelly
670		 * humanoid.
671		 */
672		err = sysfs_create_file(&dev->dev.kobj, &dev_attr_obppath.attr);
673	}
674	list_for_each_entry(child_bus, &bus->children, node)
675		pci_bus_register_of_sysfs(child_bus);
676}
677
678struct pci_bus * __devinit pci_scan_one_pbm(struct pci_pbm_info *pbm,
679					    struct device *parent)
680{
681	struct device_node *node = pbm->op->dev.of_node;
682	struct pci_bus *bus;
683
684	printk("PCI: Scanning PBM %s\n", node->full_name);
685
686	bus = pci_create_bus(parent, pbm->pci_first_busno, pbm->pci_ops, pbm);
687	if (!bus) {
688		printk(KERN_ERR "Failed to create bus for %s\n",
689		       node->full_name);
690		return NULL;
691	}
692	bus->secondary = pbm->pci_first_busno;
693	bus->subordinate = pbm->pci_last_busno;
694
695	bus->resource[0] = &pbm->io_space;
696	bus->resource[1] = &pbm->mem_space;
697
698	pci_of_scan_bus(pbm, node, bus);
699	pci_bus_add_devices(bus);
700	pci_bus_register_of_sysfs(bus);
701
702	return bus;
703}
704
705void __devinit pcibios_fixup_bus(struct pci_bus *pbus)
706{
707	struct pci_pbm_info *pbm = pbus->sysdata;
708
709	/* Generic PCI bus probing sets these to point at
710	 * &io{port,mem}_resouce which is wrong for us.
711	 */
712	pbus->resource[0] = &pbm->io_space;
713	pbus->resource[1] = &pbm->mem_space;
714}
715
716void pcibios_update_irq(struct pci_dev *pdev, int irq)
717{
718}
719
720resource_size_t pcibios_align_resource(void *data, const struct resource *res,
721				resource_size_t size, resource_size_t align)
722{
723	return res->start;
724}
725
726int pcibios_enable_device(struct pci_dev *dev, int mask)
727{
728	u16 cmd, oldcmd;
729	int i;
730
731	pci_read_config_word(dev, PCI_COMMAND, &cmd);
732	oldcmd = cmd;
733
734	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
735		struct resource *res = &dev->resource[i];
736
737		/* Only set up the requested stuff */
738		if (!(mask & (1<<i)))
739			continue;
740
741		if (res->flags & IORESOURCE_IO)
742			cmd |= PCI_COMMAND_IO;
743		if (res->flags & IORESOURCE_MEM)
744			cmd |= PCI_COMMAND_MEMORY;
745	}
746
747	if (cmd != oldcmd) {
748		printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
749		       pci_name(dev), cmd);
750                /* Enable the appropriate bits in the PCI command register.  */
751		pci_write_config_word(dev, PCI_COMMAND, cmd);
752	}
753	return 0;
754}
755
756void pcibios_resource_to_bus(struct pci_dev *pdev, struct pci_bus_region *region,
757			     struct resource *res)
758{
759	struct pci_pbm_info *pbm = pdev->bus->sysdata;
760	struct resource zero_res, *root;
761
762	zero_res.start = 0;
763	zero_res.end = 0;
764	zero_res.flags = res->flags;
765
766	if (res->flags & IORESOURCE_IO)
767		root = &pbm->io_space;
768	else
769		root = &pbm->mem_space;
770
771	pci_resource_adjust(&zero_res, root);
772
773	region->start = res->start - zero_res.start;
774	region->end = res->end - zero_res.start;
775}
776EXPORT_SYMBOL(pcibios_resource_to_bus);
777
778void pcibios_bus_to_resource(struct pci_dev *pdev, struct resource *res,
779			     struct pci_bus_region *region)
780{
781	struct pci_pbm_info *pbm = pdev->bus->sysdata;
782	struct resource *root;
783
784	res->start = region->start;
785	res->end = region->end;
786
787	if (res->flags & IORESOURCE_IO)
788		root = &pbm->io_space;
789	else
790		root = &pbm->mem_space;
791
792	pci_resource_adjust(res, root);
793}
794EXPORT_SYMBOL(pcibios_bus_to_resource);
795
796char * __devinit pcibios_setup(char *str)
797{
798	return str;
799}
800
801/* Platform support for /proc/bus/pci/X/Y mmap()s. */
802
803/* If the user uses a host-bridge as the PCI device, he may use
804 * this to perform a raw mmap() of the I/O or MEM space behind
805 * that controller.
806 *
807 * This can be useful for execution of x86 PCI bios initialization code
808 * on a PCI card, like the xfree86 int10 stuff does.
809 */
810static int __pci_mmap_make_offset_bus(struct pci_dev *pdev, struct vm_area_struct *vma,
811				      enum pci_mmap_state mmap_state)
812{
813	struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
814	unsigned long space_size, user_offset, user_size;
815
816	if (mmap_state == pci_mmap_io) {
817		space_size = (pbm->io_space.end -
818			      pbm->io_space.start) + 1;
819	} else {
820		space_size = (pbm->mem_space.end -
821			      pbm->mem_space.start) + 1;
822	}
823
824	/* Make sure the request is in range. */
825	user_offset = vma->vm_pgoff << PAGE_SHIFT;
826	user_size = vma->vm_end - vma->vm_start;
827
828	if (user_offset >= space_size ||
829	    (user_offset + user_size) > space_size)
830		return -EINVAL;
831
832	if (mmap_state == pci_mmap_io) {
833		vma->vm_pgoff = (pbm->io_space.start +
834				 user_offset) >> PAGE_SHIFT;
835	} else {
836		vma->vm_pgoff = (pbm->mem_space.start +
837				 user_offset) >> PAGE_SHIFT;
838	}
839
840	return 0;
841}
842
843static int __pci_mmap_make_offset(struct pci_dev *pdev,
844				  struct vm_area_struct *vma,
845				  enum pci_mmap_state mmap_state)
846{
847	unsigned long user_paddr, user_size;
848	int i, err;
849
850	/* First compute the physical address in vma->vm_pgoff,
851	 * making sure the user offset is within range in the
852	 * appropriate PCI space.
853	 */
854	err = __pci_mmap_make_offset_bus(pdev, vma, mmap_state);
855	if (err)
856		return err;
857
858	/* If this is a mapping on a host bridge, any address
859	 * is OK.
860	 */
861	if ((pdev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
862		return err;
863
864	/* Otherwise make sure it's in the range for one of the
865	 * device's resources.
866	 */
867	user_paddr = vma->vm_pgoff << PAGE_SHIFT;
868	user_size = vma->vm_end - vma->vm_start;
869
870	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
871		struct resource *rp = &pdev->resource[i];
872		resource_size_t aligned_end;
873
874		/* Active? */
875		if (!rp->flags)
876			continue;
877
878		/* Same type? */
879		if (i == PCI_ROM_RESOURCE) {
880			if (mmap_state != pci_mmap_mem)
881				continue;
882		} else {
883			if ((mmap_state == pci_mmap_io &&
884			     (rp->flags & IORESOURCE_IO) == 0) ||
885			    (mmap_state == pci_mmap_mem &&
886			     (rp->flags & IORESOURCE_MEM) == 0))
887				continue;
888		}
889
890		/* Align the resource end to the next page address.
891		 * PAGE_SIZE intentionally added instead of (PAGE_SIZE - 1),
892		 * because actually we need the address of the next byte
893		 * after rp->end.
894		 */
895		aligned_end = (rp->end + PAGE_SIZE) & PAGE_MASK;
896
897		if ((rp->start <= user_paddr) &&
898		    (user_paddr + user_size) <= aligned_end)
899			break;
900	}
901
902	if (i > PCI_ROM_RESOURCE)
903		return -EINVAL;
904
905	return 0;
906}
907
908/* Set vm_flags of VMA, as appropriate for this architecture, for a pci device
909 * mapping.
910 */
911static void __pci_mmap_set_flags(struct pci_dev *dev, struct vm_area_struct *vma,
912					    enum pci_mmap_state mmap_state)
913{
914	vma->vm_flags |= (VM_IO | VM_RESERVED);
915}
916
917/* Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
918 * device mapping.
919 */
920static void __pci_mmap_set_pgprot(struct pci_dev *dev, struct vm_area_struct *vma,
921					     enum pci_mmap_state mmap_state)
922{
923	/* Our io_remap_pfn_range takes care of this, do nothing.  */
924}
925
926/* Perform the actual remap of the pages for a PCI device mapping, as appropriate
927 * for this architecture.  The region in the process to map is described by vm_start
928 * and vm_end members of VMA, the base physical address is found in vm_pgoff.
929 * The pci device structure is provided so that architectures may make mapping
930 * decisions on a per-device or per-bus basis.
931 *
932 * Returns a negative error code on failure, zero on success.
933 */
934int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
935			enum pci_mmap_state mmap_state,
936			int write_combine)
937{
938	int ret;
939
940	ret = __pci_mmap_make_offset(dev, vma, mmap_state);
941	if (ret < 0)
942		return ret;
943
944	__pci_mmap_set_flags(dev, vma, mmap_state);
945	__pci_mmap_set_pgprot(dev, vma, mmap_state);
946
947	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
948	ret = io_remap_pfn_range(vma, vma->vm_start,
949				 vma->vm_pgoff,
950				 vma->vm_end - vma->vm_start,
951				 vma->vm_page_prot);
952	if (ret)
953		return ret;
954
955	return 0;
956}
957
958#ifdef CONFIG_NUMA
959int pcibus_to_node(struct pci_bus *pbus)
960{
961	struct pci_pbm_info *pbm = pbus->sysdata;
962
963	return pbm->numa_node;
964}
965EXPORT_SYMBOL(pcibus_to_node);
966#endif
967
968/* Return the domain number for this pci bus */
969
970int pci_domain_nr(struct pci_bus *pbus)
971{
972	struct pci_pbm_info *pbm = pbus->sysdata;
973	int ret;
974
975	if (!pbm) {
976		ret = -ENXIO;
977	} else {
978		ret = pbm->index;
979	}
980
981	return ret;
982}
983EXPORT_SYMBOL(pci_domain_nr);
984
985#ifdef CONFIG_PCI_MSI
986int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
987{
988	struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
989	unsigned int virt_irq;
990
991	if (!pbm->setup_msi_irq)
992		return -EINVAL;
993
994	return pbm->setup_msi_irq(&virt_irq, pdev, desc);
995}
996
997void arch_teardown_msi_irq(unsigned int virt_irq)
998{
999	struct msi_desc *entry = get_irq_msi(virt_irq);
1000	struct pci_dev *pdev = entry->dev;
1001	struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
1002
1003	if (pbm->teardown_msi_irq)
1004		pbm->teardown_msi_irq(virt_irq, pdev);
1005}
1006#endif /* !(CONFIG_PCI_MSI) */
1007
1008struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1009{
1010	return pdev->dev.of_node;
1011}
1012EXPORT_SYMBOL(pci_device_to_OF_node);
1013
1014static void ali_sound_dma_hack(struct pci_dev *pdev, int set_bit)
1015{
1016	struct pci_dev *ali_isa_bridge;
1017	u8 val;
1018
1019	/* ALI sound chips generate 31-bits of DMA, a special register
1020	 * determines what bit 31 is emitted as.
1021	 */
1022	ali_isa_bridge = pci_get_device(PCI_VENDOR_ID_AL,
1023					 PCI_DEVICE_ID_AL_M1533,
1024					 NULL);
1025
1026	pci_read_config_byte(ali_isa_bridge, 0x7e, &val);
1027	if (set_bit)
1028		val |= 0x01;
1029	else
1030		val &= ~0x01;
1031	pci_write_config_byte(ali_isa_bridge, 0x7e, val);
1032	pci_dev_put(ali_isa_bridge);
1033}
1034
1035int pci64_dma_supported(struct pci_dev *pdev, u64 device_mask)
1036{
1037	u64 dma_addr_mask;
1038
1039	if (pdev == NULL) {
1040		dma_addr_mask = 0xffffffff;
1041	} else {
1042		struct iommu *iommu = pdev->dev.archdata.iommu;
1043
1044		dma_addr_mask = iommu->dma_addr_mask;
1045
1046		if (pdev->vendor == PCI_VENDOR_ID_AL &&
1047		    pdev->device == PCI_DEVICE_ID_AL_M5451 &&
1048		    device_mask == 0x7fffffff) {
1049			ali_sound_dma_hack(pdev,
1050					   (dma_addr_mask & 0x80000000) != 0);
1051			return 1;
1052		}
1053	}
1054
1055	if (device_mask >= (1UL << 32UL))
1056		return 0;
1057
1058	return (device_mask & dma_addr_mask) == dma_addr_mask;
1059}
1060
1061void pci_resource_to_user(const struct pci_dev *pdev, int bar,
1062			  const struct resource *rp, resource_size_t *start,
1063			  resource_size_t *end)
1064{
1065	struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
1066	unsigned long offset;
1067
1068	if (rp->flags & IORESOURCE_IO)
1069		offset = pbm->io_space.start;
1070	else
1071		offset = pbm->mem_space.start;
1072
1073	*start = rp->start - offset;
1074	*end = rp->end - offset;
1075}
1076
1077static int __init pcibios_init(void)
1078{
1079	pci_dfl_cache_line_size = 64 >> 2;
1080	return 0;
1081}
1082subsys_initcall(pcibios_init);
1083
1084#ifdef CONFIG_SYSFS
1085static void __devinit pci_bus_slot_names(struct device_node *node,
1086					 struct pci_bus *bus)
1087{
1088	const struct pci_slot_names {
1089		u32	slot_mask;
1090		char	names[0];
1091	} *prop;
1092	const char *sp;
1093	int len, i;
1094	u32 mask;
1095
1096	prop = of_get_property(node, "slot-names", &len);
1097	if (!prop)
1098		return;
1099
1100	mask = prop->slot_mask;
1101	sp = prop->names;
1102
1103	if (ofpci_verbose)
1104		printk("PCI: Making slots for [%s] mask[0x%02x]\n",
1105		       node->full_name, mask);
1106
1107	i = 0;
1108	while (mask) {
1109		struct pci_slot *pci_slot;
1110		u32 this_bit = 1 << i;
1111
1112		if (!(mask & this_bit)) {
1113			i++;
1114			continue;
1115		}
1116
1117		if (ofpci_verbose)
1118			printk("PCI: Making slot [%s]\n", sp);
1119
1120		pci_slot = pci_create_slot(bus, i, sp, NULL);
1121		if (IS_ERR(pci_slot))
1122			printk(KERN_ERR "PCI: pci_create_slot returned %ld\n",
1123			       PTR_ERR(pci_slot));
1124
1125		sp += strlen(sp) + 1;
1126		mask &= ~this_bit;
1127		i++;
1128	}
1129}
1130
1131static int __init of_pci_slot_init(void)
1132{
1133	struct pci_bus *pbus = NULL;
1134
1135	while ((pbus = pci_find_next_bus(pbus)) != NULL) {
1136		struct device_node *node;
1137
1138		if (pbus->self) {
1139			/* PCI->PCI bridge */
1140			node = pbus->self->dev.of_node;
1141		} else {
1142			struct pci_pbm_info *pbm = pbus->sysdata;
1143
1144			/* Host PCI controller */
1145			node = pbm->op->dev.of_node;
1146		}
1147
1148		pci_bus_slot_names(node, pbus);
1149	}
1150
1151	return 0;
1152}
1153
1154module_init(of_pci_slot_init);
1155#endif
1156