• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/arch/blackfin/mach-bf527/include/mach/
1/*
2 * Copyright 2007-2008 Analog Devices Inc.
3 *
4 * Licensed under the ADI BSD license or the GPL-2 (or later)
5 */
6
7#ifndef _DEF_BF52X_H
8#define _DEF_BF52X_H
9
10
11/* ************************************************************** */
12/*   SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF52x    */
13/* ************************************************************** */
14
15/* ==== begin from defBF534.h ==== */
16
17/* Clock and System Control	(0xFFC00000 - 0xFFC000FF)								*/
18#define PLL_CTL				0xFFC00000	/* PLL Control Register						*/
19#define PLL_DIV				0xFFC00004	/* PLL Divide Register						*/
20#define VR_CTL				0xFFC00008	/* Voltage Regulator Control Register		*/
21#define PLL_STAT			0xFFC0000C	/* PLL Status Register						*/
22#define PLL_LOCKCNT			0xFFC00010	/* PLL Lock Count Register					*/
23#define CHIPID        0xFFC00014  /* Device ID Register */
24
25
26/* System Interrupt Controller (0xFFC00100 - 0xFFC001FF)							*/
27#define SWRST				0xFFC00100	/* Software Reset Register					*/
28#define SYSCR				0xFFC00104	/* System Configuration Register			*/
29#define SIC_RVECT			0xFFC00108	/* Interrupt Reset Vector Address Register	*/
30
31#define SIC_IMASK0			0xFFC0010C	/* Interrupt Mask Register					*/
32#define SIC_IAR0			0xFFC00110	/* Interrupt Assignment Register 0			*/
33#define SIC_IAR1			0xFFC00114	/* Interrupt Assignment Register 1			*/
34#define SIC_IAR2			0xFFC00118	/* Interrupt Assignment Register 2			*/
35#define SIC_IAR3			0xFFC0011C	/* Interrupt Assignment Register 3			*/
36#define SIC_ISR0				0xFFC00120	/* Interrupt Status Register				*/
37#define SIC_IWR0				0xFFC00124	/* Interrupt Wakeup Register				*/
38
39/* SIC Additions to ADSP-BF52x (0xFFC0014C - 0xFFC00162) */
40#define SIC_IMASK1                      0xFFC0014C     /* Interrupt Mask register of SIC2 */
41#define SIC_IAR4                        0xFFC00150     /* Interrupt Assignment register4 */
42#define SIC_IAR5                        0xFFC00154     /* Interrupt Assignment register5 */
43#define SIC_IAR6                        0xFFC00158     /* Interrupt Assignment register6 */
44#define SIC_IAR7                        0xFFC0015C     /* Interrupt Assignment register7 */
45#define SIC_ISR1                        0xFFC00160     /* Interrupt Statur register */
46#define SIC_IWR1                        0xFFC00164     /* Interrupt Wakeup register */
47
48
49/* Watchdog Timer			(0xFFC00200 - 0xFFC002FF)								*/
50#define WDOG_CTL			0xFFC00200	/* Watchdog Control Register				*/
51#define WDOG_CNT			0xFFC00204	/* Watchdog Count Register					*/
52#define WDOG_STAT			0xFFC00208	/* Watchdog Status Register					*/
53
54
55/* Real Time Clock		(0xFFC00300 - 0xFFC003FF)									*/
56#define RTC_STAT			0xFFC00300	/* RTC Status Register						*/
57#define RTC_ICTL			0xFFC00304	/* RTC Interrupt Control Register			*/
58#define RTC_ISTAT			0xFFC00308	/* RTC Interrupt Status Register			*/
59#define RTC_SWCNT			0xFFC0030C	/* RTC Stopwatch Count Register				*/
60#define RTC_ALARM			0xFFC00310	/* RTC Alarm Time Register					*/
61#define RTC_FAST			0xFFC00314	/* RTC Prescaler Enable Register			*/
62#define RTC_PREN			0xFFC00314	/* RTC Prescaler Enable Alternate Macro		*/
63
64
65/* UART0 Controller		(0xFFC00400 - 0xFFC004FF)									*/
66#define UART0_THR			0xFFC00400	/* Transmit Holding register				*/
67#define UART0_RBR			0xFFC00400	/* Receive Buffer register					*/
68#define UART0_DLL			0xFFC00400	/* Divisor Latch (Low-Byte)					*/
69#define UART0_IER			0xFFC00404	/* Interrupt Enable Register				*/
70#define UART0_DLH			0xFFC00404	/* Divisor Latch (High-Byte)				*/
71#define UART0_IIR			0xFFC00408	/* Interrupt Identification Register		*/
72#define UART0_LCR			0xFFC0040C	/* Line Control Register					*/
73#define UART0_MCR			0xFFC00410	/* Modem Control Register					*/
74#define UART0_LSR			0xFFC00414	/* Line Status Register						*/
75#define UART0_MSR			0xFFC00418	/* Modem Status Register					*/
76#define UART0_SCR			0xFFC0041C	/* SCR Scratch Register						*/
77#define UART0_GCTL			0xFFC00424	/* Global Control Register					*/
78
79
80/* SPI Controller			(0xFFC00500 - 0xFFC005FF)								*/
81#define SPI0_REGBASE			0xFFC00500
82#define SPI_CTL				0xFFC00500	/* SPI Control Register						*/
83#define SPI_FLG				0xFFC00504	/* SPI Flag register						*/
84#define SPI_STAT			0xFFC00508	/* SPI Status register						*/
85#define SPI_TDBR			0xFFC0050C	/* SPI Transmit Data Buffer Register		*/
86#define SPI_RDBR			0xFFC00510	/* SPI Receive Data Buffer Register			*/
87#define SPI_BAUD			0xFFC00514	/* SPI Baud rate Register					*/
88#define SPI_SHADOW			0xFFC00518	/* SPI_RDBR Shadow Register					*/
89
90
91/* TIMER0-7 Registers		(0xFFC00600 - 0xFFC006FF)								*/
92#define TIMER0_CONFIG		0xFFC00600	/* Timer 0 Configuration Register			*/
93#define TIMER0_COUNTER		0xFFC00604	/* Timer 0 Counter Register					*/
94#define TIMER0_PERIOD		0xFFC00608	/* Timer 0 Period Register					*/
95#define TIMER0_WIDTH		0xFFC0060C	/* Timer 0 Width Register					*/
96
97#define TIMER1_CONFIG		0xFFC00610	/* Timer 1 Configuration Register  			*/
98#define TIMER1_COUNTER		0xFFC00614	/* Timer 1 Counter Register        			*/
99#define TIMER1_PERIOD		0xFFC00618	/* Timer 1 Period Register         			*/
100#define TIMER1_WIDTH		0xFFC0061C	/* Timer 1 Width Register          			*/
101
102#define TIMER2_CONFIG		0xFFC00620	/* Timer 2 Configuration Register  			*/
103#define TIMER2_COUNTER		0xFFC00624	/* Timer 2 Counter Register        			*/
104#define TIMER2_PERIOD		0xFFC00628	/* Timer 2 Period Register         			*/
105#define TIMER2_WIDTH		0xFFC0062C	/* Timer 2 Width Register          			*/
106
107#define TIMER3_CONFIG		0xFFC00630	/* Timer 3 Configuration Register			*/
108#define TIMER3_COUNTER		0xFFC00634	/* Timer 3 Counter Register					*/
109#define TIMER3_PERIOD		0xFFC00638	/* Timer 3 Period Register					*/
110#define TIMER3_WIDTH		0xFFC0063C	/* Timer 3 Width Register					*/
111
112#define TIMER4_CONFIG		0xFFC00640	/* Timer 4 Configuration Register  			*/
113#define TIMER4_COUNTER		0xFFC00644	/* Timer 4 Counter Register        			*/
114#define TIMER4_PERIOD		0xFFC00648	/* Timer 4 Period Register         			*/
115#define TIMER4_WIDTH		0xFFC0064C	/* Timer 4 Width Register          			*/
116
117#define TIMER5_CONFIG		0xFFC00650	/* Timer 5 Configuration Register  			*/
118#define TIMER5_COUNTER		0xFFC00654	/* Timer 5 Counter Register        			*/
119#define TIMER5_PERIOD		0xFFC00658	/* Timer 5 Period Register         			*/
120#define TIMER5_WIDTH		0xFFC0065C	/* Timer 5 Width Register          			*/
121
122#define TIMER6_CONFIG		0xFFC00660	/* Timer 6 Configuration Register  			*/
123#define TIMER6_COUNTER		0xFFC00664	/* Timer 6 Counter Register        			*/
124#define TIMER6_PERIOD		0xFFC00668	/* Timer 6 Period Register         			*/
125#define TIMER6_WIDTH		0xFFC0066C	/* Timer 6 Width Register          			*/
126
127#define TIMER7_CONFIG		0xFFC00670	/* Timer 7 Configuration Register  			*/
128#define TIMER7_COUNTER		0xFFC00674	/* Timer 7 Counter Register        			*/
129#define TIMER7_PERIOD		0xFFC00678	/* Timer 7 Period Register         			*/
130#define TIMER7_WIDTH		0xFFC0067C	/* Timer 7 Width Register       			*/
131
132#define TIMER_ENABLE		0xFFC00680	/* Timer Enable Register					*/
133#define TIMER_DISABLE		0xFFC00684	/* Timer Disable Register					*/
134#define TIMER_STATUS		0xFFC00688	/* Timer Status Register					*/
135
136
137/* General Purpose I/O Port F (0xFFC00700 - 0xFFC007FF)												*/
138#define PORTFIO					0xFFC00700	/* Port F I/O Pin State Specify Register				*/
139#define PORTFIO_CLEAR			0xFFC00704	/* Port F I/O Peripheral Interrupt Clear Register		*/
140#define PORTFIO_SET				0xFFC00708	/* Port F I/O Peripheral Interrupt Set Register			*/
141#define PORTFIO_TOGGLE			0xFFC0070C	/* Port F I/O Pin State Toggle Register					*/
142#define PORTFIO_MASKA			0xFFC00710	/* Port F I/O Mask State Specify Interrupt A Register	*/
143#define PORTFIO_MASKA_CLEAR		0xFFC00714	/* Port F I/O Mask Disable Interrupt A Register			*/
144#define PORTFIO_MASKA_SET		0xFFC00718	/* Port F I/O Mask Enable Interrupt A Register			*/
145#define PORTFIO_MASKA_TOGGLE	0xFFC0071C	/* Port F I/O Mask Toggle Enable Interrupt A Register	*/
146#define PORTFIO_MASKB			0xFFC00720	/* Port F I/O Mask State Specify Interrupt B Register	*/
147#define PORTFIO_MASKB_CLEAR		0xFFC00724	/* Port F I/O Mask Disable Interrupt B Register			*/
148#define PORTFIO_MASKB_SET		0xFFC00728	/* Port F I/O Mask Enable Interrupt B Register			*/
149#define PORTFIO_MASKB_TOGGLE	0xFFC0072C	/* Port F I/O Mask Toggle Enable Interrupt B Register	*/
150#define PORTFIO_DIR				0xFFC00730	/* Port F I/O Direction Register						*/
151#define PORTFIO_POLAR			0xFFC00734	/* Port F I/O Source Polarity Register					*/
152#define PORTFIO_EDGE			0xFFC00738	/* Port F I/O Source Sensitivity Register				*/
153#define PORTFIO_BOTH			0xFFC0073C	/* Port F I/O Set on BOTH Edges Register				*/
154#define PORTFIO_INEN			0xFFC00740	/* Port F I/O Input Enable Register 					*/
155
156
157/* SPORT0 Controller		(0xFFC00800 - 0xFFC008FF)										*/
158#define SPORT0_TCR1			0xFFC00800	/* SPORT0 Transmit Configuration 1 Register			*/
159#define SPORT0_TCR2			0xFFC00804	/* SPORT0 Transmit Configuration 2 Register			*/
160#define SPORT0_TCLKDIV		0xFFC00808	/* SPORT0 Transmit Clock Divider					*/
161#define SPORT0_TFSDIV		0xFFC0080C	/* SPORT0 Transmit Frame Sync Divider				*/
162#define SPORT0_TX			0xFFC00810	/* SPORT0 TX Data Register							*/
163#define SPORT0_RX			0xFFC00818	/* SPORT0 RX Data Register							*/
164#define SPORT0_RCR1			0xFFC00820	/* SPORT0 Transmit Configuration 1 Register			*/
165#define SPORT0_RCR2			0xFFC00824	/* SPORT0 Transmit Configuration 2 Register			*/
166#define SPORT0_RCLKDIV		0xFFC00828	/* SPORT0 Receive Clock Divider						*/
167#define SPORT0_RFSDIV		0xFFC0082C	/* SPORT0 Receive Frame Sync Divider				*/
168#define SPORT0_STAT			0xFFC00830	/* SPORT0 Status Register							*/
169#define SPORT0_CHNL			0xFFC00834	/* SPORT0 Current Channel Register					*/
170#define SPORT0_MCMC1		0xFFC00838	/* SPORT0 Multi-Channel Configuration Register 1	*/
171#define SPORT0_MCMC2		0xFFC0083C	/* SPORT0 Multi-Channel Configuration Register 2	*/
172#define SPORT0_MTCS0		0xFFC00840	/* SPORT0 Multi-Channel Transmit Select Register 0	*/
173#define SPORT0_MTCS1		0xFFC00844	/* SPORT0 Multi-Channel Transmit Select Register 1	*/
174#define SPORT0_MTCS2		0xFFC00848	/* SPORT0 Multi-Channel Transmit Select Register 2	*/
175#define SPORT0_MTCS3		0xFFC0084C	/* SPORT0 Multi-Channel Transmit Select Register 3	*/
176#define SPORT0_MRCS0		0xFFC00850	/* SPORT0 Multi-Channel Receive Select Register 0	*/
177#define SPORT0_MRCS1		0xFFC00854	/* SPORT0 Multi-Channel Receive Select Register 1	*/
178#define SPORT0_MRCS2		0xFFC00858	/* SPORT0 Multi-Channel Receive Select Register 2	*/
179#define SPORT0_MRCS3		0xFFC0085C	/* SPORT0 Multi-Channel Receive Select Register 3	*/
180
181
182/* SPORT1 Controller		(0xFFC00900 - 0xFFC009FF)										*/
183#define SPORT1_TCR1			0xFFC00900	/* SPORT1 Transmit Configuration 1 Register			*/
184#define SPORT1_TCR2			0xFFC00904	/* SPORT1 Transmit Configuration 2 Register			*/
185#define SPORT1_TCLKDIV		0xFFC00908	/* SPORT1 Transmit Clock Divider					*/
186#define SPORT1_TFSDIV		0xFFC0090C	/* SPORT1 Transmit Frame Sync Divider				*/
187#define SPORT1_TX			0xFFC00910	/* SPORT1 TX Data Register							*/
188#define SPORT1_RX			0xFFC00918	/* SPORT1 RX Data Register							*/
189#define SPORT1_RCR1			0xFFC00920	/* SPORT1 Transmit Configuration 1 Register			*/
190#define SPORT1_RCR2			0xFFC00924	/* SPORT1 Transmit Configuration 2 Register			*/
191#define SPORT1_RCLKDIV		0xFFC00928	/* SPORT1 Receive Clock Divider						*/
192#define SPORT1_RFSDIV		0xFFC0092C	/* SPORT1 Receive Frame Sync Divider				*/
193#define SPORT1_STAT			0xFFC00930	/* SPORT1 Status Register							*/
194#define SPORT1_CHNL			0xFFC00934	/* SPORT1 Current Channel Register					*/
195#define SPORT1_MCMC1		0xFFC00938	/* SPORT1 Multi-Channel Configuration Register 1	*/
196#define SPORT1_MCMC2		0xFFC0093C	/* SPORT1 Multi-Channel Configuration Register 2	*/
197#define SPORT1_MTCS0		0xFFC00940	/* SPORT1 Multi-Channel Transmit Select Register 0	*/
198#define SPORT1_MTCS1		0xFFC00944	/* SPORT1 Multi-Channel Transmit Select Register 1	*/
199#define SPORT1_MTCS2		0xFFC00948	/* SPORT1 Multi-Channel Transmit Select Register 2	*/
200#define SPORT1_MTCS3		0xFFC0094C	/* SPORT1 Multi-Channel Transmit Select Register 3	*/
201#define SPORT1_MRCS0		0xFFC00950	/* SPORT1 Multi-Channel Receive Select Register 0	*/
202#define SPORT1_MRCS1		0xFFC00954	/* SPORT1 Multi-Channel Receive Select Register 1	*/
203#define SPORT1_MRCS2		0xFFC00958	/* SPORT1 Multi-Channel Receive Select Register 2	*/
204#define SPORT1_MRCS3		0xFFC0095C	/* SPORT1 Multi-Channel Receive Select Register 3	*/
205
206
207/* External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF)								*/
208#define EBIU_AMGCTL			0xFFC00A00	/* Asynchronous Memory Global Control Register	*/
209#define EBIU_AMBCTL0		0xFFC00A04	/* Asynchronous Memory Bank Control Register 0	*/
210#define EBIU_AMBCTL1		0xFFC00A08	/* Asynchronous Memory Bank Control Register 1	*/
211#define EBIU_SDGCTL			0xFFC00A10	/* SDRAM Global Control Register				*/
212#define EBIU_SDBCTL			0xFFC00A14	/* SDRAM Bank Control Register					*/
213#define EBIU_SDRRC			0xFFC00A18	/* SDRAM Refresh Rate Control Register			*/
214#define EBIU_SDSTAT			0xFFC00A1C	/* SDRAM Status Register						*/
215
216
217/* DMA Traffic Control Registers													*/
218#define DMA_TC_PER			0xFFC00B0C	/* Traffic Control Periods Register			*/
219#define DMA_TC_CNT			0xFFC00B10	/* Traffic Control Current Counts Register	*/
220
221/* Alternate deprecated register names (below) provided for backwards code compatibility */
222#define DMA_TCPER			0xFFC00B0C	/* Traffic Control Periods Register			*/
223#define DMA_TCCNT			0xFFC00B10	/* Traffic Control Current Counts Register	*/
224
225/* DMA Controller (0xFFC00C00 - 0xFFC00FFF)															*/
226#define DMA0_NEXT_DESC_PTR		0xFFC00C00	/* DMA Channel 0 Next Descriptor Pointer Register		*/
227#define DMA0_START_ADDR			0xFFC00C04	/* DMA Channel 0 Start Address Register					*/
228#define DMA0_CONFIG				0xFFC00C08	/* DMA Channel 0 Configuration Register					*/
229#define DMA0_X_COUNT			0xFFC00C10	/* DMA Channel 0 X Count Register						*/
230#define DMA0_X_MODIFY			0xFFC00C14	/* DMA Channel 0 X Modify Register						*/
231#define DMA0_Y_COUNT			0xFFC00C18	/* DMA Channel 0 Y Count Register						*/
232#define DMA0_Y_MODIFY			0xFFC00C1C	/* DMA Channel 0 Y Modify Register						*/
233#define DMA0_CURR_DESC_PTR		0xFFC00C20	/* DMA Channel 0 Current Descriptor Pointer Register	*/
234#define DMA0_CURR_ADDR			0xFFC00C24	/* DMA Channel 0 Current Address Register				*/
235#define DMA0_IRQ_STATUS			0xFFC00C28	/* DMA Channel 0 Interrupt/Status Register				*/
236#define DMA0_PERIPHERAL_MAP		0xFFC00C2C	/* DMA Channel 0 Peripheral Map Register				*/
237#define DMA0_CURR_X_COUNT		0xFFC00C30	/* DMA Channel 0 Current X Count Register				*/
238#define DMA0_CURR_Y_COUNT		0xFFC00C38	/* DMA Channel 0 Current Y Count Register				*/
239
240#define DMA1_NEXT_DESC_PTR		0xFFC00C40	/* DMA Channel 1 Next Descriptor Pointer Register		*/
241#define DMA1_START_ADDR			0xFFC00C44	/* DMA Channel 1 Start Address Register					*/
242#define DMA1_CONFIG				0xFFC00C48	/* DMA Channel 1 Configuration Register					*/
243#define DMA1_X_COUNT			0xFFC00C50	/* DMA Channel 1 X Count Register						*/
244#define DMA1_X_MODIFY			0xFFC00C54	/* DMA Channel 1 X Modify Register						*/
245#define DMA1_Y_COUNT			0xFFC00C58	/* DMA Channel 1 Y Count Register						*/
246#define DMA1_Y_MODIFY			0xFFC00C5C	/* DMA Channel 1 Y Modify Register						*/
247#define DMA1_CURR_DESC_PTR		0xFFC00C60	/* DMA Channel 1 Current Descriptor Pointer Register	*/
248#define DMA1_CURR_ADDR			0xFFC00C64	/* DMA Channel 1 Current Address Register				*/
249#define DMA1_IRQ_STATUS			0xFFC00C68	/* DMA Channel 1 Interrupt/Status Register				*/
250#define DMA1_PERIPHERAL_MAP		0xFFC00C6C	/* DMA Channel 1 Peripheral Map Register				*/
251#define DMA1_CURR_X_COUNT		0xFFC00C70	/* DMA Channel 1 Current X Count Register				*/
252#define DMA1_CURR_Y_COUNT		0xFFC00C78	/* DMA Channel 1 Current Y Count Register				*/
253
254#define DMA2_NEXT_DESC_PTR		0xFFC00C80	/* DMA Channel 2 Next Descriptor Pointer Register		*/
255#define DMA2_START_ADDR			0xFFC00C84	/* DMA Channel 2 Start Address Register					*/
256#define DMA2_CONFIG				0xFFC00C88	/* DMA Channel 2 Configuration Register					*/
257#define DMA2_X_COUNT			0xFFC00C90	/* DMA Channel 2 X Count Register						*/
258#define DMA2_X_MODIFY			0xFFC00C94	/* DMA Channel 2 X Modify Register						*/
259#define DMA2_Y_COUNT			0xFFC00C98	/* DMA Channel 2 Y Count Register						*/
260#define DMA2_Y_MODIFY			0xFFC00C9C	/* DMA Channel 2 Y Modify Register						*/
261#define DMA2_CURR_DESC_PTR		0xFFC00CA0	/* DMA Channel 2 Current Descriptor Pointer Register	*/
262#define DMA2_CURR_ADDR			0xFFC00CA4	/* DMA Channel 2 Current Address Register				*/
263#define DMA2_IRQ_STATUS			0xFFC00CA8	/* DMA Channel 2 Interrupt/Status Register				*/
264#define DMA2_PERIPHERAL_MAP		0xFFC00CAC	/* DMA Channel 2 Peripheral Map Register				*/
265#define DMA2_CURR_X_COUNT		0xFFC00CB0	/* DMA Channel 2 Current X Count Register				*/
266#define DMA2_CURR_Y_COUNT		0xFFC00CB8	/* DMA Channel 2 Current Y Count Register				*/
267
268#define DMA3_NEXT_DESC_PTR		0xFFC00CC0	/* DMA Channel 3 Next Descriptor Pointer Register		*/
269#define DMA3_START_ADDR			0xFFC00CC4	/* DMA Channel 3 Start Address Register					*/
270#define DMA3_CONFIG				0xFFC00CC8	/* DMA Channel 3 Configuration Register					*/
271#define DMA3_X_COUNT			0xFFC00CD0	/* DMA Channel 3 X Count Register						*/
272#define DMA3_X_MODIFY			0xFFC00CD4	/* DMA Channel 3 X Modify Register						*/
273#define DMA3_Y_COUNT			0xFFC00CD8	/* DMA Channel 3 Y Count Register						*/
274#define DMA3_Y_MODIFY			0xFFC00CDC	/* DMA Channel 3 Y Modify Register						*/
275#define DMA3_CURR_DESC_PTR		0xFFC00CE0	/* DMA Channel 3 Current Descriptor Pointer Register	*/
276#define DMA3_CURR_ADDR			0xFFC00CE4	/* DMA Channel 3 Current Address Register				*/
277#define DMA3_IRQ_STATUS			0xFFC00CE8	/* DMA Channel 3 Interrupt/Status Register				*/
278#define DMA3_PERIPHERAL_MAP		0xFFC00CEC	/* DMA Channel 3 Peripheral Map Register				*/
279#define DMA3_CURR_X_COUNT		0xFFC00CF0	/* DMA Channel 3 Current X Count Register				*/
280#define DMA3_CURR_Y_COUNT		0xFFC00CF8	/* DMA Channel 3 Current Y Count Register				*/
281
282#define DMA4_NEXT_DESC_PTR		0xFFC00D00	/* DMA Channel 4 Next Descriptor Pointer Register		*/
283#define DMA4_START_ADDR			0xFFC00D04	/* DMA Channel 4 Start Address Register					*/
284#define DMA4_CONFIG				0xFFC00D08	/* DMA Channel 4 Configuration Register					*/
285#define DMA4_X_COUNT			0xFFC00D10	/* DMA Channel 4 X Count Register						*/
286#define DMA4_X_MODIFY			0xFFC00D14	/* DMA Channel 4 X Modify Register						*/
287#define DMA4_Y_COUNT			0xFFC00D18	/* DMA Channel 4 Y Count Register						*/
288#define DMA4_Y_MODIFY			0xFFC00D1C	/* DMA Channel 4 Y Modify Register						*/
289#define DMA4_CURR_DESC_PTR		0xFFC00D20	/* DMA Channel 4 Current Descriptor Pointer Register	*/
290#define DMA4_CURR_ADDR			0xFFC00D24	/* DMA Channel 4 Current Address Register				*/
291#define DMA4_IRQ_STATUS			0xFFC00D28	/* DMA Channel 4 Interrupt/Status Register				*/
292#define DMA4_PERIPHERAL_MAP		0xFFC00D2C	/* DMA Channel 4 Peripheral Map Register				*/
293#define DMA4_CURR_X_COUNT		0xFFC00D30	/* DMA Channel 4 Current X Count Register				*/
294#define DMA4_CURR_Y_COUNT		0xFFC00D38	/* DMA Channel 4 Current Y Count Register				*/
295
296#define DMA5_NEXT_DESC_PTR		0xFFC00D40	/* DMA Channel 5 Next Descriptor Pointer Register		*/
297#define DMA5_START_ADDR			0xFFC00D44	/* DMA Channel 5 Start Address Register					*/
298#define DMA5_CONFIG				0xFFC00D48	/* DMA Channel 5 Configuration Register					*/
299#define DMA5_X_COUNT			0xFFC00D50	/* DMA Channel 5 X Count Register						*/
300#define DMA5_X_MODIFY			0xFFC00D54	/* DMA Channel 5 X Modify Register						*/
301#define DMA5_Y_COUNT			0xFFC00D58	/* DMA Channel 5 Y Count Register						*/
302#define DMA5_Y_MODIFY			0xFFC00D5C	/* DMA Channel 5 Y Modify Register						*/
303#define DMA5_CURR_DESC_PTR		0xFFC00D60	/* DMA Channel 5 Current Descriptor Pointer Register	*/
304#define DMA5_CURR_ADDR			0xFFC00D64	/* DMA Channel 5 Current Address Register				*/
305#define DMA5_IRQ_STATUS			0xFFC00D68	/* DMA Channel 5 Interrupt/Status Register				*/
306#define DMA5_PERIPHERAL_MAP		0xFFC00D6C	/* DMA Channel 5 Peripheral Map Register				*/
307#define DMA5_CURR_X_COUNT		0xFFC00D70	/* DMA Channel 5 Current X Count Register				*/
308#define DMA5_CURR_Y_COUNT		0xFFC00D78	/* DMA Channel 5 Current Y Count Register				*/
309
310#define DMA6_NEXT_DESC_PTR		0xFFC00D80	/* DMA Channel 6 Next Descriptor Pointer Register		*/
311#define DMA6_START_ADDR			0xFFC00D84	/* DMA Channel 6 Start Address Register					*/
312#define DMA6_CONFIG				0xFFC00D88	/* DMA Channel 6 Configuration Register					*/
313#define DMA6_X_COUNT			0xFFC00D90	/* DMA Channel 6 X Count Register						*/
314#define DMA6_X_MODIFY			0xFFC00D94	/* DMA Channel 6 X Modify Register						*/
315#define DMA6_Y_COUNT			0xFFC00D98	/* DMA Channel 6 Y Count Register						*/
316#define DMA6_Y_MODIFY			0xFFC00D9C	/* DMA Channel 6 Y Modify Register						*/
317#define DMA6_CURR_DESC_PTR		0xFFC00DA0	/* DMA Channel 6 Current Descriptor Pointer Register	*/
318#define DMA6_CURR_ADDR			0xFFC00DA4	/* DMA Channel 6 Current Address Register				*/
319#define DMA6_IRQ_STATUS			0xFFC00DA8	/* DMA Channel 6 Interrupt/Status Register				*/
320#define DMA6_PERIPHERAL_MAP		0xFFC00DAC	/* DMA Channel 6 Peripheral Map Register				*/
321#define DMA6_CURR_X_COUNT		0xFFC00DB0	/* DMA Channel 6 Current X Count Register				*/
322#define DMA6_CURR_Y_COUNT		0xFFC00DB8	/* DMA Channel 6 Current Y Count Register				*/
323
324#define DMA7_NEXT_DESC_PTR		0xFFC00DC0	/* DMA Channel 7 Next Descriptor Pointer Register		*/
325#define DMA7_START_ADDR			0xFFC00DC4	/* DMA Channel 7 Start Address Register					*/
326#define DMA7_CONFIG				0xFFC00DC8	/* DMA Channel 7 Configuration Register					*/
327#define DMA7_X_COUNT			0xFFC00DD0	/* DMA Channel 7 X Count Register						*/
328#define DMA7_X_MODIFY			0xFFC00DD4	/* DMA Channel 7 X Modify Register						*/
329#define DMA7_Y_COUNT			0xFFC00DD8	/* DMA Channel 7 Y Count Register						*/
330#define DMA7_Y_MODIFY			0xFFC00DDC	/* DMA Channel 7 Y Modify Register						*/
331#define DMA7_CURR_DESC_PTR		0xFFC00DE0	/* DMA Channel 7 Current Descriptor Pointer Register	*/
332#define DMA7_CURR_ADDR			0xFFC00DE4	/* DMA Channel 7 Current Address Register				*/
333#define DMA7_IRQ_STATUS			0xFFC00DE8	/* DMA Channel 7 Interrupt/Status Register				*/
334#define DMA7_PERIPHERAL_MAP		0xFFC00DEC	/* DMA Channel 7 Peripheral Map Register				*/
335#define DMA7_CURR_X_COUNT		0xFFC00DF0	/* DMA Channel 7 Current X Count Register				*/
336#define DMA7_CURR_Y_COUNT		0xFFC00DF8	/* DMA Channel 7 Current Y Count Register				*/
337
338#define DMA8_NEXT_DESC_PTR		0xFFC00E00	/* DMA Channel 8 Next Descriptor Pointer Register		*/
339#define DMA8_START_ADDR			0xFFC00E04	/* DMA Channel 8 Start Address Register					*/
340#define DMA8_CONFIG				0xFFC00E08	/* DMA Channel 8 Configuration Register					*/
341#define DMA8_X_COUNT			0xFFC00E10	/* DMA Channel 8 X Count Register						*/
342#define DMA8_X_MODIFY			0xFFC00E14	/* DMA Channel 8 X Modify Register						*/
343#define DMA8_Y_COUNT			0xFFC00E18	/* DMA Channel 8 Y Count Register						*/
344#define DMA8_Y_MODIFY			0xFFC00E1C	/* DMA Channel 8 Y Modify Register						*/
345#define DMA8_CURR_DESC_PTR		0xFFC00E20	/* DMA Channel 8 Current Descriptor Pointer Register	*/
346#define DMA8_CURR_ADDR			0xFFC00E24	/* DMA Channel 8 Current Address Register				*/
347#define DMA8_IRQ_STATUS			0xFFC00E28	/* DMA Channel 8 Interrupt/Status Register				*/
348#define DMA8_PERIPHERAL_MAP		0xFFC00E2C	/* DMA Channel 8 Peripheral Map Register				*/
349#define DMA8_CURR_X_COUNT		0xFFC00E30	/* DMA Channel 8 Current X Count Register				*/
350#define DMA8_CURR_Y_COUNT		0xFFC00E38	/* DMA Channel 8 Current Y Count Register				*/
351
352#define DMA9_NEXT_DESC_PTR		0xFFC00E40	/* DMA Channel 9 Next Descriptor Pointer Register		*/
353#define DMA9_START_ADDR			0xFFC00E44	/* DMA Channel 9 Start Address Register					*/
354#define DMA9_CONFIG				0xFFC00E48	/* DMA Channel 9 Configuration Register					*/
355#define DMA9_X_COUNT			0xFFC00E50	/* DMA Channel 9 X Count Register						*/
356#define DMA9_X_MODIFY			0xFFC00E54	/* DMA Channel 9 X Modify Register						*/
357#define DMA9_Y_COUNT			0xFFC00E58	/* DMA Channel 9 Y Count Register						*/
358#define DMA9_Y_MODIFY			0xFFC00E5C	/* DMA Channel 9 Y Modify Register						*/
359#define DMA9_CURR_DESC_PTR		0xFFC00E60	/* DMA Channel 9 Current Descriptor Pointer Register	*/
360#define DMA9_CURR_ADDR			0xFFC00E64	/* DMA Channel 9 Current Address Register				*/
361#define DMA9_IRQ_STATUS			0xFFC00E68	/* DMA Channel 9 Interrupt/Status Register				*/
362#define DMA9_PERIPHERAL_MAP		0xFFC00E6C	/* DMA Channel 9 Peripheral Map Register				*/
363#define DMA9_CURR_X_COUNT		0xFFC00E70	/* DMA Channel 9 Current X Count Register				*/
364#define DMA9_CURR_Y_COUNT		0xFFC00E78	/* DMA Channel 9 Current Y Count Register				*/
365
366#define DMA10_NEXT_DESC_PTR		0xFFC00E80	/* DMA Channel 10 Next Descriptor Pointer Register		*/
367#define DMA10_START_ADDR		0xFFC00E84	/* DMA Channel 10 Start Address Register				*/
368#define DMA10_CONFIG			0xFFC00E88	/* DMA Channel 10 Configuration Register				*/
369#define DMA10_X_COUNT			0xFFC00E90	/* DMA Channel 10 X Count Register						*/
370#define DMA10_X_MODIFY			0xFFC00E94	/* DMA Channel 10 X Modify Register						*/
371#define DMA10_Y_COUNT			0xFFC00E98	/* DMA Channel 10 Y Count Register						*/
372#define DMA10_Y_MODIFY			0xFFC00E9C	/* DMA Channel 10 Y Modify Register						*/
373#define DMA10_CURR_DESC_PTR		0xFFC00EA0	/* DMA Channel 10 Current Descriptor Pointer Register	*/
374#define DMA10_CURR_ADDR			0xFFC00EA4	/* DMA Channel 10 Current Address Register				*/
375#define DMA10_IRQ_STATUS		0xFFC00EA8	/* DMA Channel 10 Interrupt/Status Register				*/
376#define DMA10_PERIPHERAL_MAP	0xFFC00EAC	/* DMA Channel 10 Peripheral Map Register				*/
377#define DMA10_CURR_X_COUNT		0xFFC00EB0	/* DMA Channel 10 Current X Count Register				*/
378#define DMA10_CURR_Y_COUNT		0xFFC00EB8	/* DMA Channel 10 Current Y Count Register				*/
379
380#define DMA11_NEXT_DESC_PTR		0xFFC00EC0	/* DMA Channel 11 Next Descriptor Pointer Register		*/
381#define DMA11_START_ADDR		0xFFC00EC4	/* DMA Channel 11 Start Address Register				*/
382#define DMA11_CONFIG			0xFFC00EC8	/* DMA Channel 11 Configuration Register				*/
383#define DMA11_X_COUNT			0xFFC00ED0	/* DMA Channel 11 X Count Register						*/
384#define DMA11_X_MODIFY			0xFFC00ED4	/* DMA Channel 11 X Modify Register						*/
385#define DMA11_Y_COUNT			0xFFC00ED8	/* DMA Channel 11 Y Count Register						*/
386#define DMA11_Y_MODIFY			0xFFC00EDC	/* DMA Channel 11 Y Modify Register						*/
387#define DMA11_CURR_DESC_PTR		0xFFC00EE0	/* DMA Channel 11 Current Descriptor Pointer Register	*/
388#define DMA11_CURR_ADDR			0xFFC00EE4	/* DMA Channel 11 Current Address Register				*/
389#define DMA11_IRQ_STATUS		0xFFC00EE8	/* DMA Channel 11 Interrupt/Status Register				*/
390#define DMA11_PERIPHERAL_MAP	0xFFC00EEC	/* DMA Channel 11 Peripheral Map Register				*/
391#define DMA11_CURR_X_COUNT		0xFFC00EF0	/* DMA Channel 11 Current X Count Register				*/
392#define DMA11_CURR_Y_COUNT		0xFFC00EF8	/* DMA Channel 11 Current Y Count Register				*/
393
394#define MDMA_D0_NEXT_DESC_PTR	0xFFC00F00	/* MemDMA Stream 0 Destination Next Descriptor Pointer Register		*/
395#define MDMA_D0_START_ADDR		0xFFC00F04	/* MemDMA Stream 0 Destination Start Address Register				*/
396#define MDMA_D0_CONFIG			0xFFC00F08	/* MemDMA Stream 0 Destination Configuration Register				*/
397#define MDMA_D0_X_COUNT			0xFFC00F10	/* MemDMA Stream 0 Destination X Count Register						*/
398#define MDMA_D0_X_MODIFY		0xFFC00F14	/* MemDMA Stream 0 Destination X Modify Register					*/
399#define MDMA_D0_Y_COUNT			0xFFC00F18	/* MemDMA Stream 0 Destination Y Count Register						*/
400#define MDMA_D0_Y_MODIFY		0xFFC00F1C	/* MemDMA Stream 0 Destination Y Modify Register					*/
401#define MDMA_D0_CURR_DESC_PTR	0xFFC00F20	/* MemDMA Stream 0 Destination Current Descriptor Pointer Register	*/
402#define MDMA_D0_CURR_ADDR		0xFFC00F24	/* MemDMA Stream 0 Destination Current Address Register				*/
403#define MDMA_D0_IRQ_STATUS		0xFFC00F28	/* MemDMA Stream 0 Destination Interrupt/Status Register			*/
404#define MDMA_D0_PERIPHERAL_MAP	0xFFC00F2C	/* MemDMA Stream 0 Destination Peripheral Map Register				*/
405#define MDMA_D0_CURR_X_COUNT	0xFFC00F30	/* MemDMA Stream 0 Destination Current X Count Register				*/
406#define MDMA_D0_CURR_Y_COUNT	0xFFC00F38	/* MemDMA Stream 0 Destination Current Y Count Register				*/
407
408#define MDMA_S0_NEXT_DESC_PTR	0xFFC00F40	/* MemDMA Stream 0 Source Next Descriptor Pointer Register			*/
409#define MDMA_S0_START_ADDR		0xFFC00F44	/* MemDMA Stream 0 Source Start Address Register					*/
410#define MDMA_S0_CONFIG			0xFFC00F48	/* MemDMA Stream 0 Source Configuration Register					*/
411#define MDMA_S0_X_COUNT			0xFFC00F50	/* MemDMA Stream 0 Source X Count Register							*/
412#define MDMA_S0_X_MODIFY		0xFFC00F54	/* MemDMA Stream 0 Source X Modify Register							*/
413#define MDMA_S0_Y_COUNT			0xFFC00F58	/* MemDMA Stream 0 Source Y Count Register							*/
414#define MDMA_S0_Y_MODIFY		0xFFC00F5C	/* MemDMA Stream 0 Source Y Modify Register							*/
415#define MDMA_S0_CURR_DESC_PTR	0xFFC00F60	/* MemDMA Stream 0 Source Current Descriptor Pointer Register		*/
416#define MDMA_S0_CURR_ADDR		0xFFC00F64	/* MemDMA Stream 0 Source Current Address Register					*/
417#define MDMA_S0_IRQ_STATUS		0xFFC00F68	/* MemDMA Stream 0 Source Interrupt/Status Register					*/
418#define MDMA_S0_PERIPHERAL_MAP	0xFFC00F6C	/* MemDMA Stream 0 Source Peripheral Map Register					*/
419#define MDMA_S0_CURR_X_COUNT	0xFFC00F70	/* MemDMA Stream 0 Source Current X Count Register					*/
420#define MDMA_S0_CURR_Y_COUNT	0xFFC00F78	/* MemDMA Stream 0 Source Current Y Count Register					*/
421
422#define MDMA_D1_NEXT_DESC_PTR	0xFFC00F80	/* MemDMA Stream 1 Destination Next Descriptor Pointer Register		*/
423#define MDMA_D1_START_ADDR		0xFFC00F84	/* MemDMA Stream 1 Destination Start Address Register				*/
424#define MDMA_D1_CONFIG			0xFFC00F88	/* MemDMA Stream 1 Destination Configuration Register				*/
425#define MDMA_D1_X_COUNT			0xFFC00F90	/* MemDMA Stream 1 Destination X Count Register						*/
426#define MDMA_D1_X_MODIFY		0xFFC00F94	/* MemDMA Stream 1 Destination X Modify Register					*/
427#define MDMA_D1_Y_COUNT			0xFFC00F98	/* MemDMA Stream 1 Destination Y Count Register						*/
428#define MDMA_D1_Y_MODIFY		0xFFC00F9C	/* MemDMA Stream 1 Destination Y Modify Register					*/
429#define MDMA_D1_CURR_DESC_PTR	0xFFC00FA0	/* MemDMA Stream 1 Destination Current Descriptor Pointer Register	*/
430#define MDMA_D1_CURR_ADDR		0xFFC00FA4	/* MemDMA Stream 1 Destination Current Address Register				*/
431#define MDMA_D1_IRQ_STATUS		0xFFC00FA8	/* MemDMA Stream 1 Destination Interrupt/Status Register			*/
432#define MDMA_D1_PERIPHERAL_MAP	0xFFC00FAC	/* MemDMA Stream 1 Destination Peripheral Map Register				*/
433#define MDMA_D1_CURR_X_COUNT	0xFFC00FB0	/* MemDMA Stream 1 Destination Current X Count Register				*/
434#define MDMA_D1_CURR_Y_COUNT	0xFFC00FB8	/* MemDMA Stream 1 Destination Current Y Count Register				*/
435
436#define MDMA_S1_NEXT_DESC_PTR	0xFFC00FC0	/* MemDMA Stream 1 Source Next Descriptor Pointer Register			*/
437#define MDMA_S1_START_ADDR		0xFFC00FC4	/* MemDMA Stream 1 Source Start Address Register					*/
438#define MDMA_S1_CONFIG			0xFFC00FC8	/* MemDMA Stream 1 Source Configuration Register					*/
439#define MDMA_S1_X_COUNT			0xFFC00FD0	/* MemDMA Stream 1 Source X Count Register							*/
440#define MDMA_S1_X_MODIFY		0xFFC00FD4	/* MemDMA Stream 1 Source X Modify Register							*/
441#define MDMA_S1_Y_COUNT			0xFFC00FD8	/* MemDMA Stream 1 Source Y Count Register							*/
442#define MDMA_S1_Y_MODIFY		0xFFC00FDC	/* MemDMA Stream 1 Source Y Modify Register							*/
443#define MDMA_S1_CURR_DESC_PTR	0xFFC00FE0	/* MemDMA Stream 1 Source Current Descriptor Pointer Register		*/
444#define MDMA_S1_CURR_ADDR		0xFFC00FE4	/* MemDMA Stream 1 Source Current Address Register					*/
445#define MDMA_S1_IRQ_STATUS		0xFFC00FE8	/* MemDMA Stream 1 Source Interrupt/Status Register					*/
446#define MDMA_S1_PERIPHERAL_MAP	0xFFC00FEC	/* MemDMA Stream 1 Source Peripheral Map Register					*/
447#define MDMA_S1_CURR_X_COUNT	0xFFC00FF0	/* MemDMA Stream 1 Source Current X Count Register					*/
448#define MDMA_S1_CURR_Y_COUNT	0xFFC00FF8	/* MemDMA Stream 1 Source Current Y Count Register					*/
449
450
451/* Parallel Peripheral Interface (0xFFC01000 - 0xFFC010FF)				*/
452#define PPI_CONTROL			0xFFC01000	/* PPI Control Register			*/
453#define PPI_STATUS			0xFFC01004	/* PPI Status Register			*/
454#define PPI_COUNT			0xFFC01008	/* PPI Transfer Count Register	*/
455#define PPI_DELAY			0xFFC0100C	/* PPI Delay Count Register		*/
456#define PPI_FRAME			0xFFC01010	/* PPI Frame Length Register	*/
457
458
459/* Two-Wire Interface		(0xFFC01400 - 0xFFC014FF)								*/
460#define TWI0_REGBASE			0xFFC01400
461#define TWI0_CLKDIV			0xFFC01400	/* Serial Clock Divider Register			*/
462#define TWI0_CONTROL			0xFFC01404	/* TWI Control Register						*/
463#define TWI0_SLAVE_CTL		0xFFC01408	/* Slave Mode Control Register				*/
464#define TWI0_SLAVE_STAT		0xFFC0140C	/* Slave Mode Status Register				*/
465#define TWI0_SLAVE_ADDR		0xFFC01410	/* Slave Mode Address Register				*/
466#define TWI0_MASTER_CTL		0xFFC01414	/* Master Mode Control Register				*/
467#define TWI0_MASTER_STAT		0xFFC01418	/* Master Mode Status Register				*/
468#define TWI0_MASTER_ADDR		0xFFC0141C	/* Master Mode Address Register				*/
469#define TWI0_INT_STAT		0xFFC01420	/* TWI Interrupt Status Register			*/
470#define TWI0_INT_MASK		0xFFC01424	/* TWI Master Interrupt Mask Register		*/
471#define TWI0_FIFO_CTL		0xFFC01428	/* FIFO Control Register					*/
472#define TWI0_FIFO_STAT		0xFFC0142C	/* FIFO Status Register						*/
473#define TWI0_XMT_DATA8		0xFFC01480	/* FIFO Transmit Data Single Byte Register	*/
474#define TWI0_XMT_DATA16		0xFFC01484	/* FIFO Transmit Data Double Byte Register	*/
475#define TWI0_RCV_DATA8		0xFFC01488	/* FIFO Receive Data Single Byte Register	*/
476#define TWI0_RCV_DATA16		0xFFC0148C	/* FIFO Receive Data Double Byte Register	*/
477
478
479/* General Purpose I/O Port G (0xFFC01500 - 0xFFC015FF)												*/
480#define PORTGIO					0xFFC01500	/* Port G I/O Pin State Specify Register				*/
481#define PORTGIO_CLEAR			0xFFC01504	/* Port G I/O Peripheral Interrupt Clear Register		*/
482#define PORTGIO_SET				0xFFC01508	/* Port G I/O Peripheral Interrupt Set Register			*/
483#define PORTGIO_TOGGLE			0xFFC0150C	/* Port G I/O Pin State Toggle Register					*/
484#define PORTGIO_MASKA			0xFFC01510	/* Port G I/O Mask State Specify Interrupt A Register	*/
485#define PORTGIO_MASKA_CLEAR		0xFFC01514	/* Port G I/O Mask Disable Interrupt A Register			*/
486#define PORTGIO_MASKA_SET		0xFFC01518	/* Port G I/O Mask Enable Interrupt A Register			*/
487#define PORTGIO_MASKA_TOGGLE	0xFFC0151C	/* Port G I/O Mask Toggle Enable Interrupt A Register	*/
488#define PORTGIO_MASKB			0xFFC01520	/* Port G I/O Mask State Specify Interrupt B Register	*/
489#define PORTGIO_MASKB_CLEAR		0xFFC01524	/* Port G I/O Mask Disable Interrupt B Register			*/
490#define PORTGIO_MASKB_SET		0xFFC01528	/* Port G I/O Mask Enable Interrupt B Register			*/
491#define PORTGIO_MASKB_TOGGLE	0xFFC0152C	/* Port G I/O Mask Toggle Enable Interrupt B Register	*/
492#define PORTGIO_DIR				0xFFC01530	/* Port G I/O Direction Register						*/
493#define PORTGIO_POLAR			0xFFC01534	/* Port G I/O Source Polarity Register					*/
494#define PORTGIO_EDGE			0xFFC01538	/* Port G I/O Source Sensitivity Register				*/
495#define PORTGIO_BOTH			0xFFC0153C	/* Port G I/O Set on BOTH Edges Register				*/
496#define PORTGIO_INEN			0xFFC01540	/* Port G I/O Input Enable Register						*/
497
498
499/* General Purpose I/O Port H (0xFFC01700 - 0xFFC017FF)												*/
500#define PORTHIO					0xFFC01700	/* Port H I/O Pin State Specify Register				*/
501#define PORTHIO_CLEAR			0xFFC01704	/* Port H I/O Peripheral Interrupt Clear Register		*/
502#define PORTHIO_SET				0xFFC01708	/* Port H I/O Peripheral Interrupt Set Register			*/
503#define PORTHIO_TOGGLE			0xFFC0170C	/* Port H I/O Pin State Toggle Register					*/
504#define PORTHIO_MASKA			0xFFC01710	/* Port H I/O Mask State Specify Interrupt A Register	*/
505#define PORTHIO_MASKA_CLEAR		0xFFC01714	/* Port H I/O Mask Disable Interrupt A Register			*/
506#define PORTHIO_MASKA_SET		0xFFC01718	/* Port H I/O Mask Enable Interrupt A Register			*/
507#define PORTHIO_MASKA_TOGGLE	0xFFC0171C	/* Port H I/O Mask Toggle Enable Interrupt A Register	*/
508#define PORTHIO_MASKB			0xFFC01720	/* Port H I/O Mask State Specify Interrupt B Register	*/
509#define PORTHIO_MASKB_CLEAR		0xFFC01724	/* Port H I/O Mask Disable Interrupt B Register			*/
510#define PORTHIO_MASKB_SET		0xFFC01728	/* Port H I/O Mask Enable Interrupt B Register			*/
511#define PORTHIO_MASKB_TOGGLE	0xFFC0172C	/* Port H I/O Mask Toggle Enable Interrupt B Register	*/
512#define PORTHIO_DIR				0xFFC01730	/* Port H I/O Direction Register						*/
513#define PORTHIO_POLAR			0xFFC01734	/* Port H I/O Source Polarity Register					*/
514#define PORTHIO_EDGE			0xFFC01738	/* Port H I/O Source Sensitivity Register				*/
515#define PORTHIO_BOTH			0xFFC0173C	/* Port H I/O Set on BOTH Edges Register				*/
516#define PORTHIO_INEN			0xFFC01740	/* Port H I/O Input Enable Register						*/
517
518
519/* UART1 Controller		(0xFFC02000 - 0xFFC020FF)								*/
520#define UART1_THR			0xFFC02000	/* Transmit Holding register			*/
521#define UART1_RBR			0xFFC02000	/* Receive Buffer register				*/
522#define UART1_DLL			0xFFC02000	/* Divisor Latch (Low-Byte)				*/
523#define UART1_IER			0xFFC02004	/* Interrupt Enable Register			*/
524#define UART1_DLH			0xFFC02004	/* Divisor Latch (High-Byte)			*/
525#define UART1_IIR			0xFFC02008	/* Interrupt Identification Register	*/
526#define UART1_LCR			0xFFC0200C	/* Line Control Register				*/
527#define UART1_MCR			0xFFC02010	/* Modem Control Register				*/
528#define UART1_LSR			0xFFC02014	/* Line Status Register					*/
529#define UART1_MSR			0xFFC02018	/* Modem Status Register				*/
530#define UART1_SCR			0xFFC0201C	/* SCR Scratch Register					*/
531#define UART1_GCTL			0xFFC02024	/* Global Control Register				*/
532
533
534/* Omit CAN register sets from the defBF534.h (CAN is not in the ADSP-BF52x processor) */
535
536/* Pin Control Registers	(0xFFC03200 - 0xFFC032FF)											*/
537#define PORTF_FER			0xFFC03200	/* Port F Function Enable Register (Alternate/Flag*)	*/
538#define PORTG_FER			0xFFC03204	/* Port G Function Enable Register (Alternate/Flag*)	*/
539#define PORTH_FER			0xFFC03208	/* Port H Function Enable Register (Alternate/Flag*)	*/
540#define BFIN_PORT_MUX			0xFFC0320C	/* Port Multiplexer Control Register					*/
541
542
543/* Handshake MDMA Registers	(0xFFC03300 - 0xFFC033FF)										*/
544#define HMDMA0_CONTROL		0xFFC03300	/* Handshake MDMA0 Control Register					*/
545#define HMDMA0_ECINIT		0xFFC03304	/* HMDMA0 Initial Edge Count Register				*/
546#define HMDMA0_BCINIT		0xFFC03308	/* HMDMA0 Initial Block Count Register				*/
547#define HMDMA0_ECURGENT		0xFFC0330C	/* HMDMA0 Urgent Edge Count Threshold Register		*/
548#define HMDMA0_ECOVERFLOW	0xFFC03310	/* HMDMA0 Edge Count Overflow Interrupt Register	*/
549#define HMDMA0_ECOUNT		0xFFC03314	/* HMDMA0 Current Edge Count Register				*/
550#define HMDMA0_BCOUNT		0xFFC03318	/* HMDMA0 Current Block Count Register				*/
551
552#define HMDMA1_CONTROL		0xFFC03340	/* Handshake MDMA1 Control Register					*/
553#define HMDMA1_ECINIT		0xFFC03344	/* HMDMA1 Initial Edge Count Register				*/
554#define HMDMA1_BCINIT		0xFFC03348	/* HMDMA1 Initial Block Count Register				*/
555#define HMDMA1_ECURGENT		0xFFC0334C	/* HMDMA1 Urgent Edge Count Threshold Register		*/
556#define HMDMA1_ECOVERFLOW	0xFFC03350	/* HMDMA1 Edge Count Overflow Interrupt Register	*/
557#define HMDMA1_ECOUNT		0xFFC03354	/* HMDMA1 Current Edge Count Register				*/
558#define HMDMA1_BCOUNT		0xFFC03358	/* HMDMA1 Current Block Count Register				*/
559
560/* GPIO PIN mux (0xFFC03210 - OxFFC03288) */
561#define PORTF_MUX               0xFFC03210      /* Port F mux control */
562#define PORTG_MUX               0xFFC03214      /* Port G mux control */
563#define PORTH_MUX               0xFFC03218      /* Port H mux control */
564#define PORTF_DRIVE             0xFFC03220      /* Port F drive strength control */
565#define PORTG_DRIVE             0xFFC03224      /* Port G drive strength control */
566#define PORTH_DRIVE             0xFFC03228      /* Port H drive strength control */
567#define PORTF_SLEW              0xFFC03230      /* Port F slew control */
568#define PORTG_SLEW              0xFFC03234      /* Port G slew control */
569#define PORTH_SLEW              0xFFC03238      /* Port H slew control */
570#define PORTF_HYSTERISIS        0xFFC03240      /* Port F Schmitt trigger control */
571#define PORTG_HYSTERISIS        0xFFC03244      /* Port G Schmitt trigger control */
572#define PORTH_HYSTERISIS        0xFFC03248      /* Port H Schmitt trigger control */
573#define MISCPORT_DRIVE          0xFFC03280      /* Misc Port drive strength control */
574#define MISCPORT_SLEW           0xFFC03284      /* Misc Port slew control */
575#define MISCPORT_HYSTERISIS     0xFFC03288      /* Misc Port Schmitt trigger control */
576
577
578/***********************************************************************************
579** System MMR Register Bits And Macros
580**
581** Disclaimer:	All macros are intended to make C and Assembly code more readable.
582**				Use these macros carefully, as any that do left shifts for field
583**				depositing will result in the lower order bits being destroyed.  Any
584**				macro that shifts left to properly position the bit-field should be
585**				used as part of an OR to initialize a register and NOT as a dynamic
586**				modifier UNLESS the lower order bits are saved and ORed back in when
587**				the macro is used.
588*************************************************************************************/
589
590/* CHIPID Masks */
591#define CHIPID_VERSION         0xF0000000
592#define CHIPID_FAMILY          0x0FFFF000
593#define CHIPID_MANUFACTURE     0x00000FFE
594
595/* SWRST Masks																		*/
596#define SYSTEM_RESET		0x0007	/* Initiates A System Software Reset			*/
597#define	DOUBLE_FAULT		0x0008	/* Core Double Fault Causes Reset				*/
598#define RESET_DOUBLE		0x2000	/* SW Reset Generated By Core Double-Fault		*/
599#define RESET_WDOG			0x4000	/* SW Reset Generated By Watchdog Timer			*/
600#define RESET_SOFTWARE		0x8000	/* SW Reset Occurred Since Last Read Of SWRST	*/
601
602/* SYSCR Masks																				*/
603#define BMODE				0x0007	/* Boot Mode - Latched During HW Reset From Mode Pins	*/
604#define	NOBOOT				0x0010	/* Execute From L1 or ASYNC Bank 0 When BMODE = 0		*/
605
606
607/* *************  SYSTEM INTERRUPT CONTROLLER MASKS *************************************/
608/* Peripheral Masks For SIC_ISR, SIC_IWR, SIC_IMASK										*/
609
610
611/* SIC_IAR0 Macros															*/
612#define P0_IVG(x)		(((x)&0xF)-7)			/* Peripheral #0 assigned IVG #x 	*/
613#define P1_IVG(x)		(((x)&0xF)-7) << 0x4	/* Peripheral #1 assigned IVG #x 	*/
614#define P2_IVG(x)		(((x)&0xF)-7) << 0x8	/* Peripheral #2 assigned IVG #x 	*/
615#define P3_IVG(x)		(((x)&0xF)-7) << 0xC	/* Peripheral #3 assigned IVG #x	*/
616#define P4_IVG(x)		(((x)&0xF)-7) << 0x10	/* Peripheral #4 assigned IVG #x	*/
617#define P5_IVG(x)		(((x)&0xF)-7) << 0x14	/* Peripheral #5 assigned IVG #x	*/
618#define P6_IVG(x)		(((x)&0xF)-7) << 0x18	/* Peripheral #6 assigned IVG #x	*/
619#define P7_IVG(x)		(((x)&0xF)-7) << 0x1C	/* Peripheral #7 assigned IVG #x	*/
620
621/* SIC_IAR1 Macros															*/
622#define P8_IVG(x)		(((x)&0xF)-7)			/* Peripheral #8 assigned IVG #x 	*/
623#define P9_IVG(x)		(((x)&0xF)-7) << 0x4	/* Peripheral #9 assigned IVG #x 	*/
624#define P10_IVG(x)		(((x)&0xF)-7) << 0x8	/* Peripheral #10 assigned IVG #x	*/
625#define P11_IVG(x)		(((x)&0xF)-7) << 0xC	/* Peripheral #11 assigned IVG #x 	*/
626#define P12_IVG(x)		(((x)&0xF)-7) << 0x10	/* Peripheral #12 assigned IVG #x	*/
627#define P13_IVG(x)		(((x)&0xF)-7) << 0x14	/* Peripheral #13 assigned IVG #x	*/
628#define P14_IVG(x)		(((x)&0xF)-7) << 0x18	/* Peripheral #14 assigned IVG #x	*/
629#define P15_IVG(x)		(((x)&0xF)-7) << 0x1C	/* Peripheral #15 assigned IVG #x	*/
630
631/* SIC_IAR2 Macros															*/
632#define P16_IVG(x)		(((x)&0xF)-7)			/* Peripheral #16 assigned IVG #x	*/
633#define P17_IVG(x)		(((x)&0xF)-7) << 0x4	/* Peripheral #17 assigned IVG #x	*/
634#define P18_IVG(x)		(((x)&0xF)-7) << 0x8	/* Peripheral #18 assigned IVG #x	*/
635#define P19_IVG(x)		(((x)&0xF)-7) << 0xC	/* Peripheral #19 assigned IVG #x	*/
636#define P20_IVG(x)		(((x)&0xF)-7) << 0x10	/* Peripheral #20 assigned IVG #x	*/
637#define P21_IVG(x)		(((x)&0xF)-7) << 0x14	/* Peripheral #21 assigned IVG #x	*/
638#define P22_IVG(x)		(((x)&0xF)-7) << 0x18	/* Peripheral #22 assigned IVG #x	*/
639#define P23_IVG(x)		(((x)&0xF)-7) << 0x1C	/* Peripheral #23 assigned IVG #x	*/
640
641/* SIC_IAR3 Macros															*/
642#define P24_IVG(x)		(((x)&0xF)-7)			/* Peripheral #24 assigned IVG #x	*/
643#define P25_IVG(x)		(((x)&0xF)-7) << 0x4	/* Peripheral #25 assigned IVG #x	*/
644#define P26_IVG(x)		(((x)&0xF)-7) << 0x8	/* Peripheral #26 assigned IVG #x	*/
645#define P27_IVG(x)		(((x)&0xF)-7) << 0xC	/* Peripheral #27 assigned IVG #x	*/
646#define P28_IVG(x)		(((x)&0xF)-7) << 0x10	/* Peripheral #28 assigned IVG #x	*/
647#define P29_IVG(x)		(((x)&0xF)-7) << 0x14	/* Peripheral #29 assigned IVG #x	*/
648#define P30_IVG(x)		(((x)&0xF)-7) << 0x18	/* Peripheral #30 assigned IVG #x	*/
649#define P31_IVG(x)		(((x)&0xF)-7) << 0x1C	/* Peripheral #31 assigned IVG #x	*/
650
651
652/* SIC_IMASK Masks																		*/
653#define SIC_UNMASK_ALL	0x00000000					/* Unmask all peripheral interrupts	*/
654#define SIC_MASK_ALL	0xFFFFFFFF					/* Mask all peripheral interrupts	*/
655#define SIC_MASK(x)		(1 << ((x)&0x1F))					/* Mask Peripheral #x interrupt		*/
656#define SIC_UNMASK(x)	(0xFFFFFFFF ^ (1 << ((x)&0x1F)))	/* Unmask Peripheral #x interrupt	*/
657
658/* SIC_IWR Masks																		*/
659#define IWR_DISABLE_ALL	0x00000000					/* Wakeup Disable all peripherals	*/
660#define IWR_ENABLE_ALL	0xFFFFFFFF					/* Wakeup Enable all peripherals	*/
661#define IWR_ENABLE(x)	(1 << ((x)&0x1F))					/* Wakeup Enable Peripheral #x		*/
662#define IWR_DISABLE(x)	(0xFFFFFFFF ^ (1 << ((x)&0x1F))) 	/* Wakeup Disable Peripheral #x		*/
663
664
665/* ************** UART CONTROLLER MASKS *************************/
666/* UARTx_LCR Masks												*/
667#define WLS(x)		(((x)-5) & 0x03)	/* Word Length Select */
668#define STB			0x04				/* Stop Bits			*/
669#define PEN			0x08				/* Parity Enable		*/
670#define EPS			0x10				/* Even Parity Select	*/
671#define STP			0x20				/* Stick Parity			*/
672#define SB			0x40				/* Set Break			*/
673#define DLAB		0x80				/* Divisor Latch Access	*/
674
675/* UARTx_MCR Mask										*/
676#define LOOP_ENA	0x10	/* Loopback Mode Enable */
677#define LOOP_ENA_P	0x04
678
679/* UARTx_LSR Masks										*/
680#define DR			0x01	/* Data Ready				*/
681#define OE			0x02	/* Overrun Error			*/
682#define PE			0x04	/* Parity Error				*/
683#define FE			0x08	/* Framing Error			*/
684#define BI			0x10	/* Break Interrupt			*/
685#define THRE		0x20	/* THR Empty				*/
686#define TEMT		0x40	/* TSR and UART_THR Empty	*/
687
688/* UARTx_IER Masks															*/
689#define ERBFI		0x01		/* Enable Receive Buffer Full Interrupt		*/
690#define ETBEI		0x02		/* Enable Transmit Buffer Empty Interrupt	*/
691#define ELSI		0x04		/* Enable RX Status Interrupt				*/
692
693/* UARTx_IIR Masks														*/
694#define NINT		0x01		/* Pending Interrupt					*/
695#define IIR_TX_READY    0x02		/* UART_THR empty                               */
696#define IIR_RX_READY    0x04		/* Receive data ready                           */
697#define IIR_LINE_CHANGE 0x06		/* Receive line status    			*/
698#define IIR_STATUS	0x06		/* Highest Priority Pending Interrupt	*/
699
700/* UARTx_GCTL Masks													*/
701#define UCEN		0x01		/* Enable UARTx Clocks				*/
702#define IREN		0x02		/* Enable IrDA Mode					*/
703#define TPOLC		0x04		/* IrDA TX Polarity Change			*/
704#define RPOLC		0x08		/* IrDA RX Polarity Change			*/
705#define FPE			0x10		/* Force Parity Error On Transmit	*/
706#define FFE			0x20		/* Force Framing Error On Transmit	*/
707
708
709/* ***********  SERIAL PERIPHERAL INTERFACE (SPI) MASKS  ****************************/
710/* SPI_CTL Masks																	*/
711#define	TIMOD		0x0003		/* Transfer Initiate Mode							*/
712#define RDBR_CORE	0x0000		/* 		RDBR Read Initiates, IRQ When RDBR Full		*/
713#define	TDBR_CORE	0x0001		/* 		TDBR Write Initiates, IRQ When TDBR Empty	*/
714#define RDBR_DMA	0x0002		/* 		DMA Read, DMA Until FIFO Empty				*/
715#define TDBR_DMA	0x0003		/* 		DMA Write, DMA Until FIFO Full				*/
716#define SZ			0x0004		/* Send Zero (When TDBR Empty, Send Zero/Last*)		*/
717#define GM			0x0008		/* Get More (When RDBR Full, Overwrite/Discard*)	*/
718#define PSSE		0x0010		/* Slave-Select Input Enable						*/
719#define EMISO		0x0020		/* Enable MISO As Output							*/
720#define SIZE		0x0100		/* Size of Words (16/8* Bits)						*/
721#define LSBF		0x0200		/* LSB First										*/
722#define CPHA		0x0400		/* Clock Phase										*/
723#define CPOL		0x0800		/* Clock Polarity									*/
724#define MSTR		0x1000		/* Master/Slave*									*/
725#define WOM			0x2000		/* Write Open Drain Master							*/
726#define SPE			0x4000		/* SPI Enable										*/
727
728/* SPI_FLG Masks																	*/
729#define FLS1		0x0002		/* Enables SPI_FLOUT1 as SPI Slave-Select Output	*/
730#define FLS2		0x0004		/* Enables SPI_FLOUT2 as SPI Slave-Select Output	*/
731#define FLS3		0x0008		/* Enables SPI_FLOUT3 as SPI Slave-Select Output	*/
732#define FLS4		0x0010		/* Enables SPI_FLOUT4 as SPI Slave-Select Output	*/
733#define FLS5		0x0020		/* Enables SPI_FLOUT5 as SPI Slave-Select Output	*/
734#define FLS6		0x0040		/* Enables SPI_FLOUT6 as SPI Slave-Select Output	*/
735#define FLS7		0x0080		/* Enables SPI_FLOUT7 as SPI Slave-Select Output	*/
736#define FLG1		0xFDFF		/* Activates SPI_FLOUT1 							*/
737#define FLG2		0xFBFF		/* Activates SPI_FLOUT2								*/
738#define FLG3		0xF7FF		/* Activates SPI_FLOUT3								*/
739#define FLG4		0xEFFF		/* Activates SPI_FLOUT4								*/
740#define FLG5		0xDFFF		/* Activates SPI_FLOUT5								*/
741#define FLG6		0xBFFF		/* Activates SPI_FLOUT6								*/
742#define FLG7		0x7FFF		/* Activates SPI_FLOUT7								*/
743
744/* SPI_STAT Masks																				*/
745#define SPIF		0x0001		/* SPI Finished (Single-Word Transfer Complete)					*/
746#define MODF		0x0002		/* Mode Fault Error (Another Device Tried To Become Master)		*/
747#define TXE			0x0004		/* Transmission Error (Data Sent With No New Data In TDBR)		*/
748#define TXS			0x0008		/* SPI_TDBR Data Buffer Status (Full/Empty*)					*/
749#define RBSY		0x0010		/* Receive Error (Data Received With RDBR Full)					*/
750#define RXS			0x0020		/* SPI_RDBR Data Buffer Status (Full/Empty*)					*/
751#define TXCOL		0x0040		/* Transmit Collision Error (Corrupt Data May Have Been Sent)	*/
752
753
754/*  ****************  GENERAL PURPOSE TIMER MASKS  **********************/
755/* TIMER_ENABLE Masks													*/
756#define TIMEN0			0x0001		/* Enable Timer 0					*/
757#define TIMEN1			0x0002		/* Enable Timer 1					*/
758#define TIMEN2			0x0004		/* Enable Timer 2					*/
759#define TIMEN3			0x0008		/* Enable Timer 3					*/
760#define TIMEN4			0x0010		/* Enable Timer 4					*/
761#define TIMEN5			0x0020		/* Enable Timer 5					*/
762#define TIMEN6			0x0040		/* Enable Timer 6					*/
763#define TIMEN7			0x0080		/* Enable Timer 7					*/
764
765/* TIMER_DISABLE Masks													*/
766#define TIMDIS0			TIMEN0		/* Disable Timer 0					*/
767#define TIMDIS1			TIMEN1		/* Disable Timer 1					*/
768#define TIMDIS2			TIMEN2		/* Disable Timer 2					*/
769#define TIMDIS3			TIMEN3		/* Disable Timer 3					*/
770#define TIMDIS4			TIMEN4		/* Disable Timer 4					*/
771#define TIMDIS5			TIMEN5		/* Disable Timer 5					*/
772#define TIMDIS6			TIMEN6		/* Disable Timer 6					*/
773#define TIMDIS7			TIMEN7		/* Disable Timer 7					*/
774
775/* TIMER_STATUS Masks													*/
776#define TIMIL0			0x00000001	/* Timer 0 Interrupt				*/
777#define TIMIL1			0x00000002	/* Timer 1 Interrupt				*/
778#define TIMIL2			0x00000004	/* Timer 2 Interrupt				*/
779#define TIMIL3			0x00000008	/* Timer 3 Interrupt				*/
780#define TOVF_ERR0		0x00000010	/* Timer 0 Counter Overflow			*/
781#define TOVF_ERR1		0x00000020	/* Timer 1 Counter Overflow			*/
782#define TOVF_ERR2		0x00000040	/* Timer 2 Counter Overflow			*/
783#define TOVF_ERR3		0x00000080	/* Timer 3 Counter Overflow			*/
784#define TRUN0			0x00001000	/* Timer 0 Slave Enable Status		*/
785#define TRUN1			0x00002000	/* Timer 1 Slave Enable Status		*/
786#define TRUN2			0x00004000	/* Timer 2 Slave Enable Status		*/
787#define TRUN3			0x00008000	/* Timer 3 Slave Enable Status		*/
788#define TIMIL4			0x00010000	/* Timer 4 Interrupt				*/
789#define TIMIL5			0x00020000	/* Timer 5 Interrupt				*/
790#define TIMIL6			0x00040000	/* Timer 6 Interrupt				*/
791#define TIMIL7			0x00080000	/* Timer 7 Interrupt				*/
792#define TOVF_ERR4		0x00100000	/* Timer 4 Counter Overflow			*/
793#define TOVF_ERR5		0x00200000	/* Timer 5 Counter Overflow			*/
794#define TOVF_ERR6		0x00400000	/* Timer 6 Counter Overflow			*/
795#define TOVF_ERR7		0x00800000	/* Timer 7 Counter Overflow			*/
796#define TRUN4			0x10000000	/* Timer 4 Slave Enable Status		*/
797#define TRUN5			0x20000000	/* Timer 5 Slave Enable Status		*/
798#define TRUN6			0x40000000	/* Timer 6 Slave Enable Status		*/
799#define TRUN7			0x80000000	/* Timer 7 Slave Enable Status		*/
800
801/* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
802#define TOVL_ERR0 TOVF_ERR0
803#define TOVL_ERR1 TOVF_ERR1
804#define TOVL_ERR2 TOVF_ERR2
805#define TOVL_ERR3 TOVF_ERR3
806#define TOVL_ERR4 TOVF_ERR4
807#define TOVL_ERR5 TOVF_ERR5
808#define TOVL_ERR6 TOVF_ERR6
809#define TOVL_ERR7 TOVF_ERR7
810
811/* TIMERx_CONFIG Masks													*/
812#define PWM_OUT			0x0001	/* Pulse-Width Modulation Output Mode	*/
813#define WDTH_CAP		0x0002	/* Width Capture Input Mode				*/
814#define EXT_CLK			0x0003	/* External Clock Mode					*/
815#define PULSE_HI		0x0004	/* Action Pulse (Positive/Negative*)	*/
816#define PERIOD_CNT		0x0008	/* Period Count							*/
817#define IRQ_ENA			0x0010	/* Interrupt Request Enable				*/
818#define TIN_SEL			0x0020	/* Timer Input Select					*/
819#define OUT_DIS			0x0040	/* Output Pad Disable					*/
820#define CLK_SEL			0x0080	/* Timer Clock Select					*/
821#define TOGGLE_HI		0x0100	/* PWM_OUT PULSE_HI Toggle Mode			*/
822#define EMU_RUN			0x0200	/* Emulation Behavior Select			*/
823#define ERR_TYP			0xC000	/* Error Type							*/
824
825
826/* ******************   GPIO PORTS F, G, H MASKS  ***********************/
827/*  General Purpose IO (0xFFC00700 - 0xFFC007FF)  Masks 				*/
828/* Port F Masks 														*/
829#define PF0		0x0001
830#define PF1		0x0002
831#define PF2		0x0004
832#define PF3		0x0008
833#define PF4		0x0010
834#define PF5		0x0020
835#define PF6		0x0040
836#define PF7		0x0080
837#define PF8		0x0100
838#define PF9		0x0200
839#define PF10	0x0400
840#define PF11	0x0800
841#define PF12	0x1000
842#define PF13	0x2000
843#define PF14	0x4000
844#define PF15	0x8000
845
846/* Port G Masks															*/
847#define PG0		0x0001
848#define PG1		0x0002
849#define PG2		0x0004
850#define PG3		0x0008
851#define PG4		0x0010
852#define PG5		0x0020
853#define PG6		0x0040
854#define PG7		0x0080
855#define PG8		0x0100
856#define PG9		0x0200
857#define PG10	0x0400
858#define PG11	0x0800
859#define PG12	0x1000
860#define PG13	0x2000
861#define PG14	0x4000
862#define PG15	0x8000
863
864/* Port H Masks															*/
865#define PH0		0x0001
866#define PH1		0x0002
867#define PH2		0x0004
868#define PH3		0x0008
869#define PH4		0x0010
870#define PH5		0x0020
871#define PH6		0x0040
872#define PH7		0x0080
873#define PH8		0x0100
874#define PH9		0x0200
875#define PH10	0x0400
876#define PH11	0x0800
877#define PH12	0x1000
878#define PH13	0x2000
879#define PH14	0x4000
880#define PH15	0x8000
881
882/* *********************  ASYNCHRONOUS MEMORY CONTROLLER MASKS  *************************/
883/* EBIU_AMGCTL Masks																	*/
884#define AMCKEN			0x0001		/* Enable CLKOUT									*/
885#define	AMBEN_NONE		0x0000		/* All Banks Disabled								*/
886#define AMBEN_B0		0x0002		/* Enable Async Memory Bank 0 only					*/
887#define AMBEN_B0_B1		0x0004		/* Enable Async Memory Banks 0 & 1 only				*/
888#define AMBEN_B0_B1_B2	0x0006		/* Enable Async Memory Banks 0, 1, and 2			*/
889#define AMBEN_ALL		0x0008		/* Enable Async Memory Banks (all) 0, 1, 2, and 3	*/
890
891/* EBIU_AMBCTL0 Masks																	*/
892#define B0RDYEN			0x00000001  /* Bank 0 (B0) RDY Enable							*/
893#define B0RDYPOL		0x00000002  /* B0 RDY Active High								*/
894#define B0TT_1			0x00000004  /* B0 Transition Time (Read to Write) = 1 cycle		*/
895#define B0TT_2			0x00000008  /* B0 Transition Time (Read to Write) = 2 cycles	*/
896#define B0TT_3			0x0000000C  /* B0 Transition Time (Read to Write) = 3 cycles	*/
897#define B0TT_4			0x00000000  /* B0 Transition Time (Read to Write) = 4 cycles	*/
898#define B0ST_1			0x00000010  /* B0 Setup Time (AOE to Read/Write) = 1 cycle		*/
899#define B0ST_2			0x00000020  /* B0 Setup Time (AOE to Read/Write) = 2 cycles		*/
900#define B0ST_3			0x00000030  /* B0 Setup Time (AOE to Read/Write) = 3 cycles		*/
901#define B0ST_4			0x00000000  /* B0 Setup Time (AOE to Read/Write) = 4 cycles		*/
902#define B0HT_1			0x00000040  /* B0 Hold Time (~Read/Write to ~AOE) = 1 cycle		*/
903#define B0HT_2			0x00000080  /* B0 Hold Time (~Read/Write to ~AOE) = 2 cycles	*/
904#define B0HT_3			0x000000C0  /* B0 Hold Time (~Read/Write to ~AOE) = 3 cycles	*/
905#define B0HT_0			0x00000000  /* B0 Hold Time (~Read/Write to ~AOE) = 0 cycles	*/
906#define B0RAT_1			0x00000100  /* B0 Read Access Time = 1 cycle					*/
907#define B0RAT_2			0x00000200  /* B0 Read Access Time = 2 cycles					*/
908#define B0RAT_3			0x00000300  /* B0 Read Access Time = 3 cycles					*/
909#define B0RAT_4			0x00000400  /* B0 Read Access Time = 4 cycles					*/
910#define B0RAT_5			0x00000500  /* B0 Read Access Time = 5 cycles					*/
911#define B0RAT_6			0x00000600  /* B0 Read Access Time = 6 cycles					*/
912#define B0RAT_7			0x00000700  /* B0 Read Access Time = 7 cycles					*/
913#define B0RAT_8			0x00000800  /* B0 Read Access Time = 8 cycles					*/
914#define B0RAT_9			0x00000900  /* B0 Read Access Time = 9 cycles					*/
915#define B0RAT_10		0x00000A00  /* B0 Read Access Time = 10 cycles					*/
916#define B0RAT_11		0x00000B00  /* B0 Read Access Time = 11 cycles					*/
917#define B0RAT_12		0x00000C00  /* B0 Read Access Time = 12 cycles					*/
918#define B0RAT_13		0x00000D00  /* B0 Read Access Time = 13 cycles					*/
919#define B0RAT_14		0x00000E00  /* B0 Read Access Time = 14 cycles					*/
920#define B0RAT_15		0x00000F00  /* B0 Read Access Time = 15 cycles					*/
921#define B0WAT_1			0x00001000  /* B0 Write Access Time = 1 cycle					*/
922#define B0WAT_2			0x00002000  /* B0 Write Access Time = 2 cycles					*/
923#define B0WAT_3			0x00003000  /* B0 Write Access Time = 3 cycles					*/
924#define B0WAT_4			0x00004000  /* B0 Write Access Time = 4 cycles					*/
925#define B0WAT_5			0x00005000  /* B0 Write Access Time = 5 cycles					*/
926#define B0WAT_6			0x00006000  /* B0 Write Access Time = 6 cycles					*/
927#define B0WAT_7			0x00007000  /* B0 Write Access Time = 7 cycles					*/
928#define B0WAT_8			0x00008000  /* B0 Write Access Time = 8 cycles					*/
929#define B0WAT_9			0x00009000  /* B0 Write Access Time = 9 cycles					*/
930#define B0WAT_10		0x0000A000  /* B0 Write Access Time = 10 cycles					*/
931#define B0WAT_11		0x0000B000  /* B0 Write Access Time = 11 cycles					*/
932#define B0WAT_12		0x0000C000  /* B0 Write Access Time = 12 cycles					*/
933#define B0WAT_13		0x0000D000  /* B0 Write Access Time = 13 cycles					*/
934#define B0WAT_14		0x0000E000  /* B0 Write Access Time = 14 cycles					*/
935#define B0WAT_15		0x0000F000  /* B0 Write Access Time = 15 cycles					*/
936
937#define B1RDYEN			0x00010000  /* Bank 1 (B1) RDY Enable                       	*/
938#define B1RDYPOL		0x00020000  /* B1 RDY Active High                           	*/
939#define B1TT_1			0x00040000  /* B1 Transition Time (Read to Write) = 1 cycle 	*/
940#define B1TT_2			0x00080000  /* B1 Transition Time (Read to Write) = 2 cycles	*/
941#define B1TT_3			0x000C0000  /* B1 Transition Time (Read to Write) = 3 cycles	*/
942#define B1TT_4			0x00000000  /* B1 Transition Time (Read to Write) = 4 cycles	*/
943#define B1ST_1			0x00100000  /* B1 Setup Time (AOE to Read/Write) = 1 cycle  	*/
944#define B1ST_2			0x00200000  /* B1 Setup Time (AOE to Read/Write) = 2 cycles 	*/
945#define B1ST_3			0x00300000  /* B1 Setup Time (AOE to Read/Write) = 3 cycles 	*/
946#define B1ST_4			0x00000000  /* B1 Setup Time (AOE to Read/Write) = 4 cycles 	*/
947#define B1HT_1			0x00400000  /* B1 Hold Time (~Read/Write to ~AOE) = 1 cycle 	*/
948#define B1HT_2			0x00800000  /* B1 Hold Time (~Read/Write to ~AOE) = 2 cycles	*/
949#define B1HT_3			0x00C00000  /* B1 Hold Time (~Read/Write to ~AOE) = 3 cycles	*/
950#define B1HT_0			0x00000000  /* B1 Hold Time (~Read/Write to ~AOE) = 0 cycles	*/
951#define B1RAT_1			0x01000000  /* B1 Read Access Time = 1 cycle					*/
952#define B1RAT_2			0x02000000  /* B1 Read Access Time = 2 cycles					*/
953#define B1RAT_3			0x03000000  /* B1 Read Access Time = 3 cycles					*/
954#define B1RAT_4			0x04000000  /* B1 Read Access Time = 4 cycles					*/
955#define B1RAT_5			0x05000000  /* B1 Read Access Time = 5 cycles					*/
956#define B1RAT_6			0x06000000  /* B1 Read Access Time = 6 cycles					*/
957#define B1RAT_7			0x07000000  /* B1 Read Access Time = 7 cycles					*/
958#define B1RAT_8			0x08000000  /* B1 Read Access Time = 8 cycles					*/
959#define B1RAT_9			0x09000000  /* B1 Read Access Time = 9 cycles					*/
960#define B1RAT_10		0x0A000000  /* B1 Read Access Time = 10 cycles					*/
961#define B1RAT_11		0x0B000000  /* B1 Read Access Time = 11 cycles					*/
962#define B1RAT_12		0x0C000000  /* B1 Read Access Time = 12 cycles					*/
963#define B1RAT_13		0x0D000000  /* B1 Read Access Time = 13 cycles					*/
964#define B1RAT_14		0x0E000000  /* B1 Read Access Time = 14 cycles					*/
965#define B1RAT_15		0x0F000000  /* B1 Read Access Time = 15 cycles					*/
966#define B1WAT_1			0x10000000  /* B1 Write Access Time = 1 cycle					*/
967#define B1WAT_2			0x20000000  /* B1 Write Access Time = 2 cycles					*/
968#define B1WAT_3			0x30000000  /* B1 Write Access Time = 3 cycles					*/
969#define B1WAT_4			0x40000000  /* B1 Write Access Time = 4 cycles					*/
970#define B1WAT_5			0x50000000  /* B1 Write Access Time = 5 cycles					*/
971#define B1WAT_6			0x60000000  /* B1 Write Access Time = 6 cycles					*/
972#define B1WAT_7			0x70000000  /* B1 Write Access Time = 7 cycles					*/
973#define B1WAT_8			0x80000000  /* B1 Write Access Time = 8 cycles					*/
974#define B1WAT_9			0x90000000  /* B1 Write Access Time = 9 cycles					*/
975#define B1WAT_10		0xA0000000  /* B1 Write Access Time = 10 cycles					*/
976#define B1WAT_11		0xB0000000  /* B1 Write Access Time = 11 cycles					*/
977#define B1WAT_12		0xC0000000  /* B1 Write Access Time = 12 cycles					*/
978#define B1WAT_13		0xD0000000  /* B1 Write Access Time = 13 cycles					*/
979#define B1WAT_14		0xE0000000  /* B1 Write Access Time = 14 cycles					*/
980#define B1WAT_15		0xF0000000  /* B1 Write Access Time = 15 cycles					*/
981
982/* EBIU_AMBCTL1 Masks																	*/
983#define B2RDYEN			0x00000001  /* Bank 2 (B2) RDY Enable							*/
984#define B2RDYPOL		0x00000002  /* B2 RDY Active High								*/
985#define B2TT_1			0x00000004  /* B2 Transition Time (Read to Write) = 1 cycle		*/
986#define B2TT_2			0x00000008  /* B2 Transition Time (Read to Write) = 2 cycles	*/
987#define B2TT_3			0x0000000C  /* B2 Transition Time (Read to Write) = 3 cycles	*/
988#define B2TT_4			0x00000000  /* B2 Transition Time (Read to Write) = 4 cycles	*/
989#define B2ST_1			0x00000010  /* B2 Setup Time (AOE to Read/Write) = 1 cycle		*/
990#define B2ST_2			0x00000020  /* B2 Setup Time (AOE to Read/Write) = 2 cycles		*/
991#define B2ST_3			0x00000030  /* B2 Setup Time (AOE to Read/Write) = 3 cycles		*/
992#define B2ST_4			0x00000000  /* B2 Setup Time (AOE to Read/Write) = 4 cycles		*/
993#define B2HT_1			0x00000040  /* B2 Hold Time (~Read/Write to ~AOE) = 1 cycle		*/
994#define B2HT_2			0x00000080  /* B2 Hold Time (~Read/Write to ~AOE) = 2 cycles	*/
995#define B2HT_3			0x000000C0  /* B2 Hold Time (~Read/Write to ~AOE) = 3 cycles	*/
996#define B2HT_0			0x00000000  /* B2 Hold Time (~Read/Write to ~AOE) = 0 cycles	*/
997#define B2RAT_1			0x00000100  /* B2 Read Access Time = 1 cycle					*/
998#define B2RAT_2			0x00000200  /* B2 Read Access Time = 2 cycles					*/
999#define B2RAT_3			0x00000300  /* B2 Read Access Time = 3 cycles					*/
1000#define B2RAT_4			0x00000400  /* B2 Read Access Time = 4 cycles					*/
1001#define B2RAT_5			0x00000500  /* B2 Read Access Time = 5 cycles					*/
1002#define B2RAT_6			0x00000600  /* B2 Read Access Time = 6 cycles					*/
1003#define B2RAT_7			0x00000700  /* B2 Read Access Time = 7 cycles					*/
1004#define B2RAT_8			0x00000800  /* B2 Read Access Time = 8 cycles					*/
1005#define B2RAT_9			0x00000900  /* B2 Read Access Time = 9 cycles					*/
1006#define B2RAT_10		0x00000A00  /* B2 Read Access Time = 10 cycles					*/
1007#define B2RAT_11		0x00000B00  /* B2 Read Access Time = 11 cycles					*/
1008#define B2RAT_12		0x00000C00  /* B2 Read Access Time = 12 cycles					*/
1009#define B2RAT_13		0x00000D00  /* B2 Read Access Time = 13 cycles					*/
1010#define B2RAT_14		0x00000E00  /* B2 Read Access Time = 14 cycles					*/
1011#define B2RAT_15		0x00000F00  /* B2 Read Access Time = 15 cycles					*/
1012#define B2WAT_1			0x00001000  /* B2 Write Access Time = 1 cycle					*/
1013#define B2WAT_2			0x00002000  /* B2 Write Access Time = 2 cycles					*/
1014#define B2WAT_3			0x00003000  /* B2 Write Access Time = 3 cycles					*/
1015#define B2WAT_4			0x00004000  /* B2 Write Access Time = 4 cycles					*/
1016#define B2WAT_5			0x00005000  /* B2 Write Access Time = 5 cycles					*/
1017#define B2WAT_6			0x00006000  /* B2 Write Access Time = 6 cycles					*/
1018#define B2WAT_7			0x00007000  /* B2 Write Access Time = 7 cycles					*/
1019#define B2WAT_8			0x00008000  /* B2 Write Access Time = 8 cycles					*/
1020#define B2WAT_9			0x00009000  /* B2 Write Access Time = 9 cycles					*/
1021#define B2WAT_10		0x0000A000  /* B2 Write Access Time = 10 cycles					*/
1022#define B2WAT_11		0x0000B000  /* B2 Write Access Time = 11 cycles					*/
1023#define B2WAT_12		0x0000C000  /* B2 Write Access Time = 12 cycles					*/
1024#define B2WAT_13		0x0000D000  /* B2 Write Access Time = 13 cycles					*/
1025#define B2WAT_14		0x0000E000  /* B2 Write Access Time = 14 cycles					*/
1026#define B2WAT_15		0x0000F000  /* B2 Write Access Time = 15 cycles					*/
1027
1028#define B3RDYEN			0x00010000  /* Bank 3 (B3) RDY Enable							*/
1029#define B3RDYPOL		0x00020000  /* B3 RDY Active High								*/
1030#define B3TT_1			0x00040000  /* B3 Transition Time (Read to Write) = 1 cycle		*/
1031#define B3TT_2			0x00080000  /* B3 Transition Time (Read to Write) = 2 cycles	*/
1032#define B3TT_3			0x000C0000  /* B3 Transition Time (Read to Write) = 3 cycles	*/
1033#define B3TT_4			0x00000000  /* B3 Transition Time (Read to Write) = 4 cycles	*/
1034#define B3ST_1			0x00100000  /* B3 Setup Time (AOE to Read/Write) = 1 cycle		*/
1035#define B3ST_2			0x00200000  /* B3 Setup Time (AOE to Read/Write) = 2 cycles		*/
1036#define B3ST_3			0x00300000  /* B3 Setup Time (AOE to Read/Write) = 3 cycles		*/
1037#define B3ST_4			0x00000000  /* B3 Setup Time (AOE to Read/Write) = 4 cycles		*/
1038#define B3HT_1			0x00400000  /* B3 Hold Time (~Read/Write to ~AOE) = 1 cycle		*/
1039#define B3HT_2			0x00800000  /* B3 Hold Time (~Read/Write to ~AOE) = 2 cycles	*/
1040#define B3HT_3			0x00C00000  /* B3 Hold Time (~Read/Write to ~AOE) = 3 cycles	*/
1041#define B3HT_0			0x00000000  /* B3 Hold Time (~Read/Write to ~AOE) = 0 cycles	*/
1042#define B3RAT_1			0x01000000  /* B3 Read Access Time = 1 cycle					*/
1043#define B3RAT_2			0x02000000  /* B3 Read Access Time = 2 cycles					*/
1044#define B3RAT_3			0x03000000  /* B3 Read Access Time = 3 cycles					*/
1045#define B3RAT_4			0x04000000  /* B3 Read Access Time = 4 cycles					*/
1046#define B3RAT_5			0x05000000  /* B3 Read Access Time = 5 cycles					*/
1047#define B3RAT_6			0x06000000  /* B3 Read Access Time = 6 cycles					*/
1048#define B3RAT_7			0x07000000  /* B3 Read Access Time = 7 cycles					*/
1049#define B3RAT_8			0x08000000  /* B3 Read Access Time = 8 cycles					*/
1050#define B3RAT_9			0x09000000  /* B3 Read Access Time = 9 cycles					*/
1051#define B3RAT_10		0x0A000000  /* B3 Read Access Time = 10 cycles					*/
1052#define B3RAT_11		0x0B000000  /* B3 Read Access Time = 11 cycles					*/
1053#define B3RAT_12		0x0C000000  /* B3 Read Access Time = 12 cycles					*/
1054#define B3RAT_13		0x0D000000  /* B3 Read Access Time = 13 cycles					*/
1055#define B3RAT_14		0x0E000000  /* B3 Read Access Time = 14 cycles					*/
1056#define B3RAT_15		0x0F000000  /* B3 Read Access Time = 15 cycles					*/
1057#define B3WAT_1			0x10000000  /* B3 Write Access Time = 1 cycle					*/
1058#define B3WAT_2			0x20000000  /* B3 Write Access Time = 2 cycles					*/
1059#define B3WAT_3			0x30000000  /* B3 Write Access Time = 3 cycles					*/
1060#define B3WAT_4			0x40000000  /* B3 Write Access Time = 4 cycles					*/
1061#define B3WAT_5			0x50000000  /* B3 Write Access Time = 5 cycles					*/
1062#define B3WAT_6			0x60000000  /* B3 Write Access Time = 6 cycles					*/
1063#define B3WAT_7			0x70000000  /* B3 Write Access Time = 7 cycles					*/
1064#define B3WAT_8			0x80000000  /* B3 Write Access Time = 8 cycles					*/
1065#define B3WAT_9			0x90000000  /* B3 Write Access Time = 9 cycles					*/
1066#define B3WAT_10		0xA0000000  /* B3 Write Access Time = 10 cycles					*/
1067#define B3WAT_11		0xB0000000  /* B3 Write Access Time = 11 cycles					*/
1068#define B3WAT_12		0xC0000000  /* B3 Write Access Time = 12 cycles					*/
1069#define B3WAT_13		0xD0000000  /* B3 Write Access Time = 13 cycles					*/
1070#define B3WAT_14		0xE0000000  /* B3 Write Access Time = 14 cycles					*/
1071#define B3WAT_15		0xF0000000  /* B3 Write Access Time = 15 cycles					*/
1072
1073
1074/* **********************  SDRAM CONTROLLER MASKS  **********************************************/
1075/* EBIU_SDGCTL Masks																			*/
1076#define SCTLE			0x00000001	/* Enable SDRAM Signals										*/
1077#define CL_2			0x00000008	/* SDRAM CAS Latency = 2 cycles								*/
1078#define CL_3			0x0000000C	/* SDRAM CAS Latency = 3 cycles								*/
1079#define PASR_ALL		0x00000000	/* All 4 SDRAM Banks Refreshed In Self-Refresh				*/
1080#define PASR_B0_B1		0x00000010	/* SDRAM Banks 0 and 1 Are Refreshed In Self-Refresh		*/
1081#define PASR_B0			0x00000020	/* Only SDRAM Bank 0 Is Refreshed In Self-Refresh			*/
1082#define TRAS_1			0x00000040	/* SDRAM tRAS = 1 cycle										*/
1083#define TRAS_2			0x00000080	/* SDRAM tRAS = 2 cycles									*/
1084#define TRAS_3			0x000000C0	/* SDRAM tRAS = 3 cycles									*/
1085#define TRAS_4			0x00000100	/* SDRAM tRAS = 4 cycles									*/
1086#define TRAS_5			0x00000140	/* SDRAM tRAS = 5 cycles									*/
1087#define TRAS_6			0x00000180	/* SDRAM tRAS = 6 cycles									*/
1088#define TRAS_7			0x000001C0	/* SDRAM tRAS = 7 cycles									*/
1089#define TRAS_8			0x00000200	/* SDRAM tRAS = 8 cycles									*/
1090#define TRAS_9			0x00000240	/* SDRAM tRAS = 9 cycles									*/
1091#define TRAS_10			0x00000280	/* SDRAM tRAS = 10 cycles									*/
1092#define TRAS_11			0x000002C0	/* SDRAM tRAS = 11 cycles									*/
1093#define TRAS_12			0x00000300	/* SDRAM tRAS = 12 cycles									*/
1094#define TRAS_13			0x00000340	/* SDRAM tRAS = 13 cycles									*/
1095#define TRAS_14			0x00000380	/* SDRAM tRAS = 14 cycles									*/
1096#define TRAS_15			0x000003C0	/* SDRAM tRAS = 15 cycles									*/
1097#define TRP_1			0x00000800	/* SDRAM tRP = 1 cycle										*/
1098#define TRP_2			0x00001000	/* SDRAM tRP = 2 cycles										*/
1099#define TRP_3			0x00001800	/* SDRAM tRP = 3 cycles										*/
1100#define TRP_4			0x00002000	/* SDRAM tRP = 4 cycles										*/
1101#define TRP_5			0x00002800	/* SDRAM tRP = 5 cycles										*/
1102#define TRP_6			0x00003000	/* SDRAM tRP = 6 cycles										*/
1103#define TRP_7			0x00003800	/* SDRAM tRP = 7 cycles										*/
1104#define TRCD_1			0x00008000	/* SDRAM tRCD = 1 cycle										*/
1105#define TRCD_2			0x00010000	/* SDRAM tRCD = 2 cycles									*/
1106#define TRCD_3			0x00018000	/* SDRAM tRCD = 3 cycles									*/
1107#define TRCD_4			0x00020000	/* SDRAM tRCD = 4 cycles									*/
1108#define TRCD_5			0x00028000	/* SDRAM tRCD = 5 cycles									*/
1109#define TRCD_6			0x00030000	/* SDRAM tRCD = 6 cycles									*/
1110#define TRCD_7			0x00038000	/* SDRAM tRCD = 7 cycles									*/
1111#define TWR_1			0x00080000	/* SDRAM tWR = 1 cycle										*/
1112#define TWR_2			0x00100000	/* SDRAM tWR = 2 cycles										*/
1113#define TWR_3			0x00180000	/* SDRAM tWR = 3 cycles										*/
1114#define PUPSD			0x00200000	/* Power-Up Start Delay (15 SCLK Cycles Delay)				*/
1115#define PSM				0x00400000	/* Power-Up Sequence (Mode Register Before/After* Refresh)	*/
1116#define PSS				0x00800000	/* Enable Power-Up Sequence on Next SDRAM Access			*/
1117#define SRFS			0x01000000	/* Enable SDRAM Self-Refresh Mode							*/
1118#define EBUFE			0x02000000	/* Enable External Buffering Timing							*/
1119#define FBBRW			0x04000000	/* Enable Fast Back-To-Back Read To Write					*/
1120#define EMREN			0x10000000	/* Extended Mode Register Enable							*/
1121#define TCSR			0x20000000	/* Temp-Compensated Self-Refresh Value (85/45* Deg C)		*/
1122#define CDDBG			0x40000000	/* Tristate SDRAM Controls During Bus Grant					*/
1123
1124/* EBIU_SDBCTL Masks																		*/
1125#define EBE				0x0001		/* Enable SDRAM External Bank							*/
1126#define EBSZ_16			0x0000		/* SDRAM External Bank Size = 16MB	*/
1127#define EBSZ_32			0x0002		/* SDRAM External Bank Size = 32MB	*/
1128#define EBSZ_64			0x0004		/* SDRAM External Bank Size = 64MB	*/
1129#define EBSZ_128		0x0006		/* SDRAM External Bank Size = 128MB		*/
1130#define EBSZ_256		0x0008		/* SDRAM External Bank Size = 256MB 	*/
1131#define EBSZ_512		0x000A		/* SDRAM External Bank Size = 512MB		*/
1132#define EBCAW_8			0x0000		/* SDRAM External Bank Column Address Width = 8 Bits	*/
1133#define EBCAW_9			0x0010		/* SDRAM External Bank Column Address Width = 9 Bits	*/
1134#define EBCAW_10		0x0020		/* SDRAM External Bank Column Address Width = 10 Bits	*/
1135#define EBCAW_11		0x0030		/* SDRAM External Bank Column Address Width = 11 Bits	*/
1136
1137/* EBIU_SDSTAT Masks														*/
1138#define SDCI			0x0001		/* SDRAM Controller Idle 				*/
1139#define SDSRA			0x0002		/* SDRAM Self-Refresh Active			*/
1140#define SDPUA			0x0004		/* SDRAM Power-Up Active 				*/
1141#define SDRS			0x0008		/* SDRAM Will Power-Up On Next Access	*/
1142#define SDEASE			0x0010		/* SDRAM EAB Sticky Error Status		*/
1143#define BGSTAT			0x0020		/* Bus Grant Status						*/
1144
1145
1146/* **************************  DMA CONTROLLER MASKS  ********************************/
1147
1148/* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks								*/
1149#define CTYPE			0x0040	/* DMA Channel Type Indicator (Memory/Peripheral*)	*/
1150#define PMAP			0xF000	/* Peripheral Mapped To This Channel				*/
1151#define PMAP_PPI		0x0000	/* 		PPI Port DMA								*/
1152#define	PMAP_EMACRX		0x1000	/* 		Ethernet Receive DMA						*/
1153#define PMAP_EMACTX		0x2000	/* 		Ethernet Transmit DMA						*/
1154#define PMAP_SPORT0RX	0x3000	/* 		SPORT0 Receive DMA							*/
1155#define PMAP_SPORT0TX	0x4000	/* 		SPORT0 Transmit DMA							*/
1156#define PMAP_SPORT1RX	0x5000	/* 		SPORT1 Receive DMA							*/
1157#define PMAP_SPORT1TX	0x6000	/* 		SPORT1 Transmit DMA							*/
1158#define PMAP_SPI		0x7000	/* 		SPI Port DMA								*/
1159#define PMAP_UART0RX	0x8000	/* 		UART0 Port Receive DMA						*/
1160#define PMAP_UART0TX	0x9000	/* 		UART0 Port Transmit DMA						*/
1161#define	PMAP_UART1RX	0xA000	/* 		UART1 Port Receive DMA						*/
1162#define	PMAP_UART1TX	0xB000	/* 		UART1 Port Transmit DMA						*/
1163
1164/*  ************  PARALLEL PERIPHERAL INTERFACE (PPI) MASKS *************/
1165/*  PPI_CONTROL Masks													*/
1166#define PORT_EN			0x0001		/* PPI Port Enable					*/
1167#define PORT_DIR		0x0002		/* PPI Port Direction				*/
1168#define XFR_TYPE		0x000C		/* PPI Transfer Type				*/
1169#define PORT_CFG		0x0030		/* PPI Port Configuration			*/
1170#define FLD_SEL			0x0040		/* PPI Active Field Select			*/
1171#define PACK_EN			0x0080		/* PPI Packing Mode					*/
1172#define DMA32			0x0100		/* PPI 32-bit DMA Enable			*/
1173#define SKIP_EN			0x0200		/* PPI Skip Element Enable			*/
1174#define SKIP_EO			0x0400		/* PPI Skip Even/Odd Elements		*/
1175#define DLEN_8			0x0000		/* Data Length = 8 Bits				*/
1176#define DLEN_10			0x0800		/* Data Length = 10 Bits			*/
1177#define DLEN_11			0x1000		/* Data Length = 11 Bits			*/
1178#define DLEN_12			0x1800		/* Data Length = 12 Bits			*/
1179#define DLEN_13			0x2000		/* Data Length = 13 Bits			*/
1180#define DLEN_14			0x2800		/* Data Length = 14 Bits			*/
1181#define DLEN_15			0x3000		/* Data Length = 15 Bits			*/
1182#define DLEN_16			0x3800		/* Data Length = 16 Bits			*/
1183#define DLENGTH			0x3800		/* PPI Data Length  */
1184#define POLC			0x4000		/* PPI Clock Polarity				*/
1185#define POLS			0x8000		/* PPI Frame Sync Polarity			*/
1186
1187/* PPI_STATUS Masks														*/
1188#define FLD				0x0400		/* Field Indicator					*/
1189#define FT_ERR			0x0800		/* Frame Track Error				*/
1190#define OVR				0x1000		/* FIFO Overflow Error				*/
1191#define UNDR			0x2000		/* FIFO Underrun Error				*/
1192#define ERR_DET			0x4000		/* Error Detected Indicator			*/
1193#define ERR_NCOR		0x8000		/* Error Not Corrected Indicator	*/
1194
1195
1196/*  ********************  TWO-WIRE INTERFACE (TWI) MASKS  ***********************/
1197/* TWI_CLKDIV Macros (Use: *pTWI_CLKDIV = CLKLOW(x)|CLKHI(y);  )				*/
1198#define	CLKLOW(x)	((x) & 0xFF)		/* Periods Clock Is Held Low			*/
1199#define CLKHI(y)	(((y)&0xFF)<<0x8)	/* Periods Before New Clock Low			*/
1200
1201/* TWI_PRESCALE Masks															*/
1202#define	PRESCALE	0x007F		/* SCLKs Per Internal Time Reference (10MHz)	*/
1203#define	TWI_ENA		0x0080		/* TWI Enable									*/
1204#define	SCCB		0x0200		/* SCCB Compatibility Enable					*/
1205
1206/* TWI_SLAVE_CTL Masks															*/
1207#define	SEN			0x0001		/* Slave Enable									*/
1208#define	SADD_LEN	0x0002		/* Slave Address Length							*/
1209#define	STDVAL		0x0004		/* Slave Transmit Data Valid					*/
1210#define	NAK			0x0008		/* NAK/ACK* Generated At Conclusion Of Transfer */
1211#define	GEN			0x0010		/* General Call Adrress Matching Enabled		*/
1212
1213/* TWI_SLAVE_STAT Masks															*/
1214#define	SDIR		0x0001		/* Slave Transfer Direction (Transmit/Receive*)	*/
1215#define GCALL		0x0002		/* General Call Indicator						*/
1216
1217/* TWI_MASTER_CTL Masks													*/
1218#define	MEN			0x0001		/* Master Mode Enable						*/
1219#define	MADD_LEN	0x0002		/* Master Address Length					*/
1220#define	MDIR		0x0004		/* Master Transmit Direction (RX/TX*)		*/
1221#define	FAST		0x0008		/* Use Fast Mode Timing Specs				*/
1222#define	STOP		0x0010		/* Issue Stop Condition						*/
1223#define	RSTART		0x0020		/* Repeat Start or Stop* At End Of Transfer	*/
1224#define	DCNT		0x3FC0		/* Data Bytes To Transfer					*/
1225#define	SDAOVR		0x4000		/* Serial Data Override						*/
1226#define	SCLOVR		0x8000		/* Serial Clock Override					*/
1227
1228/* TWI_MASTER_STAT Masks														*/
1229#define	MPROG		0x0001		/* Master Transfer In Progress					*/
1230#define	LOSTARB		0x0002		/* Lost Arbitration Indicator (Xfer Aborted)	*/
1231#define	ANAK		0x0004		/* Address Not Acknowledged						*/
1232#define	DNAK		0x0008		/* Data Not Acknowledged						*/
1233#define	BUFRDERR	0x0010		/* Buffer Read Error							*/
1234#define	BUFWRERR	0x0020		/* Buffer Write Error							*/
1235#define	SDASEN		0x0040		/* Serial Data Sense							*/
1236#define	SCLSEN		0x0080		/* Serial Clock Sense							*/
1237#define	BUSBUSY		0x0100		/* Bus Busy Indicator							*/
1238
1239/* TWI_INT_SRC and TWI_INT_ENABLE Masks						*/
1240#define	SINIT		0x0001		/* Slave Transfer Initiated	*/
1241#define	SCOMP		0x0002		/* Slave Transfer Complete	*/
1242#define	SERR		0x0004		/* Slave Transfer Error		*/
1243#define	SOVF		0x0008		/* Slave Overflow			*/
1244#define	MCOMP		0x0010		/* Master Transfer Complete	*/
1245#define	MERR		0x0020		/* Master Transfer Error	*/
1246#define	XMTSERV		0x0040		/* Transmit FIFO Service	*/
1247#define	RCVSERV		0x0080		/* Receive FIFO Service		*/
1248
1249/* TWI_FIFO_CTRL Masks												*/
1250#define	XMTFLUSH	0x0001		/* Transmit Buffer Flush			*/
1251#define	RCVFLUSH	0x0002		/* Receive Buffer Flush				*/
1252#define	XMTINTLEN	0x0004		/* Transmit Buffer Interrupt Length	*/
1253#define	RCVINTLEN	0x0008		/* Receive Buffer Interrupt Length	*/
1254
1255/* TWI_FIFO_STAT Masks															*/
1256#define	XMTSTAT		0x0003		/* Transmit FIFO Status							*/
1257#define	XMT_EMPTY	0x0000		/* 		Transmit FIFO Empty						*/
1258#define	XMT_HALF	0x0001		/* 		Transmit FIFO Has 1 Byte To Write		*/
1259#define	XMT_FULL	0x0003		/* 		Transmit FIFO Full (2 Bytes To Write)	*/
1260
1261#define	RCVSTAT		0x000C		/* Receive FIFO Status							*/
1262#define	RCV_EMPTY	0x0000		/* 		Receive FIFO Empty						*/
1263#define	RCV_HALF	0x0004		/* 		Receive FIFO Has 1 Byte To Read			*/
1264#define	RCV_FULL	0x000C		/* 		Receive FIFO Full (2 Bytes To Read)		*/
1265
1266
1267/* Omit CAN masks from defBF534.h */
1268
1269/*  *******************  PIN CONTROL REGISTER MASKS  ************************/
1270/* PORT_MUX Masks															*/
1271#define	PJSE			0x0001			/* Port J SPI/SPORT Enable			*/
1272#define	PJSE_SPORT		0x0000			/* 		Enable TFS0/DT0PRI			*/
1273#define	PJSE_SPI		0x0001			/* 		Enable SPI_SSEL3:2			*/
1274
1275#define	PJCE(x)			(((x)&0x3)<<1)	/* Port J CAN/SPI/SPORT Enable		*/
1276#define	PJCE_SPORT		0x0000			/* 		Enable DR0SEC/DT0SEC		*/
1277#define	PJCE_CAN		0x0002			/* 		Enable CAN RX/TX			*/
1278#define	PJCE_SPI		0x0004			/* 		Enable SPI_SSEL7			*/
1279
1280#define	PFDE			0x0008			/* Port F DMA Request Enable		*/
1281#define	PFDE_UART		0x0000			/* 		Enable UART0 RX/TX			*/
1282#define	PFDE_DMA		0x0008			/* 		Enable DMAR1:0				*/
1283
1284#define	PFTE			0x0010			/* Port F Timer Enable				*/
1285#define	PFTE_UART		0x0000			/*		Enable UART1 RX/TX			*/
1286#define	PFTE_TIMER		0x0010			/* 		Enable TMR7:6				*/
1287
1288#define	PFS6E			0x0020			/* Port F SPI SSEL 6 Enable			*/
1289#define	PFS6E_TIMER		0x0000			/*		Enable TMR5					*/
1290#define	PFS6E_SPI		0x0020			/* 		Enable SPI_SSEL6			*/
1291
1292#define	PFS5E			0x0040			/* Port F SPI SSEL 5 Enable			*/
1293#define	PFS5E_TIMER		0x0000			/*		Enable TMR4					*/
1294#define	PFS5E_SPI		0x0040			/* 		Enable SPI_SSEL5			*/
1295
1296#define	PFS4E			0x0080			/* Port F SPI SSEL 4 Enable			*/
1297#define	PFS4E_TIMER		0x0000			/*		Enable TMR3					*/
1298#define	PFS4E_SPI		0x0080			/* 		Enable SPI_SSEL4			*/
1299
1300#define	PFFE			0x0100			/* Port F PPI Frame Sync Enable		*/
1301#define	PFFE_TIMER		0x0000			/* 		Enable TMR2					*/
1302#define	PFFE_PPI		0x0100			/* 		Enable PPI FS3				*/
1303
1304#define	PGSE			0x0200			/* Port G SPORT1 Secondary Enable	*/
1305#define	PGSE_PPI		0x0000			/* 		Enable PPI D9:8				*/
1306#define	PGSE_SPORT		0x0200			/* 		Enable DR1SEC/DT1SEC		*/
1307
1308#define	PGRE			0x0400			/* Port G SPORT1 Receive Enable		*/
1309#define	PGRE_PPI		0x0000			/* 		Enable PPI D12:10			*/
1310#define	PGRE_SPORT		0x0400			/* 		Enable DR1PRI/RFS1/RSCLK1	*/
1311
1312#define	PGTE			0x0800			/* Port G SPORT1 Transmit Enable	*/
1313#define	PGTE_PPI		0x0000			/* 		Enable PPI D15:13			*/
1314#define	PGTE_SPORT		0x0800			/* 		Enable DT1PRI/TFS1/TSCLK1	*/
1315
1316
1317/*  ******************  HANDSHAKE DMA (HDMA) MASKS  *********************/
1318/* HDMAx_CTL Masks														*/
1319#define	HMDMAEN		0x0001	/* Enable Handshake DMA 0/1					*/
1320#define	REP			0x0002	/* HDMA Request Polarity					*/
1321#define	UTE			0x0004	/* Urgency Threshold Enable					*/
1322#define	OIE			0x0010	/* Overflow Interrupt Enable				*/
1323#define	BDIE		0x0020	/* Block Done Interrupt Enable				*/
1324#define	MBDI		0x0040	/* Mask Block Done IRQ If Pending ECNT		*/
1325#define	DRQ			0x0300	/* HDMA Request Type						*/
1326#define	DRQ_NONE	0x0000	/* 		No Request							*/
1327#define	DRQ_SINGLE	0x0100	/* 		Channels Request Single				*/
1328#define	DRQ_MULTI	0x0200	/* 		Channels Request Multi (Default)	*/
1329#define	DRQ_URGENT	0x0300	/* 		Channels Request Multi Urgent		*/
1330#define	RBC			0x1000	/* Reload BCNT With IBCNT					*/
1331#define	PS			0x2000	/* HDMA Pin Status							*/
1332#define	OI			0x4000	/* Overflow Interrupt Generated				*/
1333#define	BDI			0x8000	/* Block Done Interrupt Generated			*/
1334
1335/* entry addresses of the user-callable Boot ROM functions */
1336
1337#define _BOOTROM_RESET 0xEF000000
1338#define _BOOTROM_FINAL_INIT 0xEF000002
1339#define _BOOTROM_DO_MEMORY_DMA 0xEF000006
1340#define _BOOTROM_BOOT_DXE_FLASH 0xEF000008
1341#define _BOOTROM_BOOT_DXE_SPI 0xEF00000A
1342#define _BOOTROM_BOOT_DXE_TWI 0xEF00000C
1343#define _BOOTROM_GET_DXE_ADDRESS_FLASH 0xEF000010
1344#define _BOOTROM_GET_DXE_ADDRESS_SPI 0xEF000012
1345#define _BOOTROM_GET_DXE_ADDRESS_TWI 0xEF000014
1346
1347/* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
1348#define	PGDE_UART   PFDE_UART
1349#define	PGDE_DMA    PFDE_DMA
1350#define	CKELOW		SCKELOW
1351
1352/* ==== end from defBF534.h ==== */
1353
1354/* HOST Port Registers */
1355
1356#define                     HOST_CONTROL  0xffc03400   /* HOST Control Register */
1357#define                      HOST_STATUS  0xffc03404   /* HOST Status Register */
1358#define                     HOST_TIMEOUT  0xffc03408   /* HOST Acknowledge Mode Timeout Register */
1359
1360/* Counter Registers */
1361
1362#define                       CNT_CONFIG  0xffc03500   /* Configuration Register */
1363#define                        CNT_IMASK  0xffc03504   /* Interrupt Mask Register */
1364#define                       CNT_STATUS  0xffc03508   /* Status Register */
1365#define                      CNT_COMMAND  0xffc0350c   /* Command Register */
1366#define                     CNT_DEBOUNCE  0xffc03510   /* Debounce Register */
1367#define                      CNT_COUNTER  0xffc03514   /* Counter Register */
1368#define                          CNT_MAX  0xffc03518   /* Maximal Count Register */
1369#define                          CNT_MIN  0xffc0351c   /* Minimal Count Register */
1370
1371/* OTP/FUSE Registers */
1372
1373#define                      OTP_CONTROL  0xffc03600   /* OTP/Fuse Control Register */
1374#define                          OTP_BEN  0xffc03604   /* OTP/Fuse Byte Enable */
1375#define                       OTP_STATUS  0xffc03608   /* OTP/Fuse Status */
1376#define                       OTP_TIMING  0xffc0360c   /* OTP/Fuse Access Timing */
1377
1378/* Security Registers */
1379
1380#define                    SECURE_SYSSWT  0xffc03620   /* Secure System Switches */
1381#define                   SECURE_CONTROL  0xffc03624   /* Secure Control */
1382#define                    SECURE_STATUS  0xffc03628   /* Secure Status */
1383
1384/* OTP Read/Write Data Buffer Registers */
1385
1386#define                        OTP_DATA0  0xffc03680   /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
1387#define                        OTP_DATA1  0xffc03684   /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
1388#define                        OTP_DATA2  0xffc03688   /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
1389#define                        OTP_DATA3  0xffc0368c   /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
1390
1391/* NFC Registers */
1392
1393#define                          NFC_CTL  0xffc03700   /* NAND Control Register */
1394#define                         NFC_STAT  0xffc03704   /* NAND Status Register */
1395#define                      NFC_IRQSTAT  0xffc03708   /* NAND Interrupt Status Register */
1396#define                      NFC_IRQMASK  0xffc0370c   /* NAND Interrupt Mask Register */
1397#define                         NFC_ECC0  0xffc03710   /* NAND ECC Register 0 */
1398#define                         NFC_ECC1  0xffc03714   /* NAND ECC Register 1 */
1399#define                         NFC_ECC2  0xffc03718   /* NAND ECC Register 2 */
1400#define                         NFC_ECC3  0xffc0371c   /* NAND ECC Register 3 */
1401#define                        NFC_COUNT  0xffc03720   /* NAND ECC Count Register */
1402#define                          NFC_RST  0xffc03724   /* NAND ECC Reset Register */
1403#define                        NFC_PGCTL  0xffc03728   /* NAND Page Control Register */
1404#define                         NFC_READ  0xffc0372c   /* NAND Read Data Register */
1405#define                         NFC_ADDR  0xffc03740   /* NAND Address Register */
1406#define                          NFC_CMD  0xffc03744   /* NAND Command Register */
1407#define                      NFC_DATA_WR  0xffc03748   /* NAND Data Write Register */
1408#define                      NFC_DATA_RD  0xffc0374c   /* NAND Data Read Register */
1409
1410/* ********************************************************** */
1411/*     SINGLE BIT MACRO PAIRS (bit mask and negated one)      */
1412/*     and MULTI BIT READ MACROS                              */
1413/* ********************************************************** */
1414
1415/* Bit masks for HOST_CONTROL */
1416
1417#define                   HOST_CNTR_HOST_EN  0x1        /* Host Enable */
1418#define                  HOST_CNTR_nHOST_EN  0x0
1419#define                  HOST_CNTR_HOST_END  0x2        /* Host Endianess */
1420#define                 HOST_CNTR_nHOST_END  0x0
1421#define                 HOST_CNTR_DATA_SIZE  0x4        /* Data Size */
1422#define                HOST_CNTR_nDATA_SIZE  0x0
1423#define                  HOST_CNTR_HOST_RST  0x8        /* Host Reset */
1424#define                 HOST_CNTR_nHOST_RST  0x0
1425#define                  HOST_CNTR_HRDY_OVR  0x20       /* Host Ready Override */
1426#define                 HOST_CNTR_nHRDY_OVR  0x0
1427#define                  HOST_CNTR_INT_MODE  0x40       /* Interrupt Mode */
1428#define                 HOST_CNTR_nINT_MODE  0x0
1429#define                     HOST_CNTR_BT_EN  0x80       /* Bus Timeout Enable */
1430#define                   HOST_CNTR_ nBT_EN  0x0
1431#define                       HOST_CNTR_EHW  0x100      /* Enable Host Write */
1432#define                      HOST_CNTR_nEHW  0x0
1433#define                       HOST_CNTR_EHR  0x200      /* Enable Host Read */
1434#define                      HOST_CNTR_nEHR  0x0
1435#define                       HOST_CNTR_BDR  0x400      /* Burst DMA Requests */
1436#define                      HOST_CNTR_nBDR  0x0
1437
1438/* Bit masks for HOST_STATUS */
1439
1440#define                     HOST_STAT_READY  0x1        /* DMA Ready */
1441#define                    HOST_STAT_nREADY  0x0
1442#define                  HOST_STAT_FIFOFULL  0x2        /* FIFO Full */
1443#define                 HOST_STAT_nFIFOFULL  0x0
1444#define                 HOST_STAT_FIFOEMPTY  0x4        /* FIFO Empty */
1445#define                HOST_STAT_nFIFOEMPTY  0x0
1446#define                  HOST_STAT_COMPLETE  0x8        /* DMA Complete */
1447#define                 HOST_STAT_nCOMPLETE  0x0
1448#define                      HOST_STAT_HSHK  0x10       /* Host Handshake */
1449#define                     HOST_STAT_nHSHK  0x0
1450#define                   HOST_STAT_TIMEOUT  0x20       /* Host Timeout */
1451#define                  HOST_STAT_nTIMEOUT  0x0
1452#define                      HOST_STAT_HIRQ  0x40       /* Host Interrupt Request */
1453#define                     HOST_STAT_nHIRQ  0x0
1454#define                HOST_STAT_ALLOW_CNFG  0x80       /* Allow New Configuration */
1455#define               HOST_STAT_nALLOW_CNFG  0x0
1456#define                   HOST_STAT_DMA_DIR  0x100      /* DMA Direction */
1457#define                  HOST_STAT_nDMA_DIR  0x0
1458#define                       HOST_STAT_BTE  0x200      /* Bus Timeout Enabled */
1459#define                      HOST_STAT_nBTE  0x0
1460#define               HOST_STAT_HOSTRD_DONE  0x8000     /* Host Read Completion Interrupt */
1461#define              HOST_STAT_nHOSTRD_DONE  0x0
1462
1463/* Bit masks for HOST_TIMEOUT */
1464
1465#define             HOST_COUNT_TIMEOUT  0x7ff      /* Host Timeout count */
1466
1467/* Bit masks for SECURE_SYSSWT */
1468
1469#define                   EMUDABL  0x1        /* Emulation Disable. */
1470#define                  nEMUDABL  0x0
1471#define                   RSTDABL  0x2        /* Reset Disable */
1472#define                  nRSTDABL  0x0
1473#define                   L1IDABL  0x1c       /* L1 Instruction Memory Disable. */
1474#define                  L1DADABL  0xe0       /* L1 Data Bank A Memory Disable. */
1475#define                  L1DBDABL  0x700      /* L1 Data Bank B Memory Disable. */
1476#define                   DMA0OVR  0x800      /* DMA0 Memory Access Override */
1477#define                  nDMA0OVR  0x0
1478#define                   DMA1OVR  0x1000     /* DMA1 Memory Access Override */
1479#define                  nDMA1OVR  0x0
1480#define                    EMUOVR  0x4000     /* Emulation Override */
1481#define                   nEMUOVR  0x0
1482#define                    OTPSEN  0x8000     /* OTP Secrets Enable. */
1483#define                   nOTPSEN  0x0
1484#define                    L2DABL  0x70000    /* L2 Memory Disable. */
1485
1486/* Bit masks for SECURE_CONTROL */
1487
1488#define                   SECURE0  0x1        /* SECURE 0 */
1489#define                  nSECURE0  0x0
1490#define                   SECURE1  0x2        /* SECURE 1 */
1491#define                  nSECURE1  0x0
1492#define                   SECURE2  0x4        /* SECURE 2 */
1493#define                  nSECURE2  0x0
1494#define                   SECURE3  0x8        /* SECURE 3 */
1495#define                  nSECURE3  0x0
1496
1497/* Bit masks for SECURE_STATUS */
1498
1499#define                   SECMODE  0x3        /* Secured Mode Control State */
1500#define                       NMI  0x4        /* Non Maskable Interrupt */
1501#define                      nNMI  0x0
1502#define                   AFVALID  0x8        /* Authentication Firmware Valid */
1503#define                  nAFVALID  0x0
1504#define                    AFEXIT  0x10       /* Authentication Firmware Exit */
1505#define                   nAFEXIT  0x0
1506#define                   SECSTAT  0xe0       /* Secure Status */
1507
1508#endif /* _DEF_BF52X_H */
1509