Searched hist:233081 (Results 1 - 5 of 5) sorted by relevance
/freebsd-10.0-release/sys/mips/atheros/ | ||
H A D | ar71xx_cpudef.h | diff 233081 Sat Mar 17 05:36:56 MDT 2012 adrian Begin fleshing out MII clock rate configuration changes. These are needed for some particular port configurations where the default speed isn't suitable for all link speed types. (Ie, changing 10/100/1000MBit PLL rate requires a similar MII clock rate, rather than a fixed MII rate.) This is: * only currently implemented for the ar71xx; * isn't used anywhere (yet), as the final interface for this hasn't yet been determined. |
H A D | ar724x_chip.c | diff 233081 Sat Mar 17 05:36:56 MDT 2012 adrian Begin fleshing out MII clock rate configuration changes. These are needed for some particular port configurations where the default speed isn't suitable for all link speed types. (Ie, changing 10/100/1000MBit PLL rate requires a similar MII clock rate, rather than a fixed MII rate.) This is: * only currently implemented for the ar71xx; * isn't used anywhere (yet), as the final interface for this hasn't yet been determined. |
H A D | ar91xx_chip.c | diff 233081 Sat Mar 17 05:36:56 MDT 2012 adrian Begin fleshing out MII clock rate configuration changes. These are needed for some particular port configurations where the default speed isn't suitable for all link speed types. (Ie, changing 10/100/1000MBit PLL rate requires a similar MII clock rate, rather than a fixed MII rate.) This is: * only currently implemented for the ar71xx; * isn't used anywhere (yet), as the final interface for this hasn't yet been determined. |
H A D | ar71xx_chip.c | diff 233081 Sat Mar 17 05:36:56 MDT 2012 adrian Begin fleshing out MII clock rate configuration changes. These are needed for some particular port configurations where the default speed isn't suitable for all link speed types. (Ie, changing 10/100/1000MBit PLL rate requires a similar MII clock rate, rather than a fixed MII rate.) This is: * only currently implemented for the ar71xx; * isn't used anywhere (yet), as the final interface for this hasn't yet been determined. |
H A D | ar71xxreg.h | diff 233081 Sat Mar 17 05:36:56 MDT 2012 adrian Begin fleshing out MII clock rate configuration changes. These are needed for some particular port configurations where the default speed isn't suitable for all link speed types. (Ie, changing 10/100/1000MBit PLL rate requires a similar MII clock rate, rather than a fixed MII rate.) This is: * only currently implemented for the ar71xx; * isn't used anywhere (yet), as the final interface for this hasn't yet been determined. |
Completed in 68 milliseconds