Searched refs:THM_CLK_CNTL__TMON_CLK_SEL_MASK (Results 1 - 11 of 11) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/powerplay/hwmgr/
H A Damdgpu_ci_baco.c125 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, THM_CLK_CNTL__TMON_CLK_SEL_MASK, THM_CLK_CNTL__TMON_CLK_SEL__SHIFT, 0, 0x2 }
H A Damdgpu_fiji_baco.c109 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, THM_CLK_CNTL__TMON_CLK_SEL_MASK, THM_CLK_CNTL__TMON_CLK_SEL__SHIFT, 0, 0x1 }
H A Damdgpu_polaris_baco.c104 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, THM_CLK_CNTL__TMON_CLK_SEL_MASK, THM_CLK_CNTL__TMON_CLK_SEL__SHIFT, 0, 0x1 },
H A Damdgpu_tonga_baco.c117 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, THM_CLK_CNTL__TMON_CLK_SEL_MASK, THM_CLK_CNTL__TMON_CLK_SEL__SHIFT, 0, 0x1 }
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
H A Damdgpu_cik.c1756 THM_CLK_CNTL__TMON_CLK_SEL_MASK);
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_0_0_sh_mask.h267 #define THM_CLK_CNTL__TMON_CLK_SEL_MASK 0xff00 macro
H A Dsmu_7_1_1_sh_mask.h265 #define THM_CLK_CNTL__TMON_CLK_SEL_MASK 0xff00 macro
H A Dsmu_7_1_3_sh_mask.h293 #define THM_CLK_CNTL__TMON_CLK_SEL_MASK 0xff00 macro
H A Dsmu_7_1_2_sh_mask.h265 #define THM_CLK_CNTL__TMON_CLK_SEL_MASK 0xff00 macro
H A Dsmu_7_1_0_sh_mask.h263 #define THM_CLK_CNTL__TMON_CLK_SEL_MASK 0xff00 macro
H A Dsmu_7_0_1_sh_mask.h265 #define THM_CLK_CNTL__TMON_CLK_SEL_MASK 0xff00 macro

Completed in 341 milliseconds