Searched refs:SOFT_REGISTERS_TABLE_15__DisplayPhy5Config__SHIFT (Results 1 - 5 of 5) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_1_sh_mask.h2722 #define SOFT_REGISTERS_TABLE_15__DisplayPhy5Config__SHIFT 0x18 macro
H A Dsmu_7_1_3_sh_mask.h3416 #define SOFT_REGISTERS_TABLE_15__DisplayPhy5Config__SHIFT 0x18 macro
H A Dsmu_7_1_2_sh_mask.h3748 #define SOFT_REGISTERS_TABLE_15__DisplayPhy5Config__SHIFT 0x18 macro
H A Dsmu_7_1_0_sh_mask.h3584 #define SOFT_REGISTERS_TABLE_15__DisplayPhy5Config__SHIFT 0x18 macro
H A Dsmu_7_0_1_sh_mask.h3588 #define SOFT_REGISTERS_TABLE_15__DisplayPhy5Config__SHIFT 0x18 macro

Completed in 343 milliseconds