Searched refs:MISC_CLK_CTRL__ZCLK_SEL__SHIFT (Results 1 - 11 of 11) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/powerplay/hwmgr/
H A Damdgpu_ci_baco.c121 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MISC_CLK_CTRL__ZCLK_SEL_MASK, MISC_CLK_CTRL__ZCLK_SEL__SHIFT, 0, 0x2 },
H A Damdgpu_fiji_baco.c104 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MISC_CLK_CTRL__ZCLK_SEL_MASK, MISC_CLK_CTRL__ZCLK_SEL__SHIFT, 0, 0x1 },
H A Damdgpu_polaris_baco.c107 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MISC_CLK_CTRL__ZCLK_SEL_MASK, MISC_CLK_CTRL__ZCLK_SEL__SHIFT, 0, 0x1 },
H A Damdgpu_tonga_baco.c112 { CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MISC_CLK_CTRL__ZCLK_SEL_MASK, MISC_CLK_CTRL__ZCLK_SEL__SHIFT, 0, 0x1 },
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
H A Damdgpu_cik.c1766 (1 << MISC_CLK_CTRL__ZCLK_SEL__SHIFT);
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_0_0_sh_mask.h274 #define MISC_CLK_CTRL__ZCLK_SEL__SHIFT 0x8 macro
H A Dsmu_7_1_1_sh_mask.h272 #define MISC_CLK_CTRL__ZCLK_SEL__SHIFT 0x8 macro
H A Dsmu_7_1_3_sh_mask.h300 #define MISC_CLK_CTRL__ZCLK_SEL__SHIFT 0x8 macro
H A Dsmu_7_1_2_sh_mask.h272 #define MISC_CLK_CTRL__ZCLK_SEL__SHIFT 0x8 macro
H A Dsmu_7_1_0_sh_mask.h270 #define MISC_CLK_CTRL__ZCLK_SEL__SHIFT 0x8 macro
H A Dsmu_7_0_1_sh_mask.h272 #define MISC_CLK_CTRL__ZCLK_SEL__SHIFT 0x8 macro

Completed in 502 milliseconds