Searched refs:MC_REGISTERS_TABLE_7__address_5_s1__SHIFT (Results 1 - 4 of 4) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_1_sh_mask.h1294 #define MC_REGISTERS_TABLE_7__address_5_s1__SHIFT 0x0 macro
H A Dsmu_7_1_2_sh_mask.h3500 #define MC_REGISTERS_TABLE_7__address_5_s1__SHIFT 0x0 macro
H A Dsmu_7_1_0_sh_mask.h3272 #define MC_REGISTERS_TABLE_7__address_5_s1__SHIFT 0x0 macro
H A Dsmu_7_0_1_sh_mask.h3276 #define MC_REGISTERS_TABLE_7__address_5_s1__SHIFT 0x0 macro

Completed in 382 milliseconds