Searched refs:MC_REGISTERS_TABLE_44__data_1_value_10__SHIFT (Results 1 - 4 of 4) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_1_sh_mask.h1390 #define MC_REGISTERS_TABLE_44__data_1_value_10__SHIFT 0x0 macro
H A Dsmu_7_1_2_sh_mask.h3596 #define MC_REGISTERS_TABLE_44__data_1_value_10__SHIFT 0x0 macro
H A Dsmu_7_1_0_sh_mask.h3368 #define MC_REGISTERS_TABLE_44__data_1_value_10__SHIFT 0x0 macro
H A Dsmu_7_0_1_sh_mask.h3372 #define MC_REGISTERS_TABLE_44__data_1_value_10__SHIFT 0x0 macro

Completed in 284 milliseconds