Searched refs:MC_REGISTERS_TABLE_30__data_0_value_12__SHIFT (Results 1 - 4 of 4) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_1_sh_mask.h1362 #define MC_REGISTERS_TABLE_30__data_0_value_12__SHIFT 0x0 macro
H A Dsmu_7_1_2_sh_mask.h3568 #define MC_REGISTERS_TABLE_30__data_0_value_12__SHIFT 0x0 macro
H A Dsmu_7_1_0_sh_mask.h3340 #define MC_REGISTERS_TABLE_30__data_0_value_12__SHIFT 0x0 macro
H A Dsmu_7_0_1_sh_mask.h3344 #define MC_REGISTERS_TABLE_30__data_0_value_12__SHIFT 0x0 macro

Completed in 328 milliseconds