Searched refs:CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK (Results 1 - 6 of 6) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_0_0_sh_mask.h3565 #define CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK 0x3000000 macro
H A Dsmu_7_1_1_sh_mask.h4183 #define CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK 0x3000000 macro
H A Dsmu_7_1_3_sh_mask.h5209 #define CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK 0x3000000 macro
H A Dsmu_7_1_2_sh_mask.h5305 #define CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK 0x3000000 macro
H A Dsmu_7_1_0_sh_mask.h5195 #define CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK 0x3000000 macro
H A Dsmu_7_0_1_sh_mask.h5005 #define CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK 0x3000000 macro

Completed in 595 milliseconds