Searched refs:CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK (Results 1 - 6 of 6) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_0_0_sh_mask.h249 #define CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK 0x10000 macro
H A Dsmu_7_1_1_sh_mask.h239 #define CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK 0x10000 macro
H A Dsmu_7_1_3_sh_mask.h267 #define CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK 0x10000 macro
H A Dsmu_7_1_2_sh_mask.h241 #define CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK 0x10000 macro
H A Dsmu_7_1_0_sh_mask.h239 #define CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK 0x10000 macro
H A Dsmu_7_0_1_sh_mask.h241 #define CG_CLKPIN_CNTL_2__XO_IN_CML_RXEN_MASK 0x10000 macro

Completed in 519 milliseconds