Searched refs:sclk (Results 1 - 18 of 18) sorted by relevance

/freebsd-9.3-release/sys/dev/drm2/radeon/
H A Dradeon_pm.c164 u32 sclk, mclk; local
172 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
173 clock_info[rdev->pm.requested_clock_mode_index].sclk;
174 if (sclk > rdev->pm.default_sclk)
175 sclk = rdev->pm.default_sclk;
196 if (sclk < rdev->pm.current_sclk)
213 if (sclk != rdev->pm.current_sclk) {
215 radeon_set_engine_clock(rdev, sclk);
217 rdev->pm.current_sclk = sclk;
218 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
[all...]
H A Dradeon_atombios.c2032 rdev->pm.power_state[state_index].clock_info[0].sclk =
2036 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2067 rdev->pm.power_state[state_index].clock_info[0].sclk =
2071 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2103 rdev->pm.power_state[state_index].clock_info[0].sclk =
2107 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2300 rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
2309 rdev->pm.power_state[state_index].clock_info[j].sclk =
2323 u32 sclk, mclk; local
2328 sclk
[all...]
H A Drs690.c230 fixed20_12 sclk; member in struct:rs690_watermark
329 /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
331 rdev->pm.sclk.full = dfixed_mul(rdev->pm.max_bandwidth, a);
333 rdev->pm.sclk.full = dfixed_div(a, rdev->pm.sclk);
337 * sclk = system clock(ns)
340 chunk_time.full = dfixed_mul(rdev->pm.sclk, a);
462 fill_rate.full = dfixed_div(wm0.sclk, a);
514 fill_rate.full = dfixed_div(wm0.sclk, a);
543 fill_rate.full = dfixed_div(wm1.sclk,
[all...]
H A Dradeon_clocks.c43 uint32_t fb_div, ref_div, post_div, sclk; local
56 sclk = fb_div / ref_div;
60 sclk >>= 1;
62 sclk >>= 2;
64 sclk >>= 3;
66 return sclk;
H A Dradeon_device.c486 * Used when sclk/mclk are switched or display modes are set.
492 u32 sclk = rdev->pm.current_sclk; local
495 /* sclk/mclk in Mhz */
497 rdev->pm.sclk.full = dfixed_const(sclk);
498 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
504 /* core_bandwidth = sclk(Mhz) * 16 */
505 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
H A Dradeon_i2c.c314 u32 sclk = rdev->pm.current_sclk; local
334 nm = (sclk * 10) / (i2c_clock * 4);
349 prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
364 prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
366 prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
414 /* take the pm lock since we need a constant sclk */
666 /* take the pm lock since we need a constant sclk */
H A Drv515.c880 fixed20_12 sclk; member in struct:rv515_watermark
960 * sclk = system clock(Mhz)
963 chunk_time.full = dfixed_div(a, rdev->pm.sclk);
1059 fill_rate.full = dfixed_div(wm0.sclk, a);
1111 fill_rate.full = dfixed_div(wm0.sclk, a);
1140 fill_rate.full = dfixed_div(wm1.sclk, a);
H A Dsi.c508 u32 sclk; /* engine clock in kHz */ member in struct:dce6_wm_params
565 fixed20_12 sclk, bandwidth; local
569 sclk.full = dfixed_const(wm->sclk);
570 sclk.full = dfixed_div(sclk, a);
575 bandwidth.full = dfixed_mul(a, sclk);
590 fixed20_12 disp_clk, sclk, bandwidth; local
601 sclk.full = dfixed_const(wm->sclk);
[all...]
H A Devergreen.c767 u32 sclk; /* engine clock in kHz */ member in struct:evergreen_wm_params
824 fixed20_12 sclk, bandwidth; local
828 sclk.full = dfixed_const(wm->sclk);
829 sclk.full = dfixed_div(sclk, a);
834 bandwidth.full = dfixed_mul(a, sclk);
1014 wm.sclk = rdev->pm.current_sclk * 10;
1034 /* wm.yclk = low clk; wm.sclk = low clk */
H A Dradeon_combios.c802 uint16_t sclk, mclk; local
855 /* default sclk/mclk */
856 sclk = RBIOS16(pll_info + 0xa);
858 if (sclk == 0)
859 sclk = 200 * 100;
863 rdev->clock.default_sclk = sclk;
2786 rdev->pm.power_state[state_index].clock_info[0].sclk = RBIOS32(offset + 0x5 + 0x6);
2788 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2860 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
H A Dradeon.h937 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
1019 u32 delay; /* delay in usec from voltage drop to sclk change */
1038 u32 sclk; member in struct:radeon_pm_clock_info
1083 fixed20_12 sclk; member in struct:radeon_pm
H A Dr100.c259 clock_info[rdev->pm.requested_clock_mode_index].sclk,
3315 sclk_ff = rdev->pm.sclk;
H A Dr600.c284 clock_info[rdev->pm.requested_clock_mode_index].sclk,
/freebsd-9.3-release/contrib/ncurses/include/
H A DCaps.osf1r5737 set_clock sclk str SC - - ----- set clock, #1 hrs #2 mins #3 secs
H A DCaps602 set_clock sclk str SC - - ----- set clock, #1 hrs #2 mins #3 secs
H A DCaps.aix4704 set_clock sclk str SC - - ----- set clock, #1 hrs #2 mins #3 secs
H A DCaps.hpux11610 set_clock sclk str SC - - ----- set clock, #1 hrs #2 mins #3 secs
H A DCaps.keys604 set_clock sclk str SC - - ----- set clock, #1 hrs #2 mins #3 secs

Completed in 158 milliseconds