Searched defs:regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX (Results 1 - 8 of 8) sorted by relevance

/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/dpcs/
H A Ddpcs_3_1_4_offset.h7201 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX 2 macro
H A Ddpcs_4_2_0_offset.h119 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX 2 macro
[all...]
H A Ddpcs_4_2_3_offset.h123 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX 2 macro
[all...]
H A Ddpcs_4_2_2_offset.h106 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX 2 macro
[all...]
/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_1_6_offset.h13050 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX macro
[all...]
H A Ddcn_3_1_4_offset.h11567 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX macro
[all...]
H A Ddcn_3_1_5_offset.h12319 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX macro
[all...]
H A Ddcn_3_1_2_offset.h12454 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX macro
[all...]

Completed in 2411 milliseconds