Lines Matching refs:ORION5X_PCI_REG
196 #define ORION5X_PCI_REG(x) (ORION5X_PCI_VIRT_BASE | (x))
197 #define PCI_MODE ORION5X_PCI_REG(0xd00)
198 #define PCI_CMD ORION5X_PCI_REG(0xc00)
199 #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
200 #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
201 #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
243 #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
244 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
245 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
246 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
247 #define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
248 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
249 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
250 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
251 #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
252 #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)