Lines Matching defs:mmio_base
192 u8 __iomem *mmio_base = qs_mmio_base(ap->host);
194 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
200 u8 __iomem *mmio_base = qs_mmio_base(ap->host);
203 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
354 u8 __iomem *mmio_base = qs_mmio_base(host);
357 u32 sff0 = readl(mmio_base + QS_HST_SFF);
358 u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
460 void __iomem *mmio_base = qs_mmio_base(ap->host);
461 void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
482 void __iomem *mmio_base = qs_mmio_base(host);
484 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
485 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
490 void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
493 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
494 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
498 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
503 writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
506 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
515 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
528 static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
530 u32 bus_info = readl(mmio_base + QS_HID_HPHY);