pciide_pdc202xx_reg.h revision 1.8
1/* $OpenBSD: pciide_pdc202xx_reg.h,v 1.8 2003/02/21 20:10:34 grange Exp $ */ 2/* $NetBSD: pciide_pdc202xx_reg.h,v 1.5 2001/07/05 08:38:27 toshii Exp $ */ 3 4/* 5 * Copyright (c) 1999 Manuel Bouyer. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. All advertising materials mentioning features or use of this software 16 * must display the following acknowledgement: 17 * This product includes software developed by Manuel Bouyer. 18 * 4. Neither the name of the University nor the names of its contributors 19 * may be used to endorse or promote products derived from this software 20 * without specific prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 24 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 25 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 26 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 27 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32 * 33 */ 34 35/* 36 * Registers definitions for PROMISE PDC20246/PDC20262 PCI IDE controller. 37 * Unfortunably the HW docs are not publically available. I've been able 38 * to get a partial one for the PDC20246, and a better one for the PDC20262 39 * from Promise. 40 */ 41 42#define PDC2xx_STATE 0x50 43#define PDC2xx_STATE_IDERAID 0x0001 44#define PDC2xx_STATE_NATIVE 0x0080 45/* controller initial state values(PDC20246 only) */ 46#define PDC246_STATE_SHIPID 0x8000 47#define PDC246_STATE_IOCHRDY 0x0400 48#define PDC246_STATE_LBA(channel) (0x0100 << (channel)) 49#define PDC246_STATE_ISAIRQ 0x0008 50#define PDC246_STATE_EN(channel) (0x0002 << (channel)) 51/* controller initial state values(PDC20262 only) */ 52#define PDC262_STATE_EN(chan) (0x1000 << (chan)) 53#define PDC262_STATE_80P(chan) (0x0400 << (chan)) 54 55/* per-drive timings */ 56#define PDC2xx_TIM(channel, drive) (0x60 + 4 * (drive) + 8 * (channel)) 57#define PDC2xx_TIM_SET_PA(r, x) (((r) & 0xfffffff0) | ((x) & 0xf)) 58#define PDC2xx_TIM_SET_PB(r, x) (((r) & 0xffffe0ff) | (((x) & 0x1f) << 8)) 59#define PDC2xx_TIM_SET_MB(r, x) (((r) & 0xffff1fff) | (((x) & 0x7) << 13)) 60#define PDC2xx_TIM_SET_MC(r, x) (((r) & 0xfff0ffff) | (((x) & 0xf) << 16)) 61#define PDC2xx_TIM_PRE 0x00000010 62#define PDC2xx_TIM_IORDY 0x00000020 63#define PDC2xx_TIM_ERRDY 0x00000040 64#define PDC2xx_TIM_SYNC 0x00000080 65#define PDC2xx_TIM_DMAW 0x00100000 66#define PDC2xx_TIM_DMAR 0x00200000 67#define PDC2xx_TIM_IORDYp 0x00400000 68#define PDC2xx_TIM_DMARQp 0x00800000 69 70/* The following are extensions of the DMA registers */ 71 72/* Ultra-DMA mode 3/4 control (PDC20262 only, 1 byte) */ 73#define PDC262_U66 0x11 74#define PDC262_U66_EN(chan) (0x2 << ((chan) *2)) 75/* primary mode (1 byte) */ 76#define PDC2xx_PM 0x1a 77/* secondary mode (1 byte) */ 78#define PDC2xx_SM 0x1b 79/* System control register (4 bytes) */ 80#define PDC2xx_SCR 0x1c 81#define PDC2xx_SCR_SET_GEN(r,x) (((r) & 0xffffff00) | ((x) & 0xff)) 82#define PDC2xx_SCR_EMPTY(channel) (0x00000100 << (4 * channel)) 83#define PDC2xx_SCR_FULL(channel) (0x00000200 << (4 * channel)) 84#define PDC2xx_SCR_INT(channel) (0x00000400 << (4 * channel)) 85#define PDC2xx_SCR_ERR(channel) (0x00000800 << (4 * channel)) 86#define PDC2xx_SCR_SET_I2C(r,x) (((r) & 0xfff0ffff) | (((x) & 0xf) << 16)) 87#define PDC2xx_SCR_SET_POLL(r,x) (((r) & 0xff0fffff) | (((x) & 0xf) << 20)) 88#define PDC2xx_SCR_DMA 0x01000000 89#define PDC2xx_SCR_IORDY 0x02000000 90#define PDC2xx_SCR_G2FD 0x04000000 91#define PDC2xx_SCR_FLOAT 0x08000000 92#define PDC2xx_SCR_RSET 0x10000000 93#define PDC2xx_SCR_TST 0x20000000 94/* Values for "General Purpose Register" (PDC20262 only) */ 95#define PDC262_SCR_GEN_LAT 0x20 96 97/* ATAPI port ((PDC20262 only) (4 bytes) */ 98#define PDC262_ATAPI(chan) (0x20 + (4 * (chan))) 99#define PDC262_ATAPI_WC_MASK 0x00000fff 100#define PDC262_ATAPI_DMA_READ 0x00001000 101#define PDC262_ATAPI_DMA_WRITE 0x00002000 102#define PDC262_ATAPI_UDMA 0x00004000 103 104/* 105 * The timings provided here cmoes from the PDC20262 docs. I hope they are 106 * rigth for the PDC20246 too ... 107 */ 108 109static int8_t pdc2xx_pa[] = {0x9, 0x5, 0x3, 0x2, 0x1}; 110static int8_t pdc2xx_pb[] = {0x13, 0xc, 0x8, 0x6, 0x4}; 111static int8_t pdc2xx_dma_mb[] = {0x3, 0x3, 0x3}; 112static int8_t pdc2xx_dma_mc[] = {0x5, 0x4, 0x3}; 113static int8_t pdc2xx_udma_mb[] = {0x3, 0x2, 0x1, 0x2, 0x1, 0x1}; 114static int8_t pdc2xx_udma_mc[] = {0x3, 0x2, 0x1, 0x2, 0x1, 0x1}; 115 116/* 117 * Registers definitions for Promise PDC20268 and above chips 118 */ 119#define PDC268_INDEX(chan) (0x01 + IDEDMA_SCH_OFFSET * (chan)) 120#define PDC268_DATA(chan) (0x03 + IDEDMA_SCH_OFFSET * (chan)) 121#define PDC268_CABLE 0x04 122#define PDC268_INTR 0x20 123