dcn314_resource.c revision 1.2
1// SPDX-License-Identifier: MIT
2/*
3 * Copyright 2022 Advanced Micro Devices, Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: AMD
24 *
25 */
26
27
28#include "dm_services.h"
29#include "dc.h"
30
31#include "dcn31/dcn31_init.h"
32#include "dcn314/dcn314_init.h"
33
34#include "resource.h"
35#include "include/irq_service_interface.h"
36#include "dcn314_resource.h"
37
38#include "dcn20/dcn20_resource.h"
39#include "dcn30/dcn30_resource.h"
40#include "dcn31/dcn31_resource.h"
41
42#include "dcn10/dcn10_ipp.h"
43#include "dcn30/dcn30_hubbub.h"
44#include "dcn31/dcn31_hubbub.h"
45#include "dcn30/dcn30_mpc.h"
46#include "dcn31/dcn31_hubp.h"
47#include "irq/dcn31/irq_service_dcn31.h"
48#include "irq/dcn314/irq_service_dcn314.h"
49#include "dcn30/dcn30_dpp.h"
50#include "dcn314/dcn314_optc.h"
51#include "dcn20/dcn20_hwseq.h"
52#include "dcn30/dcn30_hwseq.h"
53#include "dce110/dce110_hw_sequencer.h"
54#include "dcn30/dcn30_opp.h"
55#include "dcn20/dcn20_dsc.h"
56#include "dcn30/dcn30_vpg.h"
57#include "dcn30/dcn30_afmt.h"
58#include "dcn31/dcn31_dio_link_encoder.h"
59#include "dcn314/dcn314_dio_stream_encoder.h"
60#include "dcn31/dcn31_hpo_dp_stream_encoder.h"
61#include "dcn31/dcn31_hpo_dp_link_encoder.h"
62#include "dcn31/dcn31_apg.h"
63#include "dcn31/dcn31_vpg.h"
64#include "dcn31/dcn31_afmt.h"
65#include "dce/dce_clock_source.h"
66#include "dce/dce_audio.h"
67#include "dce/dce_hwseq.h"
68#include "clk_mgr.h"
69#include "virtual/virtual_stream_encoder.h"
70#include "dce110/dce110_resource.h"
71#include "dml/display_mode_vba.h"
72#include "dml/dcn31/dcn31_fpu.h"
73#include "dml/dcn314/dcn314_fpu.h"
74#include "dcn314/dcn314_dccg.h"
75#include "dcn10/dcn10_resource.h"
76#include "dcn31/dcn31_panel_cntl.h"
77#include "dcn314/dcn314_hwseq.h"
78
79#include "dcn30/dcn30_dwb.h"
80#include "dcn30/dcn30_mmhubbub.h"
81
82#include "dcn/dcn_3_1_4_offset.h"
83#include "dcn/dcn_3_1_4_sh_mask.h"
84#include "dpcs/dpcs_3_1_4_offset.h"
85#include "dpcs/dpcs_3_1_4_sh_mask.h"
86
87#define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH__SHIFT		0x10
88#define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH_MASK		0x01FF0000L
89
90#define DSCC0_DSCC_CONFIG0__ICH_RESET_AT_END_OF_LINE__SHIFT                   0x0
91#define DSCC0_DSCC_CONFIG0__ICH_RESET_AT_END_OF_LINE_MASK                     0x0000000FL
92
93#include "reg_helper.h"
94#include "dce/dmub_abm.h"
95#include "dce/dmub_psr.h"
96#include "dce/dce_aux.h"
97#include "dce/dce_i2c.h"
98#include "dml/dcn314/display_mode_vba_314.h"
99#include "vm_helper.h"
100#include "dcn20/dcn20_vmid.h"
101
102#include "link_enc_cfg.h"
103
104#define DCN_BASE__INST0_SEG1				0x000000C0
105#define DCN_BASE__INST0_SEG2				0x000034C0
106#define DCN_BASE__INST0_SEG3				0x00009000
107
108#define NBIO_BASE__INST0_SEG1				0x00000014
109
110#define MAX_INSTANCE					7
111#define MAX_SEGMENT					8
112
113#define regBIF_BX2_BIOS_SCRATCH_2			0x003a
114#define regBIF_BX2_BIOS_SCRATCH_2_BASE_IDX		1
115#define regBIF_BX2_BIOS_SCRATCH_3			0x003b
116#define regBIF_BX2_BIOS_SCRATCH_3_BASE_IDX		1
117#define regBIF_BX2_BIOS_SCRATCH_6			0x003e
118#define regBIF_BX2_BIOS_SCRATCH_6_BASE_IDX		1
119
120struct IP_BASE_INSTANCE {
121	unsigned int segment[MAX_SEGMENT];
122};
123
124struct IP_BASE {
125	struct IP_BASE_INSTANCE instance[MAX_INSTANCE];
126};
127
128static const struct IP_BASE DCN_BASE = { { { { 0x00000012, 0x000000C0, 0x000034C0, 0x00009000, 0x02403C00, 0, 0, 0 } },
129					{ { 0, 0, 0, 0, 0, 0, 0, 0 } },
130					{ { 0, 0, 0, 0, 0, 0, 0, 0 } },
131					{ { 0, 0, 0, 0, 0, 0, 0, 0 } },
132					{ { 0, 0, 0, 0, 0, 0, 0, 0 } },
133					{ { 0, 0, 0, 0, 0, 0, 0, 0 } },
134					{ { 0, 0, 0, 0, 0, 0, 0, 0 } } } };
135
136
137#define DC_LOGGER_INIT(logger)
138
139enum dcn31_clk_src_array_id {
140	DCN31_CLK_SRC_PLL0,
141	DCN31_CLK_SRC_PLL1,
142	DCN31_CLK_SRC_PLL2,
143	DCN31_CLK_SRC_PLL3,
144	DCN31_CLK_SRC_PLL4,
145	DCN30_CLK_SRC_TOTAL
146};
147
148/* begin *********************
149 * macros to expend register list macro defined in HW object header file
150 */
151
152/* DCN */
153/* TODO awful hack. fixup dcn20_dwb.h */
154#undef BASE_INNER
155#define BASE_INNER(seg) DCN_BASE__INST0_SEG ## seg
156
157#define BASE(seg) BASE_INNER(seg)
158
159#define SR(reg_name)\
160		.reg_name = BASE(reg ## reg_name ## _BASE_IDX) +  \
161					reg ## reg_name
162
163#define SRI(reg_name, block, id)\
164	.reg_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
165					reg ## block ## id ## _ ## reg_name
166
167#define SRI2(reg_name, block, id)\
168	.reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \
169					reg ## reg_name
170
171#define SRIR(var_name, reg_name, block, id)\
172	.var_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
173					reg ## block ## id ## _ ## reg_name
174
175#define SRII(reg_name, block, id)\
176	.reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
177					reg ## block ## id ## _ ## reg_name
178
179#define SRII_MPC_RMU(reg_name, block, id)\
180	.RMU##_##reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
181					reg ## block ## id ## _ ## reg_name
182
183#define SRII_DWB(reg_name, temp_name, block, id)\
184	.reg_name[id] = BASE(reg ## block ## id ## _ ## temp_name ## _BASE_IDX) + \
185					reg ## block ## id ## _ ## temp_name
186
187#define DCCG_SRII(reg_name, block, id)\
188	.block ## _ ## reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
189					reg ## block ## id ## _ ## reg_name
190
191#define VUPDATE_SRII(reg_name, block, id)\
192	.reg_name[id] = BASE(reg ## reg_name ## _ ## block ## id ## _BASE_IDX) + \
193					reg ## reg_name ## _ ## block ## id
194
195/* NBIO */
196#define NBIO_BASE_INNER(seg) \
197	NBIO_BASE__INST0_SEG ## seg
198
199#define NBIO_BASE(seg) \
200	NBIO_BASE_INNER(seg)
201
202#define NBIO_SR(reg_name)\
203		.reg_name = NBIO_BASE(regBIF_BX2_ ## reg_name ## _BASE_IDX) + \
204					regBIF_BX2_ ## reg_name
205
206/* MMHUB */
207#define MMHUB_BASE_INNER(seg) \
208	MMHUB_BASE__INST0_SEG ## seg
209
210#define MMHUB_BASE(seg) \
211	MMHUB_BASE_INNER(seg)
212
213#define MMHUB_SR(reg_name)\
214		.reg_name = MMHUB_BASE(reg ## reg_name ## _BASE_IDX) + \
215					reg ## reg_name
216
217/* CLOCK */
218#define CLK_BASE_INNER(seg) \
219	CLK_BASE__INST0_SEG ## seg
220
221#define CLK_BASE(seg) \
222	CLK_BASE_INNER(seg)
223
224#define CLK_SRI(reg_name, block, inst)\
225	.reg_name = CLK_BASE(reg ## block ## _ ## inst ## _ ## reg_name ## _BASE_IDX) + \
226					reg ## block ## _ ## inst ## _ ## reg_name
227
228
229static const struct bios_registers bios_regs = {
230		NBIO_SR(BIOS_SCRATCH_3),
231		NBIO_SR(BIOS_SCRATCH_6)
232};
233
234#define clk_src_regs(index, pllid)\
235[index] = {\
236	CS_COMMON_REG_LIST_DCN3_0(index, pllid),\
237}
238
239static const struct dce110_clk_src_regs clk_src_regs[] = {
240	clk_src_regs(0, A),
241	clk_src_regs(1, B),
242	clk_src_regs(2, C),
243	clk_src_regs(3, D),
244	clk_src_regs(4, E)
245};
246
247static const struct dce110_clk_src_shift cs_shift = {
248		CS_COMMON_MASK_SH_LIST_DCN3_1_4(__SHIFT)
249};
250
251static const struct dce110_clk_src_mask cs_mask = {
252		CS_COMMON_MASK_SH_LIST_DCN3_1_4(_MASK)
253};
254
255#define abm_regs(id)\
256[id] = {\
257		ABM_DCN302_REG_LIST(id)\
258}
259
260static const struct dce_abm_registers abm_regs[] = {
261		abm_regs(0),
262		abm_regs(1),
263		abm_regs(2),
264		abm_regs(3),
265};
266
267static const struct dce_abm_shift abm_shift = {
268		ABM_MASK_SH_LIST_DCN30(__SHIFT)
269};
270
271static const struct dce_abm_mask abm_mask = {
272		ABM_MASK_SH_LIST_DCN30(_MASK)
273};
274
275#define audio_regs(id)\
276[id] = {\
277		AUD_COMMON_REG_LIST(id)\
278}
279
280static const struct dce_audio_registers audio_regs[] = {
281	audio_regs(0),
282	audio_regs(1),
283	audio_regs(2),
284	audio_regs(3),
285	audio_regs(4),
286	audio_regs(5),
287	audio_regs(6)
288};
289
290#define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\
291		SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\
292		SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\
293		AUD_COMMON_MASK_SH_LIST_BASE(mask_sh)
294
295static const struct dce_audio_shift audio_shift = {
296		DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT)
297};
298
299static const struct dce_audio_mask audio_mask = {
300		DCE120_AUD_COMMON_MASK_SH_LIST(_MASK)
301};
302
303#define vpg_regs(id)\
304[id] = {\
305	VPG_DCN31_REG_LIST(id)\
306}
307
308static const struct dcn31_vpg_registers vpg_regs[] = {
309	vpg_regs(0),
310	vpg_regs(1),
311	vpg_regs(2),
312	vpg_regs(3),
313	vpg_regs(4),
314	vpg_regs(5),
315	vpg_regs(6),
316	vpg_regs(7),
317	vpg_regs(8),
318	vpg_regs(9),
319};
320
321static const struct dcn31_vpg_shift vpg_shift = {
322	DCN31_VPG_MASK_SH_LIST(__SHIFT)
323};
324
325static const struct dcn31_vpg_mask vpg_mask = {
326	DCN31_VPG_MASK_SH_LIST(_MASK)
327};
328
329#define afmt_regs(id)\
330[id] = {\
331	AFMT_DCN31_REG_LIST(id)\
332}
333
334static const struct dcn31_afmt_registers afmt_regs[] = {
335	afmt_regs(0),
336	afmt_regs(1),
337	afmt_regs(2),
338	afmt_regs(3),
339	afmt_regs(4),
340	afmt_regs(5)
341};
342
343static const struct dcn31_afmt_shift afmt_shift = {
344	DCN31_AFMT_MASK_SH_LIST(__SHIFT)
345};
346
347static const struct dcn31_afmt_mask afmt_mask = {
348	DCN31_AFMT_MASK_SH_LIST(_MASK)
349};
350
351#define apg_regs(id)\
352[id] = {\
353	APG_DCN31_REG_LIST(id)\
354}
355
356static const struct dcn31_apg_registers apg_regs[] = {
357	apg_regs(0),
358	apg_regs(1),
359	apg_regs(2),
360	apg_regs(3)
361};
362
363static const struct dcn31_apg_shift apg_shift = {
364	DCN31_APG_MASK_SH_LIST(__SHIFT)
365};
366
367static const struct dcn31_apg_mask apg_mask = {
368		DCN31_APG_MASK_SH_LIST(_MASK)
369};
370
371#define stream_enc_regs(id)\
372[id] = {\
373		SE_DCN314_REG_LIST(id)\
374}
375
376static const struct dcn10_stream_enc_registers stream_enc_regs[] = {
377	stream_enc_regs(0),
378	stream_enc_regs(1),
379	stream_enc_regs(2),
380	stream_enc_regs(3),
381	stream_enc_regs(4)
382};
383
384static const struct dcn10_stream_encoder_shift se_shift = {
385		SE_COMMON_MASK_SH_LIST_DCN314(__SHIFT)
386};
387
388static const struct dcn10_stream_encoder_mask se_mask = {
389		SE_COMMON_MASK_SH_LIST_DCN314(_MASK)
390};
391
392
393#define aux_regs(id)\
394[id] = {\
395	DCN2_AUX_REG_LIST(id)\
396}
397
398static const struct dcn10_link_enc_aux_registers link_enc_aux_regs[] = {
399		aux_regs(0),
400		aux_regs(1),
401		aux_regs(2),
402		aux_regs(3),
403		aux_regs(4)
404};
405
406#define hpd_regs(id)\
407[id] = {\
408	HPD_REG_LIST(id)\
409}
410
411static const struct dcn10_link_enc_hpd_registers link_enc_hpd_regs[] = {
412		hpd_regs(0),
413		hpd_regs(1),
414		hpd_regs(2),
415		hpd_regs(3),
416		hpd_regs(4)
417};
418
419#define link_regs(id, phyid)\
420[id] = {\
421	LE_DCN31_REG_LIST(id), \
422	UNIPHY_DCN2_REG_LIST(phyid), \
423}
424
425static const struct dce110_aux_registers_shift aux_shift = {
426	DCN_AUX_MASK_SH_LIST(__SHIFT)
427};
428
429static const struct dce110_aux_registers_mask aux_mask = {
430	DCN_AUX_MASK_SH_LIST(_MASK)
431};
432
433static const struct dcn10_link_enc_registers link_enc_regs[] = {
434	link_regs(0, A),
435	link_regs(1, B),
436	link_regs(2, C),
437	link_regs(3, D),
438	link_regs(4, E)
439};
440
441static const struct dcn10_link_enc_shift le_shift = {
442	LINK_ENCODER_MASK_SH_LIST_DCN31(__SHIFT),
443	DPCS_DCN31_MASK_SH_LIST(__SHIFT)
444};
445
446static const struct dcn10_link_enc_mask le_mask = {
447	LINK_ENCODER_MASK_SH_LIST_DCN31(_MASK),
448	DPCS_DCN31_MASK_SH_LIST(_MASK)
449};
450
451#define hpo_dp_stream_encoder_reg_list(id)\
452[id] = {\
453	DCN3_1_HPO_DP_STREAM_ENC_REG_LIST(id)\
454}
455
456static const struct dcn31_hpo_dp_stream_encoder_registers hpo_dp_stream_enc_regs[] = {
457	hpo_dp_stream_encoder_reg_list(0),
458	hpo_dp_stream_encoder_reg_list(1),
459	hpo_dp_stream_encoder_reg_list(2),
460	hpo_dp_stream_encoder_reg_list(3)
461};
462
463static const struct dcn31_hpo_dp_stream_encoder_shift hpo_dp_se_shift = {
464	DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(__SHIFT)
465};
466
467static const struct dcn31_hpo_dp_stream_encoder_mask hpo_dp_se_mask = {
468	DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(_MASK)
469};
470
471
472#define hpo_dp_link_encoder_reg_list(id)\
473[id] = {\
474	DCN3_1_HPO_DP_LINK_ENC_REG_LIST(id),\
475	DCN3_1_RDPCSTX_REG_LIST(0),\
476	DCN3_1_RDPCSTX_REG_LIST(1),\
477	DCN3_1_RDPCSTX_REG_LIST(2),\
478}
479
480static const struct dcn31_hpo_dp_link_encoder_registers hpo_dp_link_enc_regs[] = {
481	hpo_dp_link_encoder_reg_list(0),
482	hpo_dp_link_encoder_reg_list(1),
483};
484
485static const struct dcn31_hpo_dp_link_encoder_shift hpo_dp_le_shift = {
486	DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(__SHIFT)
487};
488
489static const struct dcn31_hpo_dp_link_encoder_mask hpo_dp_le_mask = {
490	DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(_MASK)
491};
492
493#define dpp_regs(id)\
494[id] = {\
495	DPP_REG_LIST_DCN30(id),\
496}
497
498static const struct dcn3_dpp_registers dpp_regs[] = {
499	dpp_regs(0),
500	dpp_regs(1),
501	dpp_regs(2),
502	dpp_regs(3)
503};
504
505static const struct dcn3_dpp_shift tf_shift = {
506		DPP_REG_LIST_SH_MASK_DCN30(__SHIFT)
507};
508
509static const struct dcn3_dpp_mask tf_mask = {
510		DPP_REG_LIST_SH_MASK_DCN30(_MASK)
511};
512
513#define opp_regs(id)\
514[id] = {\
515	OPP_REG_LIST_DCN30(id),\
516}
517
518static const struct dcn20_opp_registers opp_regs[] = {
519	opp_regs(0),
520	opp_regs(1),
521	opp_regs(2),
522	opp_regs(3)
523};
524
525static const struct dcn20_opp_shift opp_shift = {
526	OPP_MASK_SH_LIST_DCN20(__SHIFT)
527};
528
529static const struct dcn20_opp_mask opp_mask = {
530	OPP_MASK_SH_LIST_DCN20(_MASK)
531};
532
533#define aux_engine_regs(id)\
534[id] = {\
535	AUX_COMMON_REG_LIST0(id), \
536	.AUXN_IMPCAL = 0, \
537	.AUXP_IMPCAL = 0, \
538	.AUX_RESET_MASK = DP_AUX0_AUX_CONTROL__AUX_RESET_MASK, \
539}
540
541static const struct dce110_aux_registers aux_engine_regs[] = {
542		aux_engine_regs(0),
543		aux_engine_regs(1),
544		aux_engine_regs(2),
545		aux_engine_regs(3),
546		aux_engine_regs(4)
547};
548
549#define dwbc_regs_dcn3(id)\
550[id] = {\
551	DWBC_COMMON_REG_LIST_DCN30(id),\
552}
553
554static const struct dcn30_dwbc_registers dwbc30_regs[] = {
555	dwbc_regs_dcn3(0),
556};
557
558static const struct dcn30_dwbc_shift dwbc30_shift = {
559	DWBC_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
560};
561
562static const struct dcn30_dwbc_mask dwbc30_mask = {
563	DWBC_COMMON_MASK_SH_LIST_DCN30(_MASK)
564};
565
566#define mcif_wb_regs_dcn3(id)\
567[id] = {\
568	MCIF_WB_COMMON_REG_LIST_DCN30(id),\
569}
570
571static const struct dcn30_mmhubbub_registers mcif_wb30_regs[] = {
572	mcif_wb_regs_dcn3(0)
573};
574
575static const struct dcn30_mmhubbub_shift mcif_wb30_shift = {
576	MCIF_WB_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
577};
578
579static const struct dcn30_mmhubbub_mask mcif_wb30_mask = {
580	MCIF_WB_COMMON_MASK_SH_LIST_DCN30(_MASK)
581};
582
583#define dsc_regsDCN314(id)\
584[id] = {\
585	DSC_REG_LIST_DCN20(id)\
586}
587
588static const struct dcn20_dsc_registers dsc_regs[] = {
589	dsc_regsDCN314(0),
590	dsc_regsDCN314(1),
591	dsc_regsDCN314(2),
592	dsc_regsDCN314(3)
593};
594
595static const struct dcn20_dsc_shift dsc_shift = {
596	DSC_REG_LIST_SH_MASK_DCN20(__SHIFT)
597};
598
599static const struct dcn20_dsc_mask dsc_mask = {
600	DSC_REG_LIST_SH_MASK_DCN20(_MASK)
601};
602
603static const struct dcn30_mpc_registers mpc_regs = {
604		MPC_REG_LIST_DCN3_0(0),
605		MPC_REG_LIST_DCN3_0(1),
606		MPC_REG_LIST_DCN3_0(2),
607		MPC_REG_LIST_DCN3_0(3),
608		MPC_OUT_MUX_REG_LIST_DCN3_0(0),
609		MPC_OUT_MUX_REG_LIST_DCN3_0(1),
610		MPC_OUT_MUX_REG_LIST_DCN3_0(2),
611		MPC_OUT_MUX_REG_LIST_DCN3_0(3),
612		MPC_RMU_GLOBAL_REG_LIST_DCN3AG,
613		MPC_RMU_REG_LIST_DCN3AG(0),
614		MPC_RMU_REG_LIST_DCN3AG(1),
615		//MPC_RMU_REG_LIST_DCN3AG(2),
616		MPC_DWB_MUX_REG_LIST_DCN3_0(0),
617};
618
619static const struct dcn30_mpc_shift mpc_shift = {
620	MPC_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
621};
622
623static const struct dcn30_mpc_mask mpc_mask = {
624	MPC_COMMON_MASK_SH_LIST_DCN30(_MASK)
625};
626
627#define optc_regs(id)\
628[id] = {OPTC_COMMON_REG_LIST_DCN3_14(id)}
629
630static const struct dcn_optc_registers optc_regs[] = {
631	optc_regs(0),
632	optc_regs(1),
633	optc_regs(2),
634	optc_regs(3)
635};
636
637static const struct dcn_optc_shift optc_shift = {
638	OPTC_COMMON_MASK_SH_LIST_DCN3_14(__SHIFT)
639};
640
641static const struct dcn_optc_mask optc_mask = {
642	OPTC_COMMON_MASK_SH_LIST_DCN3_14(_MASK)
643};
644
645#define hubp_regs(id)\
646[id] = {\
647	HUBP_REG_LIST_DCN30(id)\
648}
649
650static const struct dcn_hubp2_registers hubp_regs[] = {
651		hubp_regs(0),
652		hubp_regs(1),
653		hubp_regs(2),
654		hubp_regs(3)
655};
656
657
658static const struct dcn_hubp2_shift hubp_shift = {
659		HUBP_MASK_SH_LIST_DCN31(__SHIFT)
660};
661
662static const struct dcn_hubp2_mask hubp_mask = {
663		HUBP_MASK_SH_LIST_DCN31(_MASK)
664};
665static const struct dcn_hubbub_registers hubbub_reg = {
666		HUBBUB_REG_LIST_DCN31(0)
667};
668
669static const struct dcn_hubbub_shift hubbub_shift = {
670		HUBBUB_MASK_SH_LIST_DCN31(__SHIFT)
671};
672
673static const struct dcn_hubbub_mask hubbub_mask = {
674		HUBBUB_MASK_SH_LIST_DCN31(_MASK)
675};
676
677static const struct dccg_registers dccg_regs = {
678		DCCG_REG_LIST_DCN314()
679};
680
681static const struct dccg_shift dccg_shift = {
682		DCCG_MASK_SH_LIST_DCN314(__SHIFT)
683};
684
685static const struct dccg_mask dccg_mask = {
686		DCCG_MASK_SH_LIST_DCN314(_MASK)
687};
688
689
690#define SRII2(reg_name_pre, reg_name_post, id)\
691	.reg_name_pre ## _ ##  reg_name_post[id] = BASE(reg ## reg_name_pre \
692			## id ## _ ## reg_name_post ## _BASE_IDX) + \
693			reg ## reg_name_pre ## id ## _ ## reg_name_post
694
695
696#define HWSEQ_DCN31_REG_LIST()\
697	SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
698	SR(DCHUBBUB_ARB_HOSTVM_CNTL), \
699	SR(DIO_MEM_PWR_CTRL), \
700	SR(ODM_MEM_PWR_CTRL3), \
701	SR(DMU_MEM_PWR_CNTL), \
702	SR(MMHUBBUB_MEM_PWR_CNTL), \
703	SR(DCCG_GATE_DISABLE_CNTL), \
704	SR(DCCG_GATE_DISABLE_CNTL2), \
705	SR(DCFCLK_CNTL),\
706	SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \
707	SRII(PIXEL_RATE_CNTL, OTG, 0), \
708	SRII(PIXEL_RATE_CNTL, OTG, 1),\
709	SRII(PIXEL_RATE_CNTL, OTG, 2),\
710	SRII(PIXEL_RATE_CNTL, OTG, 3),\
711	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\
712	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\
713	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\
714	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
715	SR(MICROSECOND_TIME_BASE_DIV), \
716	SR(MILLISECOND_TIME_BASE_DIV), \
717	SR(DISPCLK_FREQ_CHANGE_CNTL), \
718	SR(RBBMIF_TIMEOUT_DIS), \
719	SR(RBBMIF_TIMEOUT_DIS_2), \
720	SR(DCHUBBUB_CRC_CTRL), \
721	SR(DPP_TOP0_DPP_CRC_CTRL), \
722	SR(DPP_TOP0_DPP_CRC_VAL_B_A), \
723	SR(DPP_TOP0_DPP_CRC_VAL_R_G), \
724	SR(MPC_CRC_CTRL), \
725	SR(MPC_CRC_RESULT_GB), \
726	SR(MPC_CRC_RESULT_C), \
727	SR(MPC_CRC_RESULT_AR), \
728	SR(DOMAIN0_PG_CONFIG), \
729	SR(DOMAIN1_PG_CONFIG), \
730	SR(DOMAIN2_PG_CONFIG), \
731	SR(DOMAIN3_PG_CONFIG), \
732	SR(DOMAIN16_PG_CONFIG), \
733	SR(DOMAIN17_PG_CONFIG), \
734	SR(DOMAIN18_PG_CONFIG), \
735	SR(DOMAIN19_PG_CONFIG), \
736	SR(DOMAIN0_PG_STATUS), \
737	SR(DOMAIN1_PG_STATUS), \
738	SR(DOMAIN2_PG_STATUS), \
739	SR(DOMAIN3_PG_STATUS), \
740	SR(DOMAIN16_PG_STATUS), \
741	SR(DOMAIN17_PG_STATUS), \
742	SR(DOMAIN18_PG_STATUS), \
743	SR(DOMAIN19_PG_STATUS), \
744	SR(D1VGA_CONTROL), \
745	SR(D2VGA_CONTROL), \
746	SR(D3VGA_CONTROL), \
747	SR(D4VGA_CONTROL), \
748	SR(D5VGA_CONTROL), \
749	SR(D6VGA_CONTROL), \
750	SR(DC_IP_REQUEST_CNTL), \
751	SR(AZALIA_AUDIO_DTO), \
752	SR(AZALIA_CONTROLLER_CLOCK_GATING), \
753	SR(HPO_TOP_HW_CONTROL)
754
755static const struct dce_hwseq_registers hwseq_reg = {
756		HWSEQ_DCN31_REG_LIST()
757};
758
759#define HWSEQ_DCN31_MASK_SH_LIST(mask_sh)\
760	HWSEQ_DCN_MASK_SH_LIST(mask_sh), \
761	HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, mask_sh), \
762	HWS_SF(, DCHUBBUB_ARB_HOSTVM_CNTL, DISABLE_HOSTVM_FORCE_ALLOW_PSTATE, mask_sh), \
763	HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
764	HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
765	HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
766	HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
767	HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
768	HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
769	HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
770	HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
771	HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
772	HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
773	HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
774	HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
775	HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
776	HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
777	HWS_SF(, DOMAIN19_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
778	HWS_SF(, DOMAIN19_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
779	HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
780	HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
781	HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
782	HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
783	HWS_SF(, DOMAIN16_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
784	HWS_SF(, DOMAIN17_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
785	HWS_SF(, DOMAIN18_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
786	HWS_SF(, DOMAIN19_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
787	HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
788	HWS_SF(, AZALIA_AUDIO_DTO, AZALIA_AUDIO_DTO_MODULE, mask_sh), \
789	HWS_SF(, HPO_TOP_CLOCK_CONTROL, HPO_HDMISTREAMCLK_G_GATE_DIS, mask_sh), \
790	HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
791	HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_UNASSIGNED_PWR_MODE, mask_sh), \
792	HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_VBLANK_PWR_MODE, mask_sh), \
793	HWS_SF(, MMHUBBUB_MEM_PWR_CNTL, VGA_MEM_PWR_FORCE, mask_sh), \
794	HWS_SF(, DIO_MEM_PWR_CTRL, I2C_LIGHT_SLEEP_FORCE, mask_sh), \
795	HWS_SF(, HPO_TOP_HW_CONTROL, HPO_IO_EN, mask_sh)
796
797static const struct dce_hwseq_shift hwseq_shift = {
798		HWSEQ_DCN31_MASK_SH_LIST(__SHIFT)
799};
800
801static const struct dce_hwseq_mask hwseq_mask = {
802		HWSEQ_DCN31_MASK_SH_LIST(_MASK)
803};
804#define vmid_regs(id)\
805[id] = {\
806		DCN20_VMID_REG_LIST(id)\
807}
808
809static const struct dcn_vmid_registers vmid_regs[] = {
810	vmid_regs(0),
811	vmid_regs(1),
812	vmid_regs(2),
813	vmid_regs(3),
814	vmid_regs(4),
815	vmid_regs(5),
816	vmid_regs(6),
817	vmid_regs(7),
818	vmid_regs(8),
819	vmid_regs(9),
820	vmid_regs(10),
821	vmid_regs(11),
822	vmid_regs(12),
823	vmid_regs(13),
824	vmid_regs(14),
825	vmid_regs(15)
826};
827
828static const struct dcn20_vmid_shift vmid_shifts = {
829		DCN20_VMID_MASK_SH_LIST(__SHIFT)
830};
831
832static const struct dcn20_vmid_mask vmid_masks = {
833		DCN20_VMID_MASK_SH_LIST(_MASK)
834};
835
836static const struct resource_caps res_cap_dcn314 = {
837	.num_timing_generator = 4,
838	.num_opp = 4,
839	.num_video_plane = 4,
840	.num_audio = 5,
841	.num_stream_encoder = 5,
842	.num_dig_link_enc = 5,
843	.num_hpo_dp_stream_encoder = 4,
844	.num_hpo_dp_link_encoder = 2,
845	.num_pll = 5,
846	.num_dwb = 1,
847	.num_ddc = 5,
848	.num_vmid = 16,
849	.num_mpc_3dlut = 2,
850	.num_dsc = 4,
851};
852
853static const struct dc_plane_cap plane_cap = {
854	.type = DC_PLANE_TYPE_DCN_UNIVERSAL,
855	.blends_with_above = true,
856	.blends_with_below = true,
857	.per_pixel_alpha = true,
858
859	.pixel_format_support = {
860			.argb8888 = true,
861			.nv12 = true,
862			.fp16 = true,
863			.p010 = true,
864			.ayuv = false,
865	},
866
867	.max_upscale_factor = {
868			.argb8888 = 16000,
869			.nv12 = 16000,
870			.fp16 = 16000
871	},
872
873	// 6:1 downscaling ratio: 1000/6 = 166.666
874	// 4:1 downscaling ratio for ARGB888 to prevent underflow during P010 playback: 1000/4 = 250
875	.max_downscale_factor = {
876			.argb8888 = 250,
877			.nv12 = 167,
878			.fp16 = 167
879	},
880	64,
881	64
882};
883
884static const struct dc_debug_options debug_defaults_drv = {
885	.disable_z10 = false,
886	.enable_z9_disable_interface = true,
887	.disable_dmcu = true,
888	.force_abm_enable = false,
889	.timing_trace = false,
890	.clock_trace = true,
891	.disable_pplib_clock_request = false,
892	.pipe_split_policy = MPC_SPLIT_DYNAMIC,
893	.force_single_disp_pipe_split = false,
894	.disable_dcc = DCC_ENABLE,
895	.vsr_support = true,
896	.performance_trace = false,
897	.max_downscale_src_width = 4096,/*upto true 4k*/
898	.disable_pplib_wm_range = false,
899	.scl_reset_length10 = true,
900	.sanity_checks = false,
901	.underflow_assert_delay_us = 0xFFFFFFFF,
902	.dwb_fi_phase = -1, // -1 = disable,
903	.dmub_command_table = true,
904	.pstate_enabled = true,
905	.use_max_lb = true,
906	.enable_mem_low_power = {
907		.bits = {
908			.vga = true,
909			.i2c = true,
910			.dmcu = false, // This is previously known to cause hang on S3 cycles if enabled
911			.dscl = true,
912			.cm = true,
913			.mpc = true,
914			.optc = true,
915			.vpg = true,
916			.afmt = true,
917		}
918	},
919	.seamless_boot_odm_combine = true
920};
921
922static const struct dc_debug_options debug_defaults_diags = {
923	.disable_dmcu = true,
924	.force_abm_enable = false,
925	.timing_trace = true,
926	.clock_trace = true,
927	.disable_dpp_power_gate = true,
928	.disable_hubp_power_gate = true,
929	.disable_clock_gate = true,
930	.disable_pplib_clock_request = true,
931	.disable_pplib_wm_range = true,
932	.disable_stutter = false,
933	.scl_reset_length10 = true,
934	.dwb_fi_phase = -1, // -1 = disable
935	.dmub_command_table = true,
936	.enable_tri_buf = true,
937	.use_max_lb = true
938};
939
940static const struct dc_panel_config panel_config_defaults = {
941	.ilr = {
942		.optimize_edp_link_rate = true,
943	},
944};
945
946static void dcn31_dpp_destroy(struct dpp **dpp)
947{
948	kfree(TO_DCN20_DPP(*dpp));
949	*dpp = NULL;
950}
951
952static struct dpp *dcn31_dpp_create(
953	struct dc_context *ctx,
954	uint32_t inst)
955{
956	struct dcn3_dpp *dpp =
957		kzalloc(sizeof(struct dcn3_dpp), GFP_KERNEL);
958
959	if (!dpp)
960		return NULL;
961
962	if (dpp3_construct(dpp, ctx, inst,
963			&dpp_regs[inst], &tf_shift, &tf_mask))
964		return &dpp->base;
965
966	BREAK_TO_DEBUGGER();
967	kfree(dpp);
968	return NULL;
969}
970
971static struct output_pixel_processor *dcn31_opp_create(
972	struct dc_context *ctx, uint32_t inst)
973{
974	struct dcn20_opp *opp =
975		kzalloc(sizeof(struct dcn20_opp), GFP_KERNEL);
976
977	if (!opp) {
978		BREAK_TO_DEBUGGER();
979		return NULL;
980	}
981
982	dcn20_opp_construct(opp, ctx, inst,
983			&opp_regs[inst], &opp_shift, &opp_mask);
984	return &opp->base;
985}
986
987static struct dce_aux *dcn31_aux_engine_create(
988	struct dc_context *ctx,
989	uint32_t inst)
990{
991	struct aux_engine_dce110 *aux_engine =
992		kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
993
994	if (!aux_engine)
995		return NULL;
996
997	dce110_aux_engine_construct(aux_engine, ctx, inst,
998				    SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
999				    &aux_engine_regs[inst],
1000					&aux_mask,
1001					&aux_shift,
1002					ctx->dc->caps.extended_aux_timeout_support);
1003
1004	return &aux_engine->base;
1005}
1006#define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST_DCN30(id) }
1007
1008static const struct dce_i2c_registers i2c_hw_regs[] = {
1009		i2c_inst_regs(1),
1010		i2c_inst_regs(2),
1011		i2c_inst_regs(3),
1012		i2c_inst_regs(4),
1013		i2c_inst_regs(5),
1014};
1015
1016static const struct dce_i2c_shift i2c_shifts = {
1017		I2C_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
1018};
1019
1020static const struct dce_i2c_mask i2c_masks = {
1021		I2C_COMMON_MASK_SH_LIST_DCN30(_MASK)
1022};
1023
1024static struct dce_i2c_hw *dcn31_i2c_hw_create(
1025	struct dc_context *ctx,
1026	uint32_t inst)
1027{
1028	struct dce_i2c_hw *dce_i2c_hw =
1029		kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
1030
1031	if (!dce_i2c_hw)
1032		return NULL;
1033
1034	dcn2_i2c_hw_construct(dce_i2c_hw, ctx, inst,
1035				    &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
1036
1037	return dce_i2c_hw;
1038}
1039static struct mpc *dcn31_mpc_create(
1040		struct dc_context *ctx,
1041		int num_mpcc,
1042		int num_rmu)
1043{
1044	struct dcn30_mpc *mpc30 = kzalloc(sizeof(struct dcn30_mpc),
1045					  GFP_KERNEL);
1046
1047	if (!mpc30)
1048		return NULL;
1049
1050	dcn30_mpc_construct(mpc30, ctx,
1051			&mpc_regs,
1052			&mpc_shift,
1053			&mpc_mask,
1054			num_mpcc,
1055			num_rmu);
1056
1057	return &mpc30->base;
1058}
1059
1060static struct hubbub *dcn31_hubbub_create(struct dc_context *ctx)
1061{
1062	int i;
1063
1064	struct dcn20_hubbub *hubbub3 = kzalloc(sizeof(struct dcn20_hubbub),
1065					  GFP_KERNEL);
1066
1067	if (!hubbub3)
1068		return NULL;
1069
1070	hubbub31_construct(hubbub3, ctx,
1071			&hubbub_reg,
1072			&hubbub_shift,
1073			&hubbub_mask,
1074			dcn3_14_ip.det_buffer_size_kbytes,
1075			dcn3_14_ip.pixel_chunk_size_kbytes,
1076			dcn3_14_ip.config_return_buffer_size_in_kbytes);
1077
1078
1079	for (i = 0; i < res_cap_dcn314.num_vmid; i++) {
1080		struct dcn20_vmid *vmid = &hubbub3->vmid[i];
1081
1082		vmid->ctx = ctx;
1083
1084		vmid->regs = &vmid_regs[i];
1085		vmid->shifts = &vmid_shifts;
1086		vmid->masks = &vmid_masks;
1087	}
1088
1089	return &hubbub3->base;
1090}
1091
1092static struct timing_generator *dcn31_timing_generator_create(
1093		struct dc_context *ctx,
1094		uint32_t instance)
1095{
1096	struct optc *tgn10 =
1097		kzalloc(sizeof(struct optc), GFP_KERNEL);
1098
1099	if (!tgn10)
1100		return NULL;
1101
1102	tgn10->base.inst = instance;
1103	tgn10->base.ctx = ctx;
1104
1105	tgn10->tg_regs = &optc_regs[instance];
1106	tgn10->tg_shift = &optc_shift;
1107	tgn10->tg_mask = &optc_mask;
1108
1109	dcn314_timing_generator_init(tgn10);
1110
1111	return &tgn10->base;
1112}
1113
1114static const struct encoder_feature_support link_enc_feature = {
1115		.max_hdmi_deep_color = COLOR_DEPTH_121212,
1116		.max_hdmi_pixel_clock = 600000,
1117		.hdmi_ycbcr420_supported = true,
1118		.dp_ycbcr420_supported = true,
1119		.fec_supported = true,
1120		.flags.bits.IS_HBR2_CAPABLE = true,
1121		.flags.bits.IS_HBR3_CAPABLE = true,
1122		.flags.bits.IS_TPS3_CAPABLE = true,
1123		.flags.bits.IS_TPS4_CAPABLE = true
1124};
1125
1126static struct link_encoder *dcn31_link_encoder_create(
1127	struct dc_context *ctx,
1128	const struct encoder_init_data *enc_init_data)
1129{
1130	struct dcn20_link_encoder *enc20 =
1131		kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL);
1132
1133	if (!enc20)
1134		return NULL;
1135
1136	dcn31_link_encoder_construct(enc20,
1137			enc_init_data,
1138			&link_enc_feature,
1139			&link_enc_regs[enc_init_data->transmitter],
1140			&link_enc_aux_regs[enc_init_data->channel - 1],
1141			&link_enc_hpd_regs[enc_init_data->hpd_source],
1142			&le_shift,
1143			&le_mask);
1144
1145	return &enc20->enc10.base;
1146}
1147
1148/* Create a minimal link encoder object not associated with a particular
1149 * physical connector.
1150 * resource_funcs.link_enc_create_minimal
1151 */
1152static struct link_encoder *dcn31_link_enc_create_minimal(
1153		struct dc_context *ctx, enum engine_id eng_id)
1154{
1155	struct dcn20_link_encoder *enc20;
1156
1157	if ((eng_id - ENGINE_ID_DIGA) > ctx->dc->res_pool->res_cap->num_dig_link_enc)
1158		return NULL;
1159
1160	enc20 = kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL);
1161	if (!enc20)
1162		return NULL;
1163
1164	dcn31_link_encoder_construct_minimal(
1165			enc20,
1166			ctx,
1167			&link_enc_feature,
1168			&link_enc_regs[eng_id - ENGINE_ID_DIGA],
1169			eng_id);
1170
1171	return &enc20->enc10.base;
1172}
1173
1174static struct panel_cntl *dcn31_panel_cntl_create(const struct panel_cntl_init_data *init_data)
1175{
1176	struct dcn31_panel_cntl *panel_cntl =
1177		kzalloc(sizeof(struct dcn31_panel_cntl), GFP_KERNEL);
1178
1179	if (!panel_cntl)
1180		return NULL;
1181
1182	dcn31_panel_cntl_construct(panel_cntl, init_data);
1183
1184	return &panel_cntl->base;
1185}
1186
1187static void read_dce_straps(
1188	struct dc_context *ctx,
1189	struct resource_straps *straps)
1190{
1191	generic_reg_get(ctx, regDC_PINSTRAPS + BASE(regDC_PINSTRAPS_BASE_IDX),
1192		FN(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO), &straps->dc_pinstraps_audio);
1193
1194}
1195
1196static struct audio *dcn31_create_audio(
1197		struct dc_context *ctx, unsigned int inst)
1198{
1199	return dce_audio_create(ctx, inst,
1200			&audio_regs[inst], &audio_shift, &audio_mask);
1201}
1202
1203static struct vpg *dcn31_vpg_create(
1204	struct dc_context *ctx,
1205	uint32_t inst)
1206{
1207	struct dcn31_vpg *vpg31 = kzalloc(sizeof(struct dcn31_vpg), GFP_KERNEL);
1208
1209	if (!vpg31)
1210		return NULL;
1211
1212	vpg31_construct(vpg31, ctx, inst,
1213			&vpg_regs[inst],
1214			&vpg_shift,
1215			&vpg_mask);
1216
1217	return &vpg31->base;
1218}
1219
1220static struct afmt *dcn31_afmt_create(
1221	struct dc_context *ctx,
1222	uint32_t inst)
1223{
1224	struct dcn31_afmt *afmt31 = kzalloc(sizeof(struct dcn31_afmt), GFP_KERNEL);
1225
1226	if (!afmt31)
1227		return NULL;
1228
1229	afmt31_construct(afmt31, ctx, inst,
1230			&afmt_regs[inst],
1231			&afmt_shift,
1232			&afmt_mask);
1233
1234	// Light sleep by default, no need to power down here
1235
1236	return &afmt31->base;
1237}
1238
1239static struct apg *dcn31_apg_create(
1240	struct dc_context *ctx,
1241	uint32_t inst)
1242{
1243	struct dcn31_apg *apg31 = kzalloc(sizeof(struct dcn31_apg), GFP_KERNEL);
1244
1245	if (!apg31)
1246		return NULL;
1247
1248	apg31_construct(apg31, ctx, inst,
1249			&apg_regs[inst],
1250			&apg_shift,
1251			&apg_mask);
1252
1253	return &apg31->base;
1254}
1255
1256static struct stream_encoder *dcn314_stream_encoder_create(
1257	enum engine_id eng_id,
1258	struct dc_context *ctx)
1259{
1260	struct dcn10_stream_encoder *enc1;
1261	struct vpg *vpg;
1262	struct afmt *afmt;
1263	int vpg_inst;
1264	int afmt_inst;
1265
1266	/* Mapping of VPG, AFMT, DME register blocks to DIO block instance */
1267	if (eng_id < ENGINE_ID_DIGF) {
1268		vpg_inst = eng_id;
1269		afmt_inst = eng_id;
1270	} else
1271		return NULL;
1272
1273	enc1 = kzalloc(sizeof(struct dcn10_stream_encoder), GFP_KERNEL);
1274	vpg = dcn31_vpg_create(ctx, vpg_inst);
1275	afmt = dcn31_afmt_create(ctx, afmt_inst);
1276
1277	if (!enc1 || !vpg || !afmt) {
1278		kfree(enc1);
1279		kfree(vpg);
1280		kfree(afmt);
1281		return NULL;
1282	}
1283
1284	dcn314_dio_stream_encoder_construct(enc1, ctx, ctx->dc_bios,
1285					eng_id, vpg, afmt,
1286					&stream_enc_regs[eng_id],
1287					&se_shift, &se_mask);
1288
1289	return &enc1->base;
1290}
1291
1292static struct hpo_dp_stream_encoder *dcn31_hpo_dp_stream_encoder_create(
1293	enum engine_id eng_id,
1294	struct dc_context *ctx)
1295{
1296	struct dcn31_hpo_dp_stream_encoder *hpo_dp_enc31;
1297	struct vpg *vpg;
1298	struct apg *apg;
1299	uint32_t hpo_dp_inst;
1300	uint32_t vpg_inst;
1301	uint32_t apg_inst;
1302
1303	ASSERT((eng_id >= ENGINE_ID_HPO_DP_0) && (eng_id <= ENGINE_ID_HPO_DP_3));
1304	hpo_dp_inst = eng_id - ENGINE_ID_HPO_DP_0;
1305
1306	/* Mapping of VPG register blocks to HPO DP block instance:
1307	 * VPG[6] -> HPO_DP[0]
1308	 * VPG[7] -> HPO_DP[1]
1309	 * VPG[8] -> HPO_DP[2]
1310	 * VPG[9] -> HPO_DP[3]
1311	 */
1312	//Uses offset index 5-8, but actually maps to vpg_inst 6-9
1313	vpg_inst = hpo_dp_inst + 5;
1314
1315	/* Mapping of APG register blocks to HPO DP block instance:
1316	 * APG[0] -> HPO_DP[0]
1317	 * APG[1] -> HPO_DP[1]
1318	 * APG[2] -> HPO_DP[2]
1319	 * APG[3] -> HPO_DP[3]
1320	 */
1321	apg_inst = hpo_dp_inst;
1322
1323	/* allocate HPO stream encoder and create VPG sub-block */
1324	hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_stream_encoder), GFP_KERNEL);
1325	vpg = dcn31_vpg_create(ctx, vpg_inst);
1326	apg = dcn31_apg_create(ctx, apg_inst);
1327
1328	if (!hpo_dp_enc31 || !vpg || !apg) {
1329		kfree(hpo_dp_enc31);
1330		kfree(vpg);
1331		kfree(apg);
1332		return NULL;
1333	}
1334
1335	dcn31_hpo_dp_stream_encoder_construct(hpo_dp_enc31, ctx, ctx->dc_bios,
1336					hpo_dp_inst, eng_id, vpg, apg,
1337					&hpo_dp_stream_enc_regs[hpo_dp_inst],
1338					&hpo_dp_se_shift, &hpo_dp_se_mask);
1339
1340	return &hpo_dp_enc31->base;
1341}
1342
1343static struct hpo_dp_link_encoder *dcn31_hpo_dp_link_encoder_create(
1344	uint8_t inst,
1345	struct dc_context *ctx)
1346{
1347	struct dcn31_hpo_dp_link_encoder *hpo_dp_enc31;
1348
1349	/* allocate HPO link encoder */
1350	hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_link_encoder), GFP_KERNEL);
1351
1352	hpo_dp_link_encoder31_construct(hpo_dp_enc31, ctx, inst,
1353					&hpo_dp_link_enc_regs[inst],
1354					&hpo_dp_le_shift, &hpo_dp_le_mask);
1355
1356	return &hpo_dp_enc31->base;
1357}
1358
1359static struct dce_hwseq *dcn314_hwseq_create(
1360	struct dc_context *ctx)
1361{
1362	struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
1363
1364	if (hws) {
1365		hws->ctx = ctx;
1366		hws->regs = &hwseq_reg;
1367		hws->shifts = &hwseq_shift;
1368		hws->masks = &hwseq_mask;
1369		/* DCN3.1 FPGA Workaround
1370		 * Need to enable HPO DP Stream Encoder before setting OTG master enable.
1371		 * To do so, move calling function enable_stream_timing to only be done AFTER calling
1372		 * function core_link_enable_stream
1373		 */
1374		if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment))
1375			hws->wa.dp_hpo_and_otg_sequence = true;
1376	}
1377	return hws;
1378}
1379static const struct resource_create_funcs res_create_funcs = {
1380	.read_dce_straps = read_dce_straps,
1381	.create_audio = dcn31_create_audio,
1382	.create_stream_encoder = dcn314_stream_encoder_create,
1383	.create_hpo_dp_stream_encoder = dcn31_hpo_dp_stream_encoder_create,
1384	.create_hpo_dp_link_encoder = dcn31_hpo_dp_link_encoder_create,
1385	.create_hwseq = dcn314_hwseq_create,
1386};
1387
1388static const struct resource_create_funcs res_create_maximus_funcs = {
1389	.read_dce_straps = NULL,
1390	.create_audio = NULL,
1391	.create_stream_encoder = NULL,
1392	.create_hpo_dp_stream_encoder = dcn31_hpo_dp_stream_encoder_create,
1393	.create_hpo_dp_link_encoder = dcn31_hpo_dp_link_encoder_create,
1394	.create_hwseq = dcn314_hwseq_create,
1395};
1396
1397static void dcn314_resource_destruct(struct dcn314_resource_pool *pool)
1398{
1399	unsigned int i;
1400
1401	for (i = 0; i < pool->base.stream_enc_count; i++) {
1402		if (pool->base.stream_enc[i] != NULL) {
1403			if (pool->base.stream_enc[i]->vpg != NULL) {
1404				kfree(DCN30_VPG_FROM_VPG(pool->base.stream_enc[i]->vpg));
1405				pool->base.stream_enc[i]->vpg = NULL;
1406			}
1407			if (pool->base.stream_enc[i]->afmt != NULL) {
1408				kfree(DCN30_AFMT_FROM_AFMT(pool->base.stream_enc[i]->afmt));
1409				pool->base.stream_enc[i]->afmt = NULL;
1410			}
1411			kfree(DCN10STRENC_FROM_STRENC(pool->base.stream_enc[i]));
1412			pool->base.stream_enc[i] = NULL;
1413		}
1414	}
1415
1416	for (i = 0; i < pool->base.hpo_dp_stream_enc_count; i++) {
1417		if (pool->base.hpo_dp_stream_enc[i] != NULL) {
1418			if (pool->base.hpo_dp_stream_enc[i]->vpg != NULL) {
1419				kfree(DCN30_VPG_FROM_VPG(pool->base.hpo_dp_stream_enc[i]->vpg));
1420				pool->base.hpo_dp_stream_enc[i]->vpg = NULL;
1421			}
1422			if (pool->base.hpo_dp_stream_enc[i]->apg != NULL) {
1423				kfree(DCN31_APG_FROM_APG(pool->base.hpo_dp_stream_enc[i]->apg));
1424				pool->base.hpo_dp_stream_enc[i]->apg = NULL;
1425			}
1426			kfree(DCN3_1_HPO_DP_STREAM_ENC_FROM_HPO_STREAM_ENC(pool->base.hpo_dp_stream_enc[i]));
1427			pool->base.hpo_dp_stream_enc[i] = NULL;
1428		}
1429	}
1430
1431	for (i = 0; i < pool->base.hpo_dp_link_enc_count; i++) {
1432		if (pool->base.hpo_dp_link_enc[i] != NULL) {
1433			kfree(DCN3_1_HPO_DP_LINK_ENC_FROM_HPO_LINK_ENC(pool->base.hpo_dp_link_enc[i]));
1434			pool->base.hpo_dp_link_enc[i] = NULL;
1435		}
1436	}
1437
1438	for (i = 0; i < pool->base.res_cap->num_dsc; i++) {
1439		if (pool->base.dscs[i] != NULL)
1440			dcn20_dsc_destroy(&pool->base.dscs[i]);
1441	}
1442
1443	if (pool->base.mpc != NULL) {
1444		kfree(TO_DCN20_MPC(pool->base.mpc));
1445		pool->base.mpc = NULL;
1446	}
1447	if (pool->base.hubbub != NULL) {
1448		kfree(pool->base.hubbub);
1449		pool->base.hubbub = NULL;
1450	}
1451	for (i = 0; i < pool->base.pipe_count; i++) {
1452		if (pool->base.dpps[i] != NULL)
1453			dcn31_dpp_destroy(&pool->base.dpps[i]);
1454
1455		if (pool->base.ipps[i] != NULL)
1456			pool->base.ipps[i]->funcs->ipp_destroy(&pool->base.ipps[i]);
1457
1458		if (pool->base.hubps[i] != NULL) {
1459			kfree(TO_DCN20_HUBP(pool->base.hubps[i]));
1460			pool->base.hubps[i] = NULL;
1461		}
1462
1463		if (pool->base.irqs != NULL)
1464			dal_irq_service_destroy(&pool->base.irqs);
1465	}
1466
1467	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1468		if (pool->base.engines[i] != NULL)
1469			dce110_engine_destroy(&pool->base.engines[i]);
1470		if (pool->base.hw_i2cs[i] != NULL) {
1471			kfree(pool->base.hw_i2cs[i]);
1472			pool->base.hw_i2cs[i] = NULL;
1473		}
1474		if (pool->base.sw_i2cs[i] != NULL) {
1475			kfree(pool->base.sw_i2cs[i]);
1476			pool->base.sw_i2cs[i] = NULL;
1477		}
1478	}
1479
1480	for (i = 0; i < pool->base.res_cap->num_opp; i++) {
1481		if (pool->base.opps[i] != NULL)
1482			pool->base.opps[i]->funcs->opp_destroy(&pool->base.opps[i]);
1483	}
1484
1485	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1486		if (pool->base.timing_generators[i] != NULL)	{
1487			kfree(DCN10TG_FROM_TG(pool->base.timing_generators[i]));
1488			pool->base.timing_generators[i] = NULL;
1489		}
1490	}
1491
1492	for (i = 0; i < pool->base.res_cap->num_dwb; i++) {
1493		if (pool->base.dwbc[i] != NULL) {
1494			kfree(TO_DCN30_DWBC(pool->base.dwbc[i]));
1495			pool->base.dwbc[i] = NULL;
1496		}
1497		if (pool->base.mcif_wb[i] != NULL) {
1498			kfree(TO_DCN30_MMHUBBUB(pool->base.mcif_wb[i]));
1499			pool->base.mcif_wb[i] = NULL;
1500		}
1501	}
1502
1503	for (i = 0; i < pool->base.audio_count; i++) {
1504		if (pool->base.audios[i])
1505			dce_aud_destroy(&pool->base.audios[i]);
1506	}
1507
1508	for (i = 0; i < pool->base.clk_src_count; i++) {
1509		if (pool->base.clock_sources[i] != NULL) {
1510			dcn20_clock_source_destroy(&pool->base.clock_sources[i]);
1511			pool->base.clock_sources[i] = NULL;
1512		}
1513	}
1514
1515	for (i = 0; i < pool->base.res_cap->num_mpc_3dlut; i++) {
1516		if (pool->base.mpc_lut[i] != NULL) {
1517			dc_3dlut_func_release(pool->base.mpc_lut[i]);
1518			pool->base.mpc_lut[i] = NULL;
1519		}
1520		if (pool->base.mpc_shaper[i] != NULL) {
1521			dc_transfer_func_release(pool->base.mpc_shaper[i]);
1522			pool->base.mpc_shaper[i] = NULL;
1523		}
1524	}
1525
1526	if (pool->base.dp_clock_source != NULL) {
1527		dcn20_clock_source_destroy(&pool->base.dp_clock_source);
1528		pool->base.dp_clock_source = NULL;
1529	}
1530
1531	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1532		if (pool->base.multiple_abms[i] != NULL)
1533			dce_abm_destroy(&pool->base.multiple_abms[i]);
1534	}
1535
1536	if (pool->base.psr != NULL)
1537		dmub_psr_destroy(&pool->base.psr);
1538
1539	if (pool->base.dccg != NULL)
1540		dcn_dccg_destroy(&pool->base.dccg);
1541}
1542
1543static struct hubp *dcn31_hubp_create(
1544	struct dc_context *ctx,
1545	uint32_t inst)
1546{
1547	struct dcn20_hubp *hubp2 =
1548		kzalloc(sizeof(struct dcn20_hubp), GFP_KERNEL);
1549
1550	if (!hubp2)
1551		return NULL;
1552
1553	if (hubp31_construct(hubp2, ctx, inst,
1554			&hubp_regs[inst], &hubp_shift, &hubp_mask))
1555		return &hubp2->base;
1556
1557	BREAK_TO_DEBUGGER();
1558	kfree(hubp2);
1559	return NULL;
1560}
1561
1562static bool dcn31_dwbc_create(struct dc_context *ctx, struct resource_pool *pool)
1563{
1564	int i;
1565	uint32_t pipe_count = pool->res_cap->num_dwb;
1566
1567	for (i = 0; i < pipe_count; i++) {
1568		struct dcn30_dwbc *dwbc30 = kzalloc(sizeof(struct dcn30_dwbc),
1569						    GFP_KERNEL);
1570
1571		if (!dwbc30) {
1572			dm_error("DC: failed to create dwbc30!\n");
1573			return false;
1574		}
1575
1576		dcn30_dwbc_construct(dwbc30, ctx,
1577				&dwbc30_regs[i],
1578				&dwbc30_shift,
1579				&dwbc30_mask,
1580				i);
1581
1582		pool->dwbc[i] = &dwbc30->base;
1583	}
1584	return true;
1585}
1586
1587static bool dcn31_mmhubbub_create(struct dc_context *ctx, struct resource_pool *pool)
1588{
1589	int i;
1590	uint32_t pipe_count = pool->res_cap->num_dwb;
1591
1592	for (i = 0; i < pipe_count; i++) {
1593		struct dcn30_mmhubbub *mcif_wb30 = kzalloc(sizeof(struct dcn30_mmhubbub),
1594						    GFP_KERNEL);
1595
1596		if (!mcif_wb30) {
1597			dm_error("DC: failed to create mcif_wb30!\n");
1598			return false;
1599		}
1600
1601		dcn30_mmhubbub_construct(mcif_wb30, ctx,
1602				&mcif_wb30_regs[i],
1603				&mcif_wb30_shift,
1604				&mcif_wb30_mask,
1605				i);
1606
1607		pool->mcif_wb[i] = &mcif_wb30->base;
1608	}
1609	return true;
1610}
1611
1612static struct display_stream_compressor *dcn314_dsc_create(
1613	struct dc_context *ctx, uint32_t inst)
1614{
1615	struct dcn20_dsc *dsc =
1616		kzalloc(sizeof(struct dcn20_dsc), GFP_KERNEL);
1617
1618	if (!dsc) {
1619		BREAK_TO_DEBUGGER();
1620		return NULL;
1621	}
1622
1623	dsc2_construct(dsc, ctx, inst, &dsc_regs[inst], &dsc_shift, &dsc_mask);
1624	return &dsc->base;
1625}
1626
1627static void dcn314_destroy_resource_pool(struct resource_pool **pool)
1628{
1629	struct dcn314_resource_pool *dcn314_pool = TO_DCN314_RES_POOL(*pool);
1630
1631	dcn314_resource_destruct(dcn314_pool);
1632	kfree(dcn314_pool);
1633	*pool = NULL;
1634}
1635
1636static struct clock_source *dcn31_clock_source_create(
1637		struct dc_context *ctx,
1638		struct dc_bios *bios,
1639		enum clock_source_id id,
1640		const struct dce110_clk_src_regs *regs,
1641		bool dp_clk_src)
1642{
1643	struct dce110_clk_src *clk_src =
1644		kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
1645
1646	if (!clk_src)
1647		return NULL;
1648
1649	if (dcn31_clk_src_construct(clk_src, ctx, bios, id,
1650			regs, &cs_shift, &cs_mask)) {
1651		clk_src->base.dp_clk_src = dp_clk_src;
1652		return &clk_src->base;
1653	}
1654
1655	BREAK_TO_DEBUGGER();
1656	kfree(clk_src);
1657	return NULL;
1658}
1659
1660static int dcn314_populate_dml_pipes_from_context(
1661	struct dc *dc, struct dc_state *context,
1662	display_e2e_pipe_params_st *pipes,
1663	bool fast_validate)
1664{
1665	int pipe_cnt;
1666
1667	DC_FP_START();
1668	pipe_cnt = dcn314_populate_dml_pipes_from_context_fpu(dc, context, pipes, fast_validate);
1669	DC_FP_END();
1670
1671	return pipe_cnt;
1672}
1673
1674static struct dc_cap_funcs cap_funcs = {
1675	.get_dcc_compression_cap = dcn20_get_dcc_compression_cap
1676};
1677
1678static void dcn314_update_bw_bounding_box(struct dc *dc, struct clk_bw_params *bw_params)
1679{
1680	DC_FP_START();
1681	dcn314_update_bw_bounding_box_fpu(dc, bw_params);
1682	DC_FP_END();
1683}
1684
1685static void dcn314_get_panel_config_defaults(struct dc_panel_config *panel_config)
1686{
1687	*panel_config = panel_config_defaults;
1688}
1689
1690static struct resource_funcs dcn314_res_pool_funcs = {
1691	.destroy = dcn314_destroy_resource_pool,
1692	.link_enc_create = dcn31_link_encoder_create,
1693	.link_enc_create_minimal = dcn31_link_enc_create_minimal,
1694	.link_encs_assign = link_enc_cfg_link_encs_assign,
1695	.link_enc_unassign = link_enc_cfg_link_enc_unassign,
1696	.panel_cntl_create = dcn31_panel_cntl_create,
1697	.validate_bandwidth = dcn31_validate_bandwidth,
1698	.calculate_wm_and_dlg = dcn31_calculate_wm_and_dlg,
1699	.update_soc_for_wm_a = dcn31_update_soc_for_wm_a,
1700	.populate_dml_pipes = dcn314_populate_dml_pipes_from_context,
1701	.acquire_idle_pipe_for_layer = dcn20_acquire_idle_pipe_for_layer,
1702	.add_stream_to_ctx = dcn30_add_stream_to_ctx,
1703	.add_dsc_to_stream_resource = dcn20_add_dsc_to_stream_resource,
1704	.remove_stream_from_ctx = dcn20_remove_stream_from_ctx,
1705	.populate_dml_writeback_from_context = dcn30_populate_dml_writeback_from_context,
1706	.set_mcif_arb_params = dcn30_set_mcif_arb_params,
1707	.find_first_free_match_stream_enc_for_link = dcn10_find_first_free_match_stream_enc_for_link,
1708	.acquire_post_bldn_3dlut = dcn30_acquire_post_bldn_3dlut,
1709	.release_post_bldn_3dlut = dcn30_release_post_bldn_3dlut,
1710	.update_bw_bounding_box = dcn314_update_bw_bounding_box,
1711	.patch_unknown_plane_state = dcn20_patch_unknown_plane_state,
1712	.get_panel_config_defaults = dcn314_get_panel_config_defaults,
1713};
1714
1715static struct clock_source *dcn30_clock_source_create(
1716		struct dc_context *ctx,
1717		struct dc_bios *bios,
1718		enum clock_source_id id,
1719		const struct dce110_clk_src_regs *regs,
1720		bool dp_clk_src)
1721{
1722	struct dce110_clk_src *clk_src =
1723		kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
1724
1725	if (!clk_src)
1726		return NULL;
1727
1728	if (dcn31_clk_src_construct(clk_src, ctx, bios, id,
1729			regs, &cs_shift, &cs_mask)) {
1730		clk_src->base.dp_clk_src = dp_clk_src;
1731		return &clk_src->base;
1732	}
1733
1734	BREAK_TO_DEBUGGER();
1735	kfree(clk_src);
1736	return NULL;
1737}
1738
1739static bool dcn314_resource_construct(
1740	uint8_t num_virtual_links,
1741	struct dc *dc,
1742	struct dcn314_resource_pool *pool)
1743{
1744	int i;
1745	struct dc_context *ctx = dc->ctx;
1746	struct irq_service_init_data init_data;
1747
1748	ctx->dc_bios->regs = &bios_regs;
1749
1750	pool->base.res_cap = &res_cap_dcn314;
1751	pool->base.funcs = &dcn314_res_pool_funcs;
1752
1753	/*************************************************
1754	 *  Resource + asic cap harcoding                *
1755	 *************************************************/
1756	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1757	pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
1758	pool->base.mpcc_count = pool->base.res_cap->num_timing_generator;
1759	dc->caps.max_downscale_ratio = 400;
1760	dc->caps.i2c_speed_in_khz = 100;
1761	dc->caps.i2c_speed_in_khz_hdcp = 100;
1762	dc->caps.max_cursor_size = 256;
1763	dc->caps.min_horizontal_blanking_period = 80;
1764	dc->caps.dmdata_alloc_size = 2048;
1765	dc->caps.max_slave_planes = 2;
1766	dc->caps.max_slave_yuv_planes = 2;
1767	dc->caps.max_slave_rgb_planes = 2;
1768	dc->caps.post_blend_color_processing = true;
1769	dc->caps.force_dp_tps4_for_cp2520 = true;
1770	dc->caps.dp_hpo = true;
1771	dc->caps.dp_hdmi21_pcon_support = true;
1772	dc->caps.edp_dsc_support = true;
1773	dc->caps.extended_aux_timeout_support = true;
1774	dc->caps.dmcub_support = true;
1775	dc->caps.is_apu = true;
1776	dc->caps.seamless_odm = true;
1777
1778	dc->caps.zstate_support = true;
1779
1780	/* Color pipeline capabilities */
1781	dc->caps.color.dpp.dcn_arch = 1;
1782	dc->caps.color.dpp.input_lut_shared = 0;
1783	dc->caps.color.dpp.icsc = 1;
1784	dc->caps.color.dpp.dgam_ram = 0; // must use gamma_corr
1785	dc->caps.color.dpp.dgam_rom_caps.srgb = 1;
1786	dc->caps.color.dpp.dgam_rom_caps.bt2020 = 1;
1787	dc->caps.color.dpp.dgam_rom_caps.gamma2_2 = 1;
1788	dc->caps.color.dpp.dgam_rom_caps.pq = 1;
1789	dc->caps.color.dpp.dgam_rom_caps.hlg = 1;
1790	dc->caps.color.dpp.post_csc = 1;
1791	dc->caps.color.dpp.gamma_corr = 1;
1792	dc->caps.color.dpp.dgam_rom_for_yuv = 0;
1793
1794	dc->caps.color.dpp.hw_3d_lut = 1;
1795	dc->caps.color.dpp.ogam_ram = 1;
1796	// no OGAM ROM on DCN301
1797	dc->caps.color.dpp.ogam_rom_caps.srgb = 0;
1798	dc->caps.color.dpp.ogam_rom_caps.bt2020 = 0;
1799	dc->caps.color.dpp.ogam_rom_caps.gamma2_2 = 0;
1800	dc->caps.color.dpp.ogam_rom_caps.pq = 0;
1801	dc->caps.color.dpp.ogam_rom_caps.hlg = 0;
1802	dc->caps.color.dpp.ocsc = 0;
1803
1804	dc->caps.color.mpc.gamut_remap = 1;
1805	dc->caps.color.mpc.num_3dluts = pool->base.res_cap->num_mpc_3dlut; //2
1806	dc->caps.color.mpc.ogam_ram = 1;
1807	dc->caps.color.mpc.ogam_rom_caps.srgb = 0;
1808	dc->caps.color.mpc.ogam_rom_caps.bt2020 = 0;
1809	dc->caps.color.mpc.ogam_rom_caps.gamma2_2 = 0;
1810	dc->caps.color.mpc.ogam_rom_caps.pq = 0;
1811	dc->caps.color.mpc.ogam_rom_caps.hlg = 0;
1812	dc->caps.color.mpc.ocsc = 1;
1813
1814	/* Use pipe context based otg sync logic */
1815	dc->config.use_pipe_ctx_sync_logic = true;
1816
1817	/* read VBIOS LTTPR caps */
1818	{
1819		if (ctx->dc_bios->funcs->get_lttpr_caps) {
1820			enum bp_result bp_query_result;
1821			uint8_t is_vbios_lttpr_enable = 0;
1822
1823			bp_query_result = ctx->dc_bios->funcs->get_lttpr_caps(ctx->dc_bios, &is_vbios_lttpr_enable);
1824			dc->caps.vbios_lttpr_enable = (bp_query_result == BP_RESULT_OK) && !!is_vbios_lttpr_enable;
1825		}
1826
1827		/* interop bit is implicit */
1828		{
1829			dc->caps.vbios_lttpr_aware = true;
1830		}
1831	}
1832
1833	if (dc->ctx->dce_environment == DCE_ENV_PRODUCTION_DRV)
1834		dc->debug = debug_defaults_drv;
1835	else
1836		dc->debug = debug_defaults_diags;
1837	// Init the vm_helper
1838	if (dc->vm_helper)
1839		vm_helper_init(dc->vm_helper, 16);
1840
1841	/*************************************************
1842	 *  Create resources                             *
1843	 *************************************************/
1844
1845	/* Clock Sources for Pixel Clock*/
1846	pool->base.clock_sources[DCN31_CLK_SRC_PLL0] =
1847			dcn30_clock_source_create(ctx, ctx->dc_bios,
1848				CLOCK_SOURCE_COMBO_PHY_PLL0,
1849				&clk_src_regs[0], false);
1850	pool->base.clock_sources[DCN31_CLK_SRC_PLL1] =
1851			dcn30_clock_source_create(ctx, ctx->dc_bios,
1852				CLOCK_SOURCE_COMBO_PHY_PLL1,
1853				&clk_src_regs[1], false);
1854	pool->base.clock_sources[DCN31_CLK_SRC_PLL2] =
1855			dcn30_clock_source_create(ctx, ctx->dc_bios,
1856				CLOCK_SOURCE_COMBO_PHY_PLL2,
1857				&clk_src_regs[2], false);
1858	pool->base.clock_sources[DCN31_CLK_SRC_PLL3] =
1859			dcn30_clock_source_create(ctx, ctx->dc_bios,
1860				CLOCK_SOURCE_COMBO_PHY_PLL3,
1861				&clk_src_regs[3], false);
1862	pool->base.clock_sources[DCN31_CLK_SRC_PLL4] =
1863			dcn30_clock_source_create(ctx, ctx->dc_bios,
1864				CLOCK_SOURCE_COMBO_PHY_PLL4,
1865				&clk_src_regs[4], false);
1866
1867	pool->base.clk_src_count = DCN30_CLK_SRC_TOTAL;
1868
1869	/* todo: not reuse phy_pll registers */
1870	pool->base.dp_clock_source =
1871			dcn31_clock_source_create(ctx, ctx->dc_bios,
1872				CLOCK_SOURCE_ID_DP_DTO,
1873				&clk_src_regs[0], true);
1874
1875	for (i = 0; i < pool->base.clk_src_count; i++) {
1876		if (pool->base.clock_sources[i] == NULL) {
1877			dm_error("DC: failed to create clock sources!\n");
1878			BREAK_TO_DEBUGGER();
1879			goto create_fail;
1880		}
1881	}
1882
1883	pool->base.dccg = dccg314_create(ctx, &dccg_regs, &dccg_shift, &dccg_mask);
1884	if (pool->base.dccg == NULL) {
1885		dm_error("DC: failed to create dccg!\n");
1886		BREAK_TO_DEBUGGER();
1887		goto create_fail;
1888	}
1889
1890	init_data.ctx = dc->ctx;
1891	pool->base.irqs = dal_irq_service_dcn314_create(&init_data);
1892	if (!pool->base.irqs)
1893		goto create_fail;
1894
1895	/* HUBBUB */
1896	pool->base.hubbub = dcn31_hubbub_create(ctx);
1897	if (pool->base.hubbub == NULL) {
1898		BREAK_TO_DEBUGGER();
1899		dm_error("DC: failed to create hubbub!\n");
1900		goto create_fail;
1901	}
1902
1903	/* HUBPs, DPPs, OPPs and TGs */
1904	for (i = 0; i < pool->base.pipe_count; i++) {
1905		pool->base.hubps[i] = dcn31_hubp_create(ctx, i);
1906		if (pool->base.hubps[i] == NULL) {
1907			BREAK_TO_DEBUGGER();
1908			dm_error(
1909				"DC: failed to create hubps!\n");
1910			goto create_fail;
1911		}
1912
1913		pool->base.dpps[i] = dcn31_dpp_create(ctx, i);
1914		if (pool->base.dpps[i] == NULL) {
1915			BREAK_TO_DEBUGGER();
1916			dm_error(
1917				"DC: failed to create dpps!\n");
1918			goto create_fail;
1919		}
1920	}
1921
1922	for (i = 0; i < pool->base.res_cap->num_opp; i++) {
1923		pool->base.opps[i] = dcn31_opp_create(ctx, i);
1924		if (pool->base.opps[i] == NULL) {
1925			BREAK_TO_DEBUGGER();
1926			dm_error(
1927				"DC: failed to create output pixel processor!\n");
1928			goto create_fail;
1929		}
1930	}
1931
1932	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1933		pool->base.timing_generators[i] = dcn31_timing_generator_create(
1934				ctx, i);
1935		if (pool->base.timing_generators[i] == NULL) {
1936			BREAK_TO_DEBUGGER();
1937			dm_error("DC: failed to create tg!\n");
1938			goto create_fail;
1939		}
1940	}
1941	pool->base.timing_generator_count = i;
1942
1943	/* PSR */
1944	pool->base.psr = dmub_psr_create(ctx);
1945	if (pool->base.psr == NULL) {
1946		dm_error("DC: failed to create psr obj!\n");
1947		BREAK_TO_DEBUGGER();
1948		goto create_fail;
1949	}
1950
1951	/* ABM */
1952	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1953		pool->base.multiple_abms[i] = dmub_abm_create(ctx,
1954				&abm_regs[i],
1955				&abm_shift,
1956				&abm_mask);
1957		if (pool->base.multiple_abms[i] == NULL) {
1958			dm_error("DC: failed to create abm for pipe %d!\n", i);
1959			BREAK_TO_DEBUGGER();
1960			goto create_fail;
1961		}
1962	}
1963
1964	/* MPC and DSC */
1965	pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut);
1966	if (pool->base.mpc == NULL) {
1967		BREAK_TO_DEBUGGER();
1968		dm_error("DC: failed to create mpc!\n");
1969		goto create_fail;
1970	}
1971
1972	for (i = 0; i < pool->base.res_cap->num_dsc; i++) {
1973		pool->base.dscs[i] = dcn314_dsc_create(ctx, i);
1974		if (pool->base.dscs[i] == NULL) {
1975			BREAK_TO_DEBUGGER();
1976			dm_error("DC: failed to create display stream compressor %d!\n", i);
1977			goto create_fail;
1978		}
1979	}
1980
1981	/* DWB and MMHUBBUB */
1982	if (!dcn31_dwbc_create(ctx, &pool->base)) {
1983		BREAK_TO_DEBUGGER();
1984		dm_error("DC: failed to create dwbc!\n");
1985		goto create_fail;
1986	}
1987
1988	if (!dcn31_mmhubbub_create(ctx, &pool->base)) {
1989		BREAK_TO_DEBUGGER();
1990		dm_error("DC: failed to create mcif_wb!\n");
1991		goto create_fail;
1992	}
1993
1994	/* AUX and I2C */
1995	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1996		pool->base.engines[i] = dcn31_aux_engine_create(ctx, i);
1997		if (pool->base.engines[i] == NULL) {
1998			BREAK_TO_DEBUGGER();
1999			dm_error(
2000				"DC:failed to create aux engine!!\n");
2001			goto create_fail;
2002		}
2003		pool->base.hw_i2cs[i] = dcn31_i2c_hw_create(ctx, i);
2004		if (pool->base.hw_i2cs[i] == NULL) {
2005			BREAK_TO_DEBUGGER();
2006			dm_error(
2007				"DC:failed to create hw i2c!!\n");
2008			goto create_fail;
2009		}
2010		pool->base.sw_i2cs[i] = NULL;
2011	}
2012
2013	/* DCN314 has 4 DPIA */
2014	pool->base.usb4_dpia_count = 4;
2015
2016	/* Audio, Stream Encoders including HPO and virtual, MPC 3D LUTs */
2017	if (!resource_construct(num_virtual_links, dc, &pool->base,
2018				(!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment) ?
2019				 &res_create_funcs : &res_create_maximus_funcs)))
2020		goto create_fail;
2021
2022	/* HW Sequencer and Plane caps */
2023	dcn314_hw_sequencer_construct(dc);
2024
2025	dc->caps.max_planes =  pool->base.pipe_count;
2026
2027	for (i = 0; i < dc->caps.max_planes; ++i)
2028		dc->caps.planes[i] = plane_cap;
2029
2030	dc->cap_funcs = cap_funcs;
2031
2032	dc->dcn_ip->max_num_dpp = dcn3_14_ip.max_num_dpp;
2033
2034	return true;
2035
2036create_fail:
2037
2038	dcn314_resource_destruct(pool);
2039
2040	return false;
2041}
2042
2043struct resource_pool *dcn314_create_resource_pool(
2044		const struct dc_init_data *init_data,
2045		struct dc *dc)
2046{
2047	struct dcn314_resource_pool *pool =
2048		kzalloc(sizeof(struct dcn314_resource_pool), GFP_KERNEL);
2049
2050	if (!pool)
2051		return NULL;
2052
2053	if (dcn314_resource_construct(init_data->num_virtual_links, dc, pool))
2054		return &pool->base;
2055
2056	BREAK_TO_DEBUGGER();
2057	kfree(pool);
2058	return NULL;
2059}
2060