soc21.c revision 1.5
1/*
2 * Copyright 2021 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27
28#include "amdgpu.h"
29#include "amdgpu_atombios.h"
30#include "amdgpu_ih.h"
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33#include "amdgpu_ucode.h"
34#include "amdgpu_psp.h"
35#include "amdgpu_smu.h"
36#include "atom.h"
37#include "amd_pcie.h"
38
39#include "gc/gc_11_0_0_offset.h"
40#include "gc/gc_11_0_0_sh_mask.h"
41#include "mp/mp_13_0_0_offset.h"
42
43#include "soc15.h"
44#include "soc15_common.h"
45#include "soc21.h"
46
47static const struct amd_ip_funcs soc21_common_ip_funcs;
48
49/* SOC21 */
50static const struct amdgpu_video_codec_info vcn_4_0_0_video_codecs_encode_array[] =
51{
52	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)},
53	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)},
54};
55
56static const struct amdgpu_video_codecs vcn_4_0_0_video_codecs_encode =
57{
58	.codec_count = ARRAY_SIZE(vcn_4_0_0_video_codecs_encode_array),
59	.codec_array = vcn_4_0_0_video_codecs_encode_array,
60};
61
62static const struct amdgpu_video_codec_info vcn_4_0_0_video_codecs_decode_array[] =
63{
64	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
65	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
66	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
67	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
68	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
69};
70
71static const struct amdgpu_video_codecs vcn_4_0_0_video_codecs_decode =
72{
73	.codec_count = ARRAY_SIZE(vcn_4_0_0_video_codecs_decode_array),
74	.codec_array = vcn_4_0_0_video_codecs_decode_array,
75};
76
77static int soc21_query_video_codecs(struct amdgpu_device *adev, bool encode,
78				 const struct amdgpu_video_codecs **codecs)
79{
80	switch (adev->ip_versions[UVD_HWIP][0]) {
81
82	case IP_VERSION(4, 0, 0):
83	case IP_VERSION(4, 0, 2):
84		if (encode)
85			*codecs = &vcn_4_0_0_video_codecs_encode;
86		else
87			*codecs = &vcn_4_0_0_video_codecs_decode;
88		return 0;
89	default:
90		return -EINVAL;
91	}
92}
93/*
94 * Indirect registers accessor
95 */
96static u32 soc21_pcie_rreg(struct amdgpu_device *adev, u32 reg)
97{
98	unsigned long address, data;
99	address = adev->nbio.funcs->get_pcie_index_offset(adev);
100	data = adev->nbio.funcs->get_pcie_data_offset(adev);
101
102	return amdgpu_device_indirect_rreg(adev, address, data, reg);
103}
104
105static void soc21_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
106{
107	unsigned long address, data;
108
109	address = adev->nbio.funcs->get_pcie_index_offset(adev);
110	data = adev->nbio.funcs->get_pcie_data_offset(adev);
111
112	amdgpu_device_indirect_wreg(adev, address, data, reg, v);
113}
114
115static u64 soc21_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
116{
117	unsigned long address, data;
118	address = adev->nbio.funcs->get_pcie_index_offset(adev);
119	data = adev->nbio.funcs->get_pcie_data_offset(adev);
120
121	return amdgpu_device_indirect_rreg64(adev, address, data, reg);
122}
123
124static void soc21_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
125{
126	unsigned long address, data;
127
128	address = adev->nbio.funcs->get_pcie_index_offset(adev);
129	data = adev->nbio.funcs->get_pcie_data_offset(adev);
130
131	amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
132}
133
134static u32 soc21_didt_rreg(struct amdgpu_device *adev, u32 reg)
135{
136	unsigned long flags, address, data;
137	u32 r;
138
139	address = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_INDEX);
140	data = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_DATA);
141
142	spin_lock_irqsave(&adev->didt_idx_lock, flags);
143	WREG32(address, (reg));
144	r = RREG32(data);
145	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
146	return r;
147}
148
149static void soc21_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
150{
151	unsigned long flags, address, data;
152
153	address = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_INDEX);
154	data = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_DATA);
155
156	spin_lock_irqsave(&adev->didt_idx_lock, flags);
157	WREG32(address, (reg));
158	WREG32(data, (v));
159	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
160}
161
162static u32 soc21_get_config_memsize(struct amdgpu_device *adev)
163{
164	return adev->nbio.funcs->get_memsize(adev);
165}
166
167static u32 soc21_get_xclk(struct amdgpu_device *adev)
168{
169	return adev->clock.spll.reference_freq;
170}
171
172
173void soc21_grbm_select(struct amdgpu_device *adev,
174		     u32 me, u32 pipe, u32 queue, u32 vmid)
175{
176	u32 grbm_gfx_cntl = 0;
177	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
178	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
179	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
180	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
181
182	WREG32_SOC15(GC, 0, regGRBM_GFX_CNTL, grbm_gfx_cntl);
183}
184
185static void soc21_vga_set_state(struct amdgpu_device *adev, bool state)
186{
187	/* todo */
188}
189
190static bool soc21_read_disabled_bios(struct amdgpu_device *adev)
191{
192	/* todo */
193	return false;
194}
195
196static struct soc15_allowed_register_entry soc21_allowed_read_registers[] = {
197	{ SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS)},
198	{ SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS2)},
199	{ SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE0)},
200	{ SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE1)},
201	{ SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE2)},
202	{ SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE3)},
203	{ SOC15_REG_ENTRY(SDMA0, 0, regSDMA0_STATUS_REG)},
204	{ SOC15_REG_ENTRY(SDMA1, 0, regSDMA1_STATUS_REG)},
205	{ SOC15_REG_ENTRY(GC, 0, regCP_STAT)},
206	{ SOC15_REG_ENTRY(GC, 0, regCP_STALLED_STAT1)},
207	{ SOC15_REG_ENTRY(GC, 0, regCP_STALLED_STAT2)},
208	{ SOC15_REG_ENTRY(GC, 0, regCP_STALLED_STAT3)},
209	{ SOC15_REG_ENTRY(GC, 0, regCP_CPF_BUSY_STAT)},
210	{ SOC15_REG_ENTRY(GC, 0, regCP_CPF_STALLED_STAT1)},
211	{ SOC15_REG_ENTRY(GC, 0, regCP_CPF_STATUS)},
212	{ SOC15_REG_ENTRY(GC, 0, regCP_CPC_BUSY_STAT)},
213	{ SOC15_REG_ENTRY(GC, 0, regCP_CPC_STALLED_STAT1)},
214	{ SOC15_REG_ENTRY(GC, 0, regCP_CPC_STATUS)},
215	{ SOC15_REG_ENTRY(GC, 0, regGB_ADDR_CONFIG)},
216};
217
218static uint32_t soc21_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
219					 u32 sh_num, u32 reg_offset)
220{
221	uint32_t val;
222
223	mutex_lock(&adev->grbm_idx_mutex);
224	if (se_num != 0xffffffff || sh_num != 0xffffffff)
225		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
226
227	val = RREG32(reg_offset);
228
229	if (se_num != 0xffffffff || sh_num != 0xffffffff)
230		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
231	mutex_unlock(&adev->grbm_idx_mutex);
232	return val;
233}
234
235static uint32_t soc21_get_register_value(struct amdgpu_device *adev,
236				      bool indexed, u32 se_num,
237				      u32 sh_num, u32 reg_offset)
238{
239	if (indexed) {
240		return soc21_read_indexed_register(adev, se_num, sh_num, reg_offset);
241	} else {
242		if (reg_offset == SOC15_REG_OFFSET(GC, 0, regGB_ADDR_CONFIG) && adev->gfx.config.gb_addr_config)
243			return adev->gfx.config.gb_addr_config;
244		return RREG32(reg_offset);
245	}
246}
247
248static int soc21_read_register(struct amdgpu_device *adev, u32 se_num,
249			    u32 sh_num, u32 reg_offset, u32 *value)
250{
251	uint32_t i;
252	struct soc15_allowed_register_entry  *en;
253
254	*value = 0;
255	for (i = 0; i < ARRAY_SIZE(soc21_allowed_read_registers); i++) {
256		en = &soc21_allowed_read_registers[i];
257		if (adev->reg_offset[en->hwip][en->inst] &&
258		    reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
259				   + en->reg_offset))
260			continue;
261
262		*value = soc21_get_register_value(adev,
263					       soc21_allowed_read_registers[i].grbm_indexed,
264					       se_num, sh_num, reg_offset);
265		return 0;
266	}
267	return -EINVAL;
268}
269
270#if 0
271static int soc21_asic_mode1_reset(struct amdgpu_device *adev)
272{
273	u32 i;
274	int ret = 0;
275
276	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
277
278	/* disable BM */
279	pci_clear_master(adev->pdev);
280
281	amdgpu_device_cache_pci_state(adev->pdev);
282
283	if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
284		dev_info(adev->dev, "GPU smu mode1 reset\n");
285		ret = amdgpu_dpm_mode1_reset(adev);
286	} else {
287		dev_info(adev->dev, "GPU psp mode1 reset\n");
288		ret = psp_gpu_reset(adev);
289	}
290
291	if (ret)
292		dev_err(adev->dev, "GPU mode1 reset failed\n");
293	amdgpu_device_load_pci_state(adev->pdev);
294
295	/* wait for asic to come out of reset */
296	for (i = 0; i < adev->usec_timeout; i++) {
297		u32 memsize = adev->nbio.funcs->get_memsize(adev);
298
299		if (memsize != 0xffffffff)
300			break;
301		udelay(1);
302	}
303
304	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
305
306	return ret;
307}
308#endif
309
310static enum amd_reset_method
311soc21_asic_reset_method(struct amdgpu_device *adev)
312{
313	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
314	    amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
315	    amdgpu_reset_method == AMD_RESET_METHOD_BACO)
316		return amdgpu_reset_method;
317
318	if (amdgpu_reset_method != -1)
319		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
320				  amdgpu_reset_method);
321
322	switch (adev->ip_versions[MP1_HWIP][0]) {
323	case IP_VERSION(13, 0, 0):
324	case IP_VERSION(13, 0, 7):
325	case IP_VERSION(13, 0, 10):
326		return AMD_RESET_METHOD_MODE1;
327	case IP_VERSION(13, 0, 4):
328		return AMD_RESET_METHOD_MODE2;
329	default:
330		if (amdgpu_dpm_is_baco_supported(adev))
331			return AMD_RESET_METHOD_BACO;
332		else
333			return AMD_RESET_METHOD_MODE1;
334	}
335}
336
337static int soc21_asic_reset(struct amdgpu_device *adev)
338{
339	int ret = 0;
340
341	switch (soc21_asic_reset_method(adev)) {
342	case AMD_RESET_METHOD_PCI:
343		dev_info(adev->dev, "PCI reset\n");
344		ret = amdgpu_device_pci_reset(adev);
345		break;
346	case AMD_RESET_METHOD_BACO:
347		dev_info(adev->dev, "BACO reset\n");
348		ret = amdgpu_dpm_baco_reset(adev);
349		break;
350	case AMD_RESET_METHOD_MODE2:
351		dev_info(adev->dev, "MODE2 reset\n");
352		ret = amdgpu_dpm_mode2_reset(adev);
353		break;
354	default:
355		dev_info(adev->dev, "MODE1 reset\n");
356		ret = amdgpu_device_mode1_reset(adev);
357		break;
358	}
359
360	return ret;
361}
362
363static int soc21_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
364{
365	/* todo */
366	return 0;
367}
368
369static int soc21_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
370{
371	/* todo */
372	return 0;
373}
374
375static void soc21_pcie_gen3_enable(struct amdgpu_device *adev)
376{
377	if (pci_is_root_bus(adev->pdev->bus))
378		return;
379
380	if (amdgpu_pcie_gen2 == 0)
381		return;
382
383	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
384					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
385		return;
386
387	/* todo */
388}
389
390static void soc21_program_aspm(struct amdgpu_device *adev)
391{
392	if (!amdgpu_device_should_use_aspm(adev))
393		return;
394
395	if (!(adev->flags & AMD_IS_APU) &&
396	    (adev->nbio.funcs->program_aspm))
397		adev->nbio.funcs->program_aspm(adev);
398}
399
400static void soc21_enable_doorbell_aperture(struct amdgpu_device *adev,
401					bool enable)
402{
403	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
404	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
405}
406
407const struct amdgpu_ip_block_version soc21_common_ip_block =
408{
409	.type = AMD_IP_BLOCK_TYPE_COMMON,
410	.major = 1,
411	.minor = 0,
412	.rev = 0,
413	.funcs = &soc21_common_ip_funcs,
414};
415
416static uint32_t soc21_get_rev_id(struct amdgpu_device *adev)
417{
418	return adev->nbio.funcs->get_rev_id(adev);
419}
420
421static bool soc21_need_full_reset(struct amdgpu_device *adev)
422{
423	switch (adev->ip_versions[GC_HWIP][0]) {
424	case IP_VERSION(11, 0, 0):
425		return amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC);
426	case IP_VERSION(11, 0, 2):
427	case IP_VERSION(11, 0, 3):
428		return false;
429	default:
430		return true;
431	}
432}
433
434static bool soc21_need_reset_on_init(struct amdgpu_device *adev)
435{
436	u32 sol_reg;
437
438	if (adev->flags & AMD_IS_APU)
439		return false;
440
441	/* Check sOS sign of life register to confirm sys driver and sOS
442	 * are already been loaded.
443	 */
444	sol_reg = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_81);
445	if (sol_reg)
446		return true;
447
448	return false;
449}
450
451static uint64_t soc21_get_pcie_replay_count(struct amdgpu_device *adev)
452{
453
454	/* TODO
455	 * dummy implement for pcie_replay_count sysfs interface
456	 * */
457
458	return 0;
459}
460
461static void soc21_init_doorbell_index(struct amdgpu_device *adev)
462{
463	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
464	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
465	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
466	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
467	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
468	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
469	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
470	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
471	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
472	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
473	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
474	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
475	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
476	adev->doorbell_index.gfx_userqueue_start =
477		AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START;
478	adev->doorbell_index.gfx_userqueue_end =
479		AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END;
480	adev->doorbell_index.mes_ring0 = AMDGPU_NAVI10_DOORBELL_MES_RING0;
481	adev->doorbell_index.mes_ring1 = AMDGPU_NAVI10_DOORBELL_MES_RING1;
482	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
483	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
484	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
485	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
486	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
487	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
488	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
489	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
490	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
491
492	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
493	adev->doorbell_index.sdma_doorbell_range = 20;
494}
495
496static void soc21_pre_asic_init(struct amdgpu_device *adev)
497{
498}
499
500static int soc21_update_umd_stable_pstate(struct amdgpu_device *adev,
501					  bool enter)
502{
503	if (enter)
504		amdgpu_gfx_rlc_enter_safe_mode(adev);
505	else
506		amdgpu_gfx_rlc_exit_safe_mode(adev);
507
508	if (adev->gfx.funcs->update_perfmon_mgcg)
509		adev->gfx.funcs->update_perfmon_mgcg(adev, !enter);
510
511	return 0;
512}
513
514static const struct amdgpu_asic_funcs soc21_asic_funcs =
515{
516	.read_disabled_bios = &soc21_read_disabled_bios,
517	.read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
518	.read_register = &soc21_read_register,
519	.reset = &soc21_asic_reset,
520	.reset_method = &soc21_asic_reset_method,
521	.set_vga_state = &soc21_vga_set_state,
522	.get_xclk = &soc21_get_xclk,
523	.set_uvd_clocks = &soc21_set_uvd_clocks,
524	.set_vce_clocks = &soc21_set_vce_clocks,
525	.get_config_memsize = &soc21_get_config_memsize,
526	.init_doorbell_index = &soc21_init_doorbell_index,
527	.need_full_reset = &soc21_need_full_reset,
528	.need_reset_on_init = &soc21_need_reset_on_init,
529	.get_pcie_replay_count = &soc21_get_pcie_replay_count,
530	.supports_baco = &amdgpu_dpm_is_baco_supported,
531	.pre_asic_init = &soc21_pre_asic_init,
532	.query_video_codecs = &soc21_query_video_codecs,
533	.update_umd_stable_pstate = &soc21_update_umd_stable_pstate,
534};
535
536static int soc21_common_early_init(void *handle)
537{
538#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
539	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
540
541	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
542	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
543	adev->smc_rreg = NULL;
544	adev->smc_wreg = NULL;
545	adev->pcie_rreg = &soc21_pcie_rreg;
546	adev->pcie_wreg = &soc21_pcie_wreg;
547	adev->pcie_rreg64 = &soc21_pcie_rreg64;
548	adev->pcie_wreg64 = &soc21_pcie_wreg64;
549	adev->pciep_rreg = amdgpu_device_pcie_port_rreg;
550	adev->pciep_wreg = amdgpu_device_pcie_port_wreg;
551
552	/* TODO: will add them during VCN v2 implementation */
553	adev->uvd_ctx_rreg = NULL;
554	adev->uvd_ctx_wreg = NULL;
555
556	adev->didt_rreg = &soc21_didt_rreg;
557	adev->didt_wreg = &soc21_didt_wreg;
558
559	adev->asic_funcs = &soc21_asic_funcs;
560
561	adev->rev_id = soc21_get_rev_id(adev);
562	adev->external_rev_id = 0xff;
563	switch (adev->ip_versions[GC_HWIP][0]) {
564	case IP_VERSION(11, 0, 0):
565		adev->cg_flags = AMD_CG_SUPPORT_GFX_CGCG |
566			AMD_CG_SUPPORT_GFX_CGLS |
567#if 0
568			AMD_CG_SUPPORT_GFX_3D_CGCG |
569			AMD_CG_SUPPORT_GFX_3D_CGLS |
570#endif
571			AMD_CG_SUPPORT_GFX_MGCG |
572			AMD_CG_SUPPORT_REPEATER_FGCG |
573			AMD_CG_SUPPORT_GFX_FGCG |
574			AMD_CG_SUPPORT_GFX_PERF_CLK |
575			AMD_CG_SUPPORT_VCN_MGCG |
576			AMD_CG_SUPPORT_JPEG_MGCG |
577			AMD_CG_SUPPORT_ATHUB_MGCG |
578			AMD_CG_SUPPORT_ATHUB_LS |
579			AMD_CG_SUPPORT_MC_MGCG |
580			AMD_CG_SUPPORT_MC_LS |
581			AMD_CG_SUPPORT_IH_CG |
582			AMD_CG_SUPPORT_HDP_SD;
583		adev->pg_flags = AMD_PG_SUPPORT_VCN |
584			AMD_PG_SUPPORT_VCN_DPG |
585			AMD_PG_SUPPORT_JPEG |
586			AMD_PG_SUPPORT_ATHUB |
587			AMD_PG_SUPPORT_MMHUB;
588		if (amdgpu_sriov_vf(adev)) {
589			adev->cg_flags = 0;
590			adev->pg_flags = 0;
591		}
592		adev->external_rev_id = adev->rev_id + 0x1; // TODO: need update
593		break;
594	case IP_VERSION(11, 0, 2):
595		adev->cg_flags =
596			AMD_CG_SUPPORT_GFX_CGCG |
597			AMD_CG_SUPPORT_GFX_CGLS |
598			AMD_CG_SUPPORT_REPEATER_FGCG |
599			AMD_CG_SUPPORT_VCN_MGCG |
600			AMD_CG_SUPPORT_JPEG_MGCG |
601			AMD_CG_SUPPORT_ATHUB_MGCG |
602			AMD_CG_SUPPORT_ATHUB_LS |
603			AMD_CG_SUPPORT_IH_CG |
604			AMD_CG_SUPPORT_HDP_SD;
605		adev->pg_flags =
606			AMD_PG_SUPPORT_VCN |
607			AMD_PG_SUPPORT_VCN_DPG |
608			AMD_PG_SUPPORT_JPEG |
609			AMD_PG_SUPPORT_ATHUB |
610			AMD_PG_SUPPORT_MMHUB;
611		adev->external_rev_id = adev->rev_id + 0x10;
612		break;
613	case IP_VERSION(11, 0, 1):
614		adev->cg_flags =
615			AMD_CG_SUPPORT_GFX_CGCG |
616			AMD_CG_SUPPORT_GFX_CGLS |
617			AMD_CG_SUPPORT_GFX_MGCG |
618			AMD_CG_SUPPORT_GFX_FGCG |
619			AMD_CG_SUPPORT_REPEATER_FGCG |
620			AMD_CG_SUPPORT_GFX_PERF_CLK |
621			AMD_CG_SUPPORT_MC_MGCG |
622			AMD_CG_SUPPORT_MC_LS |
623			AMD_CG_SUPPORT_HDP_MGCG |
624			AMD_CG_SUPPORT_HDP_LS |
625			AMD_CG_SUPPORT_ATHUB_MGCG |
626			AMD_CG_SUPPORT_ATHUB_LS |
627			AMD_CG_SUPPORT_IH_CG |
628			AMD_CG_SUPPORT_BIF_MGCG |
629			AMD_CG_SUPPORT_BIF_LS |
630			AMD_CG_SUPPORT_VCN_MGCG |
631			AMD_CG_SUPPORT_JPEG_MGCG;
632		adev->pg_flags =
633			AMD_PG_SUPPORT_GFX_PG |
634			AMD_PG_SUPPORT_VCN |
635			AMD_PG_SUPPORT_VCN_DPG |
636			AMD_PG_SUPPORT_JPEG;
637		adev->external_rev_id = adev->rev_id + 0x1;
638		break;
639	case IP_VERSION(11, 0, 3):
640		adev->cg_flags = AMD_CG_SUPPORT_VCN_MGCG |
641			AMD_CG_SUPPORT_JPEG_MGCG |
642			AMD_CG_SUPPORT_GFX_CGCG |
643			AMD_CG_SUPPORT_GFX_CGLS |
644			AMD_CG_SUPPORT_REPEATER_FGCG |
645			AMD_CG_SUPPORT_GFX_MGCG;
646		adev->pg_flags = AMD_PG_SUPPORT_VCN |
647			AMD_PG_SUPPORT_VCN_DPG |
648			AMD_PG_SUPPORT_JPEG;
649		if (amdgpu_sriov_vf(adev)) {
650			/* hypervisor control CG and PG enablement */
651			adev->cg_flags = 0;
652			adev->pg_flags = 0;
653		}
654		adev->external_rev_id = adev->rev_id + 0x20;
655		break;
656	case IP_VERSION(11, 0, 4):
657		adev->cg_flags = AMD_CG_SUPPORT_VCN_MGCG |
658			AMD_CG_SUPPORT_JPEG_MGCG;
659		adev->pg_flags = AMD_PG_SUPPORT_VCN |
660			AMD_PG_SUPPORT_VCN_DPG |
661			AMD_PG_SUPPORT_GFX_PG |
662			AMD_PG_SUPPORT_JPEG;
663		adev->external_rev_id = adev->rev_id + 0x1;
664		break;
665
666	default:
667		/* FIXME: not supported yet */
668		return -EINVAL;
669	}
670
671	return 0;
672}
673
674static int soc21_common_late_init(void *handle)
675{
676	return 0;
677}
678
679static int soc21_common_sw_init(void *handle)
680{
681	return 0;
682}
683
684static int soc21_common_sw_fini(void *handle)
685{
686	return 0;
687}
688
689static int soc21_common_hw_init(void *handle)
690{
691	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
692
693	/* enable pcie gen2/3 link */
694	soc21_pcie_gen3_enable(adev);
695	/* enable aspm */
696	soc21_program_aspm(adev);
697	/* setup nbio registers */
698	adev->nbio.funcs->init_registers(adev);
699	/* remap HDP registers to a hole in mmio space,
700	 * for the purpose of expose those registers
701	 * to process space
702	 */
703	if (adev->nbio.funcs->remap_hdp_registers)
704		adev->nbio.funcs->remap_hdp_registers(adev);
705	/* enable the doorbell aperture */
706	soc21_enable_doorbell_aperture(adev, true);
707
708	return 0;
709}
710
711static int soc21_common_hw_fini(void *handle)
712{
713	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
714
715	/* disable the doorbell aperture */
716	soc21_enable_doorbell_aperture(adev, false);
717
718	return 0;
719}
720
721static int soc21_common_suspend(void *handle)
722{
723	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
724
725	return soc21_common_hw_fini(adev);
726}
727
728static int soc21_common_resume(void *handle)
729{
730	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
731
732	return soc21_common_hw_init(adev);
733}
734
735static bool soc21_common_is_idle(void *handle)
736{
737	return true;
738}
739
740static int soc21_common_wait_for_idle(void *handle)
741{
742	return 0;
743}
744
745static int soc21_common_soft_reset(void *handle)
746{
747	return 0;
748}
749
750static int soc21_common_set_clockgating_state(void *handle,
751					   enum amd_clockgating_state state)
752{
753	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
754
755	switch (adev->ip_versions[NBIO_HWIP][0]) {
756	case IP_VERSION(4, 3, 0):
757	case IP_VERSION(4, 3, 1):
758	case IP_VERSION(7, 7, 0):
759		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
760				state == AMD_CG_STATE_GATE);
761		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
762				state == AMD_CG_STATE_GATE);
763		adev->hdp.funcs->update_clock_gating(adev,
764				state == AMD_CG_STATE_GATE);
765		break;
766	default:
767		break;
768	}
769	return 0;
770}
771
772static int soc21_common_set_powergating_state(void *handle,
773					   enum amd_powergating_state state)
774{
775	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
776
777	switch (adev->ip_versions[LSDMA_HWIP][0]) {
778	case IP_VERSION(6, 0, 0):
779	case IP_VERSION(6, 0, 2):
780		adev->lsdma.funcs->update_memory_power_gating(adev,
781				state == AMD_PG_STATE_GATE);
782		break;
783	default:
784		break;
785	}
786
787	return 0;
788}
789
790static void soc21_common_get_clockgating_state(void *handle, u64 *flags)
791{
792	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
793
794	adev->nbio.funcs->get_clockgating_state(adev, flags);
795
796	adev->hdp.funcs->get_clock_gating_state(adev, flags);
797
798	return;
799}
800
801static const struct amd_ip_funcs soc21_common_ip_funcs = {
802	.name = "soc21_common",
803	.early_init = soc21_common_early_init,
804	.late_init = soc21_common_late_init,
805	.sw_init = soc21_common_sw_init,
806	.sw_fini = soc21_common_sw_fini,
807	.hw_init = soc21_common_hw_init,
808	.hw_fini = soc21_common_hw_fini,
809	.suspend = soc21_common_suspend,
810	.resume = soc21_common_resume,
811	.is_idle = soc21_common_is_idle,
812	.wait_for_idle = soc21_common_wait_for_idle,
813	.soft_reset = soc21_common_soft_reset,
814	.set_clockgating_state = soc21_common_set_clockgating_state,
815	.set_powergating_state = soc21_common_set_powergating_state,
816	.get_clockgating_state = soc21_common_get_clockgating_state,
817};
818