miidevs.h revision 1.120
1/* $OpenBSD: miidevs.h,v 1.120 2011/12/19 13:18:40 sthen Exp $ */ 2 3/* 4 * THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT. 5 * 6 * generated from: 7 * OpenBSD: miidevs,v 1.117 2011/12/19 13:18:19 sthen Exp 8 */ 9/* $NetBSD: miidevs,v 1.3 1998/11/05 03:43:43 thorpej Exp $ */ 10 11/*- 12 * Copyright (c) 1998 The NetBSD Foundation, Inc. 13 * All rights reserved. 14 * 15 * This code is derived from software contributed to The NetBSD Foundation 16 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 17 * NASA Ames Research Center. 18 * 19 * Redistribution and use in source and binary forms, with or without 20 * modification, are permitted provided that the following conditions 21 * are met: 22 * 1. Redistributions of source code must retain the above copyright 23 * notice, this list of conditions and the following disclaimer. 24 * 2. Redistributions in binary form must reproduce the above copyright 25 * notice, this list of conditions and the following disclaimer in the 26 * documentation and/or other materials provided with the distribution. 27 * 28 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 29 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 30 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 31 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 32 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 33 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 34 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 35 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 36 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 37 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 38 * POSSIBILITY OF SUCH DAMAGE. 39 */ 40 41/* 42 * List of known MII OUIs 43 */ 44#define MII_OUI_AMD 0x00001a /* AMD */ 45#define MII_OUI_REALTEK 0x000020 /* Realtek */ 46#define MII_OUI_VITESSE 0x0001c1 /* Vitesse */ 47#define MII_OUI_CICADA 0x0003f1 /* Cicada */ 48#define MII_OUI_CENIX 0x000749 /* CENiX */ 49#define MII_OUI_BROADCOM2 0x000af7 /* Broadcom */ 50#define MII_OUI_RDC 0x000bb4 /* RDC Semi. */ 51#define MII_OUI_ASIX 0x000ec6 /* ASIX */ 52#define MII_OUI_BROADCOM 0x001018 /* Broadcom */ 53#define MII_OUI_3COM 0x00105a /* 3com */ 54#define MII_OUI_ALTIMA 0x0010a9 /* Altima */ 55#define MII_OUI_ENABLESEMI 0x0010dd /* Enable Semi. */ 56#define MII_OUI_ATHEROS 0x001374 /* Atheros */ 57#define MII_OUI_JMICRON 0x001b8c /* JMicron */ 58#define MII_OUI_LEVEL1 0x00207b /* Level 1 */ 59#define MII_OUI_VIA 0x004063 /* VIA Networking */ 60#define MII_OUI_MARVELL 0x005043 /* Marvell */ 61#define MII_OUI_LUCENT 0x00601d /* Lucent */ 62#define MII_OUI_QUALITYSEMI 0x006051 /* Quality Semi. */ 63#define MII_OUI_DAVICOM 0x00606e /* Davicom */ 64#define MII_OUI_SMSC 0x00800f /* Standard Microsystems */ 65#define MII_OUI_ICPLUS 0x0090c3 /* IC Plus */ 66#define MII_OUI_TOPICSEMI 0x0090c3 /* Topic Semi. */ 67#define MII_OUI_AGERE 0x00a0bc /* Agere */ 68#define MII_OUI_ICS 0x00a0be /* Integrated Circuit Systems */ 69#define MII_OUI_SEEQ 0x00a07d /* Seeq */ 70#define MII_OUI_INTEL 0x00aa00 /* Intel */ 71#define MII_OUI_TDK 0x00c039 /* TDK */ 72#define MII_OUI_MYSON 0x00c0b4 /* Myson */ 73#define MII_OUI_PMCSIERRA 0x00e004 /* PMC-Sierra */ 74#define MII_OUI_SIS 0x00e006 /* Silicon Integrated Systems */ 75#define MII_OUI_REALTEK2 0x00e04c /* Realtek */ 76#define MII_OUI_JATO 0x00e083 /* Jato Technologies */ 77#define MII_OUI_XAQTI 0x00e0ae /* XaQti */ 78#define MII_OUI_PLESSEYSEMI 0x046b40 /* Plessey Semi. */ 79#define MII_OUI_NATSEMI 0x080017 /* National Semi. */ 80#define MII_OUI_TI 0x080028 /* Texas Instruments */ 81 82/* in the 79c873, AMD uses another OUI (which matches Davicom!) */ 83#define MII_OUI_xxALTIMA 0x000895 /* Altima */ 84#define MII_OUI_xxAMD 0x00606e /* AMD */ 85#define MII_OUI_xxCICADA 0x00c08f /* Cicada (alt) */ 86#define MII_OUI_xxINTEL 0x00f800 /* Intel (alt) */ 87 88/* some vendors have the bits swapped within bytes 89 (ie, ordered as on the wire) */ 90#define MII_OUI_xxICS 0x00057d /* Integrated Circuit Systems */ 91#define MII_OUI_xxSEEQ 0x0005be /* Seeq */ 92#define MII_OUI_xxSIS 0x000760 /* Silicon Integrated Systems */ 93#define MII_OUI_xxBROADCOM 0x000818 /* Broadcom */ 94#define MII_OUI_xxTI 0x100014 /* Texas Instruments */ 95#define MII_OUI_xxXAQTI 0x350700 /* XaQti */ 96 97/* Level 1 is completely different - from right to left. 98 (Two bits get lost in the third OUI byte.) */ 99#define MII_OUI_xxLEVEL1a 0x0004de /* Level 1 */ 100#define MII_OUI_xxLEVEL1 0x1e0400 /* Level 1 */ 101 102/* Don't know what's going on here. */ 103#define MII_OUI_xxBROADCOM2 0x0050ef /* Broadcom */ 104#define MII_OUI_xxBROADCOM3 0x00d897 /* Broadcom */ 105#define MII_OUI_xxDAVICOM 0x006040 /* Davicom */ 106 107/* This is the OUI of the gigE PHY in the RealTek 8169S/8110S chips */ 108#define MII_OUI_xxREALTEK 0x000732 /* Realtek */ 109 110/* Contrived vendor for dcphy */ 111#define MII_OUI_xxDEC 0x040440 /* Digital Clone */ 112 113#define MII_OUI_xxMARVELL 0x000ac2 /* Marvell */ 114 115/* 116 * List of known models. Grouped by oui. 117 */ 118 119/* AMD PHYs */ 120#define MII_MODEL_xxAMD_79C873 0x0000 121#define MII_STR_xxAMD_79C873 "Am79C873 10/100 PHY" 122#define MII_MODEL_AMD_79C875phy 0x0014 123#define MII_STR_AMD_79C875phy "Am79C875 quad PHY" 124#define MII_MODEL_AMD_79C873phy 0x0036 125#define MII_STR_AMD_79C873phy "Am79C873 internal PHY" 126 127/* Agere PHYs */ 128#define MII_MODEL_AGERE_ET1011 0x0004 129#define MII_STR_AGERE_ET1011 "ET1011 10/100/1000baseT PHY" 130 131/* Atheros PHYs */ 132#define MII_MODEL_ATHEROS_F1 0x0001 133#define MII_STR_ATHEROS_F1 "F1 10/100/1000 PHY" 134#define MII_MODEL_ATHEROS_F2 0x0002 135#define MII_STR_ATHEROS_F2 "F2 10/100 PHY" 136#define MII_MODEL_ATHEROS_F1_7 0x0007 137#define MII_STR_ATHEROS_F1_7 "F1 10/100/1000 PHY" 138 139/* Altima PHYs */ 140#define MII_MODEL_xxALTIMA_AC_UNKNOWN 0x0001 141#define MII_STR_xxALTIMA_AC_UNKNOWN "AC_UNKNOWN 10/100 PHY" 142#define MII_MODEL_xxALTIMA_AC101L 0x0012 143#define MII_STR_xxALTIMA_AC101L "AC101L 10/100 PHY" 144#define MII_MODEL_xxALTIMA_AC101 0x0021 145#define MII_STR_xxALTIMA_AC101 "AC101 10/100 PHY" 146 147/* Broadcom PHYs */ 148#define MII_MODEL_xxBROADCOM_BCM5400 0x0004 149#define MII_STR_xxBROADCOM_BCM5400 "BCM5400 1000baseT PHY" 150#define MII_MODEL_xxBROADCOM_BCM5401 0x0005 151#define MII_STR_xxBROADCOM_BCM5401 "BCM5401 10/100/1000baseT PHY" 152#define MII_MODEL_xxBROADCOM_BCM5411 0x0007 153#define MII_STR_xxBROADCOM_BCM5411 "BCM5411 10/100/1000baseT PHY" 154#define MII_MODEL_xxBROADCOM_BCM5464 0x000b 155#define MII_STR_xxBROADCOM_BCM5464 "BCM5464 10/100/1000baseT PHY" 156#define MII_MODEL_xxBROADCOM_BCM5461 0x000c 157#define MII_STR_xxBROADCOM_BCM5461 "BCM5461 10/100/1000baseT PHY" 158#define MII_MODEL_xxBROADCOM_BCM5462 0x000d 159#define MII_STR_xxBROADCOM_BCM5462 "BCM5462 10/100/1000baseT PHY" 160#define MII_MODEL_xxBROADCOM_BCM5421 0x000e 161#define MII_STR_xxBROADCOM_BCM5421 "BCM5421 10/100/1000baseT PHY" 162#define MII_MODEL_xxBROADCOM_BCM5752 0x0010 163#define MII_STR_xxBROADCOM_BCM5752 "BCM5752 10/100/1000baseT PHY" 164#define MII_MODEL_xxBROADCOM_BCM5701 0x0011 165#define MII_STR_xxBROADCOM_BCM5701 "BCM5701 10/100/1000baseT PHY" 166#define MII_MODEL_xxBROADCOM_BCM5706 0x0015 167#define MII_STR_xxBROADCOM_BCM5706 "BCM5706 10/100/1000baseT/SX PHY" 168#define MII_MODEL_xxBROADCOM_BCM5703 0x0016 169#define MII_STR_xxBROADCOM_BCM5703 "BCM5703 10/100/1000baseT PHY" 170#define MII_MODEL_xxBROADCOM_BCM5750 0x0018 171#define MII_STR_xxBROADCOM_BCM5750 "BCM5750 10/100/1000baseT PHY" 172#define MII_MODEL_xxBROADCOM_BCM5704 0x0019 173#define MII_STR_xxBROADCOM_BCM5704 "BCM5704 10/100/1000baseT PHY" 174#define MII_MODEL_xxBROADCOM_BCM5705 0x001a 175#define MII_STR_xxBROADCOM_BCM5705 "BCM5705 10/100/1000baseT PHY" 176#define MII_MODEL_xxBROADCOM_BCM54K2 0x002e 177#define MII_STR_xxBROADCOM_BCM54K2 "BCM54K2 10/100/1000baseT PHY" 178#define MII_MODEL_xxBROADCOM_BCM5714 0x0034 179#define MII_STR_xxBROADCOM_BCM5714 "BCM5714 10/100/1000baseT/SX PHY" 180#define MII_MODEL_xxBROADCOM_BCM5780 0x0035 181#define MII_STR_xxBROADCOM_BCM5780 "BCM5780 10/100/1000baseT/SX PHY" 182#define MII_MODEL_xxBROADCOM_BCM5708C 0x0036 183#define MII_STR_xxBROADCOM_BCM5708C "BCM5708C 10/100/1000baseT PHY" 184#define MII_MODEL_xxBROADCOM2_BCM54XX 0x0007 185#define MII_STR_xxBROADCOM2_BCM54XX "BCM54XX 10/100/1000baseT PHY" 186#define MII_MODEL_xxBROADCOM2_BCM5481 0x000a 187#define MII_STR_xxBROADCOM2_BCM5481 "BCM5481 10/100/1000baseT PHY" 188#define MII_MODEL_xxBROADCOM2_BCM5482 0x000b 189#define MII_STR_xxBROADCOM2_BCM5482 "BCM5482 10/100/1000baseT PHY" 190#define MII_MODEL_xxBROADCOM2_BCM5755 0x000c 191#define MII_STR_xxBROADCOM2_BCM5755 "BCM5755 10/100/1000baseT PHY" 192#define MII_MODEL_xxBROADCOM2_BCM5787 0x000e 193#define MII_STR_xxBROADCOM2_BCM5787 "BCM5787 10/100/1000baseT PHY" 194#define MII_MODEL_xxBROADCOM2_BCM5708S 0x0015 195#define MII_STR_xxBROADCOM2_BCM5708S "BCM5708S 1000/2500baseSX PHY" 196#define MII_MODEL_xxBROADCOM2_BCM5709CAX 0x002c 197#define MII_STR_xxBROADCOM2_BCM5709CAX "BCM5709CAX 10/100/1000baseT PHY" 198#define MII_MODEL_xxBROADCOM2_BCM5722 0x002d 199#define MII_STR_xxBROADCOM2_BCM5722 "BCM5722 10/100/1000baseT PHY" 200#define MII_MODEL_xxBROADCOM2_BCM5784 0x003a 201#define MII_STR_xxBROADCOM2_BCM5784 "BCM5784 10/100/1000baseT PHY" 202#define MII_MODEL_xxBROADCOM2_BCM5709C 0x003c 203#define MII_STR_xxBROADCOM2_BCM5709C "BCM5709 10/100/1000baseT PHY" 204#define MII_MODEL_xxBROADCOM2_BCM5761 0x003d 205#define MII_STR_xxBROADCOM2_BCM5761 "BCM5761 10/100/1000baseT PHY" 206#define MII_MODEL_xxBROADCOM2_BCM5709S 0x003f 207#define MII_STR_xxBROADCOM2_BCM5709S "BCM5709S 1000/2500baseSX PHY" 208#define MII_MODEL_xxBROADCOM3_BCM57780 0x0019 209#define MII_STR_xxBROADCOM3_BCM57780 "BCM57780 10/100/1000baseT PHY" 210#define MII_MODEL_xxBROADCOM3_BCM57765 0x0024 211#define MII_STR_xxBROADCOM3_BCM57765 "BCM57765 10/100/1000baseT PHY" 212#define MII_MODEL_BROADCOM_BCM5400 0x0004 213#define MII_STR_BROADCOM_BCM5400 "BCM5400 1000baseT PHY" 214#define MII_MODEL_BROADCOM_BCM5401 0x0005 215#define MII_STR_BROADCOM_BCM5401 "BCM5401 1000baseT PHY" 216#define MII_MODEL_BROADCOM_BCM5411 0x0007 217#define MII_STR_BROADCOM_BCM5411 "BCM5411 1000baseT PHY" 218#define MII_MODEL_BROADCOM_3C905B 0x0012 219#define MII_STR_BROADCOM_3C905B "3C905B internal PHY" 220#define MII_MODEL_BROADCOM_3C905C 0x0017 221#define MII_STR_BROADCOM_3C905C "3C905C internal PHY" 222#define MII_MODEL_BROADCOM_BCM5221 0x001e 223#define MII_STR_BROADCOM_BCM5221 "BCM5221 100baseTX PHY" 224#define MII_MODEL_BROADCOM_BCM5201 0x0021 225#define MII_STR_BROADCOM_BCM5201 "BCM5201 10/100 PHY" 226#define MII_MODEL_BROADCOM_BCM5214 0x0028 227#define MII_STR_BROADCOM_BCM5214 "BCM5214 Quad 10/100 PHY" 228#define MII_MODEL_BROADCOM_BCM5222 0x0032 229#define MII_STR_BROADCOM_BCM5222 "BCM5222 Dual 10/100 PHY" 230#define MII_MODEL_BROADCOM_BCM5220 0x0033 231#define MII_STR_BROADCOM_BCM5220 "BCM5220 10/100 PHY" 232#define MII_MODEL_BROADCOM_BCM4401 0x0036 233#define MII_STR_BROADCOM_BCM4401 "BCM4401 10/100baseTX PHY" 234#define MII_MODEL_BROADCOM2_BCM5906 0x0004 235#define MII_STR_BROADCOM2_BCM5906 "BCM5906 10/100baseTX PHY" 236 237/* Cicada PHYs (now owned by Vitesse) */ 238#define MII_MODEL_xxCICADA_CS8201B 0x0021 239#define MII_STR_xxCICADA_CS8201B "CS8201 10/100/1000TX PHY" 240#define MII_MODEL_CICADA_CS8201 0x0001 241#define MII_STR_CICADA_CS8201 "CS8201 10/100/1000TX PHY" 242#define MII_MODEL_CICADA_CS8204 0x0004 243#define MII_STR_CICADA_CS8204 "CS8204 10/100/1000TX PHY" 244#define MII_MODEL_CICADA_VSC8211 0x000b 245#define MII_STR_CICADA_VSC8211 "VSC8211 10/100/1000 PHY" 246#define MII_MODEL_CICADA_CS8201A 0x0020 247#define MII_STR_CICADA_CS8201A "CS8201 10/100/1000TX PHY" 248#define MII_MODEL_CICADA_CS8201B 0x0021 249#define MII_STR_CICADA_CS8201B "CS8201 10/100/1000TX PHY" 250#define MII_MODEL_CICADA_CS8244 0x002c 251#define MII_STR_CICADA_CS8244 "CS8244 10/100/1000TX PHY" 252 253/* Davicom PHYs */ 254#define MII_MODEL_xxDAVICOM_DM9101 0x0000 255#define MII_STR_xxDAVICOM_DM9101 "DM9101 10/100 PHY" 256#define MII_MODEL_DAVICOM_DM9102 0x0004 257#define MII_STR_DAVICOM_DM9102 "DM9102 10/100 PHY" 258#define MII_MODEL_DAVICOM_DM9601 0x000c 259#define MII_STR_DAVICOM_DM9601 "DM9601 10/100 PHY" 260 261/* Contrived vendor/model for dcphy */ 262#define MII_MODEL_xxDEC_xxDC 0x0001 263#define MII_STR_xxDEC_xxDC "DC" 264 265/* Enable Semi. PHYs (Agere) */ 266#define MII_MODEL_ENABLESEMI_LU3X31FT 0x0001 267#define MII_STR_ENABLESEMI_LU3X31FT "LU3X31FT" 268#define MII_MODEL_ENABLESEMI_LU3X31T2 0x0002 269#define MII_STR_ENABLESEMI_LU3X31T2 "LU3X31T2" 270#define MII_MODEL_ENABLESEMI_88E1000S 0x0004 271#define MII_STR_ENABLESEMI_88E1000S "88E1000S" 272#define MII_MODEL_ENABLESEMI_88E1000 0x0005 273#define MII_STR_ENABLESEMI_88E1000 "88E1000" 274 275/* IC Plus PHYs */ 276#define MII_MODEL_ICPLUS_IP100 0x0004 277#define MII_STR_ICPLUS_IP100 "IP100 10/100 PHY" 278#define MII_MODEL_ICPLUS_IP101 0x0005 279#define MII_STR_ICPLUS_IP101 "IP101 10/100 PHY" 280#define MII_MODEL_ICPLUS_IP1000A 0x0008 281#define MII_STR_ICPLUS_IP1000A "IP1000A 10/100/1000 PHY" 282#define MII_MODEL_ICPLUS_IP1001 0x0019 283#define MII_STR_ICPLUS_IP1001 "IP1001 10/100/1000 PHY" 284 285/* Integrated Circuit Systems PHYs */ 286#define MII_MODEL_xxICS_1890 0x0002 287#define MII_STR_xxICS_1890 "ICS1890 10/100 PHY" 288#define MII_MODEL_xxICS_1892 0x0003 289#define MII_STR_xxICS_1892 "ICS1892 10/100 PHY" 290#define MII_MODEL_xxICS_1893 0x0004 291#define MII_STR_xxICS_1893 "ICS1893 10/100 PHY" 292 293/* Intel PHYs */ 294#define MII_MODEL_xxINTEL_I82553 0x0000 295#define MII_STR_xxINTEL_I82553 "i82553 10/100 PHY" 296#define MII_MODEL_INTEL_I82555 0x0015 297#define MII_STR_INTEL_I82555 "i82555 10/100 PHY" 298#define MII_MODEL_INTEL_I82562G 0x0031 299#define MII_STR_INTEL_I82562G "i82562G 10/100 PHY" 300#define MII_MODEL_INTEL_I82562EM 0x0032 301#define MII_STR_INTEL_I82562EM "i82562EM 10/100 PHY" 302#define MII_MODEL_INTEL_I82562ET 0x0033 303#define MII_STR_INTEL_I82562ET "i82562ET 10/100 PHY" 304#define MII_MODEL_INTEL_I82553 0x0035 305#define MII_STR_INTEL_I82553 "i82553 10/100 PHY" 306 307/* Jato Technologies PHYs */ 308#define MII_MODEL_JATO_BASEX 0x0000 309#define MII_STR_JATO_BASEX "Jato 1000baseX PHY" 310 311/* JMicron PHYs */ 312#define MII_MODEL_JMICRON_JMP211 0x0021 313#define MII_STR_JMICRON_JMP211 "JMP211 10/100/1000 PHY" 314#define MII_MODEL_JMICRON_JMP202 0x0022 315#define MII_STR_JMICRON_JMP202 "JMP202 10/100 PHY" 316 317/* Level 1 PHYs */ 318#define MII_MODEL_xxLEVEL1_LXT970 0x0000 319#define MII_STR_xxLEVEL1_LXT970 "LXT970 10/100 PHY" 320#define MII_MODEL_xxLEVEL1a_LXT971 0x000e 321#define MII_STR_xxLEVEL1a_LXT971 "LXT971 10/100 PHY" 322#define MII_MODEL_LEVEL1_LXT1000_OLD 0x0003 323#define MII_STR_LEVEL1_LXT1000_OLD "LXT1000 10/100/1000 PHY" 324#define MII_MODEL_LEVEL1_LXT1000 0x000c 325#define MII_STR_LEVEL1_LXT1000 "LXT1000 10/100/1000 PHY" 326 327/* Lucent PHYs */ 328#define MII_MODEL_LUCENT_LU6612 0x000c 329#define MII_STR_LUCENT_LU6612 "LU6612 10/100 PHY" 330#define MII_MODEL_LUCENT_LU3X51FT 0x0033 331#define MII_STR_LUCENT_LU3X51FT "LU3X51FT 10/100 PHY" 332#define MII_MODEL_LUCENT_LU3X54FT 0x0036 333#define MII_STR_LUCENT_LU3X54FT "LU3X54FT 10/100 PHY" 334 335/* Marvell PHYs */ 336#define MII_MODEL_xxMARVELL_E1000_5 0x0002 337#define MII_STR_xxMARVELL_E1000_5 "88E1000 5 Gigabit PHY" 338#define MII_MODEL_xxMARVELL_E1000_6 0x0003 339#define MII_STR_xxMARVELL_E1000_6 "88E1000 6 Gigabit PHY" 340#define MII_MODEL_xxMARVELL_E1000_7 0x0005 341#define MII_STR_xxMARVELL_E1000_7 "88E1000 7 Gigabit PHY" 342#define MII_MODEL_xxMARVELL_E1111 0x000c 343#define MII_STR_xxMARVELL_E1111 "88E1111 Gigabit PHY" 344#define MII_MODEL_MARVELL_E1000_1 0x0000 345#define MII_STR_MARVELL_E1000_1 "88E1000 1 Gigabit PHY" 346#define MII_MODEL_MARVELL_E1011 0x0002 347#define MII_STR_MARVELL_E1011 "88E1011 Gigabit PHY" 348#define MII_MODEL_MARVELL_E1000_2 0x0003 349#define MII_STR_MARVELL_E1000_2 "88E1000 2 Gigabit PHY" 350#define MII_MODEL_MARVELL_E1000S 0x0004 351#define MII_STR_MARVELL_E1000S "88E1000S Gigabit PHY" 352#define MII_MODEL_MARVELL_E1000_3 0x0005 353#define MII_STR_MARVELL_E1000_3 "88E1000 3 Gigabit PHY" 354#define MII_MODEL_MARVELL_E1000_4 0x0006 355#define MII_STR_MARVELL_E1000_4 "88E1000 4 Gigabit PHY" 356#define MII_MODEL_MARVELL_E3082 0x0008 357#define MII_STR_MARVELL_E3082 "88E3082 10/100 PHY" 358#define MII_MODEL_MARVELL_E1112 0x0009 359#define MII_STR_MARVELL_E1112 "88E1112 Gigabit PHY" 360#define MII_MODEL_MARVELL_E1149 0x000b 361#define MII_STR_MARVELL_E1149 "88E1149 Gigabit PHY" 362#define MII_MODEL_MARVELL_E1111 0x000c 363#define MII_STR_MARVELL_E1111 "88E1111 Gigabit PHY" 364#define MII_MODEL_MARVELL_E1116 0x0021 365#define MII_STR_MARVELL_E1116 "88E1116 Gigabit PHY" 366#define MII_MODEL_MARVELL_E1118 0x0022 367#define MII_STR_MARVELL_E1118 "88E1118 Gigabit PHY" 368#define MII_MODEL_MARVELL_E1116R 0x0024 369#define MII_STR_MARVELL_E1116R "88E1116R Gigabit PHY" 370#define MII_MODEL_MARVELL_E3016 0x0026 371#define MII_STR_MARVELL_E3016 "88E3016 10/100 PHY" 372#define MII_MODEL_MARVELL_PHYG65G 0x0027 373#define MII_STR_MARVELL_PHYG65G "PHYG65G Gigabit PHY" 374 375/* Myson PHYs */ 376#define MII_MODEL_MYSON_MTD972 0x0000 377#define MII_STR_MYSON_MTD972 "MTD972 10/100 PHY" 378 379/* National Semi. PHYs */ 380#define MII_MODEL_NATSEMI_DP83840 0x0000 381#define MII_STR_NATSEMI_DP83840 "DP83840 10/100 PHY" 382#define MII_MODEL_NATSEMI_DP83843 0x0001 383#define MII_STR_NATSEMI_DP83843 "DP83843 10/100 PHY" 384#define MII_MODEL_NATSEMI_DP83815 0x0002 385#define MII_STR_NATSEMI_DP83815 "DP83815 10/100 PHY" 386#define MII_MODEL_NATSEMI_DP83847 0x0003 387#define MII_STR_NATSEMI_DP83847 "DP83847 10/100 PHY" 388#define MII_MODEL_NATSEMI_DP83891 0x0005 389#define MII_STR_NATSEMI_DP83891 "DP83891 10/100/1000 PHY" 390#define MII_MODEL_NATSEMI_DP83861 0x0006 391#define MII_STR_NATSEMI_DP83861 "DP83861 10/100/1000 PHY" 392#define MII_MODEL_NATSEMI_DP83865 0x0007 393#define MII_STR_NATSEMI_DP83865 "DP83865 10/100/1000 PHY" 394 395/* Plessey Semi. PHYs */ 396#define MII_MODEL_PLESSEY_NWK914 0x0000 397#define MII_STR_PLESSEY_NWK914 "NWK914 10/100 PHY" 398 399/* Quality Semi. PHYs */ 400#define MII_MODEL_QUALITYSEMI_QS6612 0x0000 401#define MII_STR_QUALITYSEMI_QS6612 "QS6612 10/100 PHY" 402 403/* RDC Semi. PHYs */ 404#define MII_MODEL_RDC_R6040 0x0003 405#define MII_STR_RDC_R6040 "R6040 10/100 PHY" 406 407/* Realtek PHYs */ 408#define MII_MODEL_xxREALTEK_RTL8169S 0x0011 409#define MII_STR_xxREALTEK_RTL8169S "RTL8169S/8110S PHY" 410#define MII_MODEL_REALTEK_RTL8201L 0x0020 411#define MII_STR_REALTEK_RTL8201L "RTL8201L 10/100 PHY" 412 413/* Seeq PHYs */ 414#define MII_MODEL_xxSEEQ_80220 0x0003 415#define MII_STR_xxSEEQ_80220 "80220 10/100 PHY" 416#define MII_MODEL_xxSEEQ_84220 0x0004 417#define MII_STR_xxSEEQ_84220 "84220 10/100 PHY" 418#define MII_MODEL_xxSEEQ_80225 0x0008 419#define MII_STR_xxSEEQ_80225 "80225 10/100 PHY" 420 421/* Silicon Integrated Systems PHYs */ 422#define MII_MODEL_xxSIS_900 0x0000 423#define MII_STR_xxSIS_900 "900 10/100 PHY" 424 425/* Standard Microsystems PHYs */ 426#define MII_MODEL_SMSC_LAN83C185 0x000a 427#define MII_STR_SMSC_LAN83C185 "LAN83C185 10/100 PHY" 428 429/* Texas Instruments PHYs */ 430#define MII_MODEL_xxTI_TLAN10T 0x0001 431#define MII_STR_xxTI_TLAN10T "ThunderLAN 10baseT PHY" 432#define MII_MODEL_xxTI_100VGPMI 0x0002 433#define MII_STR_xxTI_100VGPMI "ThunderLAN 100VG-AnyLan PHY" 434#define MII_MODEL_xxTI_TNETE2101 0x0003 435#define MII_STR_xxTI_TNETE2101 "TNETE2101 PHY" 436 437/* TDK PHYs */ 438#define MII_MODEL_TDK_78Q2120 0x0014 439#define MII_STR_TDK_78Q2120 "78Q2120 10/100 PHY" 440#define MII_MODEL_TDK_78Q2121 0x0015 441#define MII_STR_TDK_78Q2121 "78Q2121 100baseTX PHY" 442 443/* VIA Networking PHYs */ 444#define MII_MODEL_VIA_VT6103 0x0032 445#define MII_STR_VIA_VT6103 "VT6103 10/100 PHY" 446#define MII_MODEL_VIA_VT6103_2 0x0034 447#define MII_STR_VIA_VT6103_2 "VT6103 10/100 PHY" 448 449/* Vitesse PHYs */ 450#define MII_MODEL_VITESSE_VSC8601 0x0002 451#define MII_STR_VITESSE_VSC8601 "VSC8601 10/100/1000 PHY" 452 453/* XaQti PHYs */ 454#define MII_MODEL_XAQTI_XMACII 0x0000 455#define MII_STR_XAQTI_XMACII "XMAC II Gigabit PHY" 456