rtl81x9reg.h revision 1.77
1/* $OpenBSD: rtl81x9reg.h,v 1.77 2013/10/11 14:00:18 jsg Exp $ */ 2 3/* 4 * Copyright (c) 1997, 1998 5 * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. All advertising materials mentioning features or use of this software 16 * must display the following acknowledgement: 17 * This product includes software developed by Bill Paul. 18 * 4. Neither the name of the author nor the names of any co-contributors 19 * may be used to endorse or promote products derived from this software 20 * without specific prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32 * THE POSSIBILITY OF SUCH DAMAGE. 33 * 34 * $FreeBSD: src/sys/pci/if_rlreg.h,v 1.14 1999/10/21 19:42:03 wpaul Exp $ 35 */ 36 37/* 38 * RealTek 8129/8139 register offsets 39 */ 40#define RL_IDR0 0x0000 /* ID register 0 (station addr) */ 41#define RL_IDR1 0x0001 /* Must use 32-bit accesses (?) */ 42#define RL_IDR2 0x0002 43#define RL_IDR3 0x0003 44#define RL_IDR4 0x0004 45#define RL_IDR5 0x0005 46 /* 0006-0007 reserved */ 47#define RL_MAR0 0x0008 /* Multicast hash table */ 48#define RL_MAR1 0x0009 49#define RL_MAR2 0x000A 50#define RL_MAR3 0x000B 51#define RL_MAR4 0x000C 52#define RL_MAR5 0x000D 53#define RL_MAR6 0x000E 54#define RL_MAR7 0x000F 55 56#define RL_TXSTAT0 0x0010 /* status of TX descriptor 0 */ 57#define RL_TXSTAT1 0x0014 /* status of TX descriptor 1 */ 58#define RL_TXSTAT2 0x0018 /* status of TX descriptor 2 */ 59#define RL_TXSTAT3 0x001C /* status of TX descriptor 3 */ 60 61#define RL_TXADDR0 0x0020 /* address of TX descriptor 0 */ 62#define RL_TXADDR1 0x0024 /* address of TX descriptor 1 */ 63#define RL_TXADDR2 0x0028 /* address of TX descriptor 2 */ 64#define RL_TXADDR3 0x002C /* address of TX descriptor 3 */ 65 66#define RL_RXADDR 0x0030 /* RX ring start address */ 67#define RL_RX_EARLY_BYTES 0x0034 /* RX early byte count */ 68#define RL_RX_EARLY_STAT 0x0036 /* RX early status */ 69#define RL_COMMAND 0x0037 /* command register */ 70#define RL_CURRXADDR 0x0038 /* current address of packet read */ 71#define RL_CURRXBUF 0x003A /* current RX buffer address */ 72#define RL_IMR 0x003C /* interrupt mask register */ 73#define RL_ISR 0x003E /* interrupt status register */ 74#define RL_TXCFG 0x0040 /* transmit config */ 75#define RL_RXCFG 0x0044 /* receive config */ 76#define RL_TIMERCNT 0x0048 /* timer count register */ 77#define RL_MISSEDPKT 0x004C /* missed packet counter */ 78#define RL_EECMD 0x0050 /* EEPROM command register */ 79#define RL_CFG0 0x0051 /* config register #0 */ 80#define RL_CFG1 0x0052 /* config register #1 */ 81#define RL_CFG2 0x0053 /* config register #2 */ 82#define RL_CFG3 0x0054 /* config register #3 */ 83#define RL_CFG4 0x0055 /* config register #4 */ 84#define RL_CFG5 0x0056 /* config register #5 */ 85 /* 0057 reserved */ 86#define RL_MEDIASTAT 0x0058 /* media status register (8139) */ 87 /* 0059-005A reserved */ 88#define RL_MII 0x005A /* 8129 chip only */ 89#define RL_HALTCLK 0x005B 90#define RL_MULTIINTR 0x005C /* multiple interrupt */ 91#define RL_PCIREV 0x005E /* PCI revision value */ 92 /* 005F reserved */ 93#define RL_TXSTAT_ALL 0x0060 /* TX status of all descriptors */ 94 95#define RL_CSIDR 0x0064 96#define RL_CSIAR 0x0068 97 98/* Direct PHY access registers only available on 8139 */ 99#define RL_BMCR 0x0062 /* PHY basic mode control */ 100#define RL_BMSR 0x0064 /* PHY basic mode status */ 101#define RL_ANAR 0x0066 /* PHY autoneg advert */ 102#define RL_LPAR 0x0068 /* PHY link partner ability */ 103#define RL_ANER 0x006A /* PHY autoneg expansion */ 104 105#define RL_DISCCNT 0x006C /* disconnect counter */ 106#define RL_FALSECAR 0x006E /* false carrier counter */ 107#define RL_NWAYTST 0x0070 /* NWAY test register */ 108#define RL_RX_ER 0x0072 /* RX_ER counter */ 109#define RL_CSCFG 0x0074 /* CS configuration register */ 110 111/* 112 * When operating in special C+ mode, some of the registers in an 113 * 8139C+ chip have different definitions. These are also used for 114 * the 8169 gigE chip. 115 */ 116#define RL_DUMPSTATS_LO 0x0010 /* counter dump command register */ 117#define RL_DUMPSTATS_HI 0x0014 /* counter dump command register */ 118#define RL_TXLIST_ADDR_LO 0x0020 /* 64 bits, 256 byte alignment */ 119#define RL_TXLIST_ADDR_HI 0x0024 /* 64 bits, 256 byte alignment */ 120#define RL_TXLIST_ADDR_HPRIO_LO 0x0028 /* 64 bits, 256 byte aligned */ 121#define RL_TXLIST_ADDR_HPRIO_HI 0x002C /* 64 bits, 256 byte aligned */ 122#define RL_TIMERINT 0x0054 /* interrupt on timer expire */ 123#define RL_TXSTART 0x00D9 /* 8 bits */ 124#define RL_CPLUS_CMD 0x00E0 /* 16 bits */ 125#define RL_RXLIST_ADDR_LO 0x00E4 /* 64 bits, 256 byte alignment */ 126#define RL_RXLIST_ADDR_HI 0x00E8 /* 64 bits, 256 byte alignment */ 127#define RL_EARLY_TX_THRESH 0x00EC /* 8 bits */ 128 129/* 130 * Registers specific to the 8169 gigE chip 131 */ 132#define RL_GTXSTART 0x0038 /* 8 bits */ 133#define RL_TIMERINT_8169 0x0058 /* different offset than 8139 */ 134#define RL_PHYAR 0x0060 135#define RL_TBICSR 0x0064 136#define RL_TBI_ANAR 0x0068 137#define RL_TBI_LPAR 0x006A 138#define RL_GMEDIASTAT 0x006C /* 8 bits */ 139#define RL_MACDBG 0x006D /* 8 bits */ 140#define RL_GPIO 0x006E /* 8 bits */ 141#define RL_PMCH 0x006F /* 8 bits */ 142#define RL_LDPS 0x0082 /* Link Down Power Saving */ 143#define RL_MAXRXPKTLEN 0x00DA /* 16 bits, chip multiplies by 8 */ 144#define RL_IM 0x00E2 145 146/* 147 * TX config register bits 148 */ 149#define RL_TXCFG_CLRABRT 0x00000001 /* retransmit aborted pkt */ 150#define RL_TXCFG_MAXDMA 0x00000700 /* max DMA burst size */ 151#define RL_TXCFG_CRCAPPEND 0x00010000 /* CRC append (0 = yes) */ 152#define RL_TXCFG_LOOPBKTST 0x00060000 /* loopback test */ 153#define RL_TXCFG_IFG2 0x00080000 /* 8169 only */ 154#define RL_TXCFG_IFG 0x03000000 /* interframe gap */ 155#define RL_TXCFG_HWREV 0x7C800000 156 157#define RL_LOOPTEST_OFF 0x00000000 158#define RL_LOOPTEST_ON 0x00020000 159#define RL_LOOPTEST_ON_CPLUS 0x00060000 160 161/* Known revision codes. */ 162 163#define RL_HWREV_8169 0x00000000 164#define RL_HWREV_8169S 0x00800000 165#define RL_HWREV_8110S 0x04000000 166#define RL_HWREV_8169_8110SB 0x10000000 167#define RL_HWREV_8169_8110SCd 0x18000000 168#define RL_HWREV_8401E 0x24000000 169#define RL_HWREV_8102EL 0x24800000 170#define RL_HWREV_8102EL_SPIN1 0x24C00000 171#define RL_HWREV_8168D 0x28000000 172#define RL_HWREV_8168DP 0x28800000 173#define RL_HWREV_8168E 0x2C000000 174#define RL_HWREV_8168E_VL 0x2C800000 175#define RL_HWREV_8168_SPIN1 0x30000000 176#define RL_HWREV_8100E_SPIN1 0x30800000 177#define RL_HWREV_8101E 0x34000000 178#define RL_HWREV_8102E 0x34800000 179#define RL_HWREV_8103E 0x34C00000 180#define RL_HWREV_8168_SPIN2 0x38000000 181#define RL_HWREV_8168_SPIN3 0x38400000 182#define RL_HWREV_8100E_SPIN2 0x38800000 183#define RL_HWREV_8168C 0x3c000000 184#define RL_HWREV_8168C_SPIN2 0x3c400000 185#define RL_HWREV_8168CP 0x3c800000 186#define RL_HWREV_8105E 0x40800000 187#define RL_HWREV_8105E_SPIN1 0x40C00000 188#define RL_HWREV_8402 0x44000000 189#define RL_HWREV_8106E 0x44800000 190#define RL_HWREV_8106E_SPIN1 0x44900000 191#define RL_HWREV_8168F 0x48000000 192#define RL_HWREV_8411 0x48800000 193#define RL_HWREV_8168G 0x4c000000 194#define RL_HWREV_8168G_SPIN1 0x4c100000 195#define RL_HWREV_8168G_SPIN2 0x50900000 196#define RL_HWREV_8168G_SPIN4 0x5c800000 197#define RL_HWREV_8139 0x60000000 198#define RL_HWREV_8139A 0x70000000 199#define RL_HWREV_8139AG 0x70800000 200#define RL_HWREV_8139B 0x78000000 201#define RL_HWREV_8130 0x7C000000 202#define RL_HWREV_8139C 0x74000000 203#define RL_HWREV_8139D 0x74400000 204#define RL_HWREV_8139CPLUS 0x74800000 205#define RL_HWREV_8101 0x74c00000 206#define RL_HWREV_8100 0x78800000 207#define RL_HWREV_8169_8110SBL 0x7cc00000 208#define RL_HWREV_8169_8110SCe 0x98000000 209 210#define RL_TXDMA_16BYTES 0x00000000 211#define RL_TXDMA_32BYTES 0x00000100 212#define RL_TXDMA_64BYTES 0x00000200 213#define RL_TXDMA_128BYTES 0x00000300 214#define RL_TXDMA_256BYTES 0x00000400 215#define RL_TXDMA_512BYTES 0x00000500 216#define RL_TXDMA_1024BYTES 0x00000600 217#define RL_TXDMA_2048BYTES 0x00000700 218 219/* 220 * Transmit descriptor status register bits. 221 */ 222#define RL_TXSTAT_LENMASK 0x00001FFF 223#define RL_TXSTAT_OWN 0x00002000 224#define RL_TXSTAT_TX_UNDERRUN 0x00004000 225#define RL_TXSTAT_TX_OK 0x00008000 226#define RL_TXSTAT_EARLY_THRESH 0x003F0000 227#define RL_TXSTAT_COLLCNT 0x0F000000 228#define RL_TXSTAT_CARR_HBEAT 0x10000000 229#define RL_TXSTAT_OUTOFWIN 0x20000000 230#define RL_TXSTAT_TXABRT 0x40000000 231#define RL_TXSTAT_CARRLOSS 0x80000000 232 233/* 234 * Interrupt status register bits. 235 */ 236#define RL_ISR_RX_OK 0x0001 237#define RL_ISR_RX_ERR 0x0002 238#define RL_ISR_TX_OK 0x0004 239#define RL_ISR_TX_ERR 0x0008 240#define RL_ISR_RX_OVERRUN 0x0010 241#define RL_ISR_PKT_UNDERRUN 0x0020 242#define RL_ISR_LINKCHG 0x0020 /* 8169 only */ 243#define RL_ISR_FIFO_OFLOW 0x0040 244#define RL_ISR_TX_DESC_UNAVAIL 0x0080 /* C+ only */ 245#define RL_ISR_SWI 0x0100 /* C+ only */ 246#define RL_ISR_CABLE_LEN_CHGD 0x2000 247#define RL_ISR_PCS_TIMEOUT 0x4000 /* 8129 only */ 248#define RL_ISR_TIMEOUT_EXPIRED 0x4000 249#define RL_ISR_SYSTEM_ERR 0x8000 250 251#define RL_INTRS \ 252 (RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR| \ 253 RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW| \ 254 RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR) 255 256#define RL_INTRS_CPLUS \ 257 (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR| \ 258 RL_ISR_RX_OVERRUN|RL_ISR_FIFO_OFLOW|RL_ISR_LINKCHG| \ 259 RL_ISR_SYSTEM_ERR|RL_ISR_TX_OK) 260 261#define RL_INTRS_TIMER \ 262 (RL_ISR_RX_ERR|RL_ISR_TX_ERR| \ 263 RL_ISR_LINKCHG|RL_ISR_SYSTEM_ERR| \ 264 RL_ISR_TIMEOUT_EXPIRED) 265 266/* 267 * Media status register. (8139 only) 268 */ 269#define RL_MEDIASTAT_RXPAUSE 0x01 270#define RL_MEDIASTAT_TXPAUSE 0x02 271#define RL_MEDIASTAT_LINK 0x04 272#define RL_MEDIASTAT_SPEED10 0x08 273#define RL_MEDIASTAT_RXFLOWCTL 0x40 /* duplex mode */ 274#define RL_MEDIASTAT_TXFLOWCTL 0x80 /* duplex mode */ 275 276/* 277 * Receive config register. 278 */ 279#define RL_RXCFG_RX_ALLPHYS 0x00000001 /* accept all nodes */ 280#define RL_RXCFG_RX_INDIV 0x00000002 /* match filter */ 281#define RL_RXCFG_RX_MULTI 0x00000004 /* accept all multicast */ 282#define RL_RXCFG_RX_BROAD 0x00000008 /* accept all broadcast */ 283#define RL_RXCFG_RX_RUNT 0x00000010 284#define RL_RXCFG_RX_ERRPKT 0x00000020 285#define RL_RXCFG_WRAP 0x00000080 286#define RL_RXCFG_EARLYOFF 0x00000100 287#define RL_RXCFG_MAXDMA 0x00000700 288#define RL_RXCFG_BURSZ 0x00001800 289#define RL_RXCFG_FIFOTHRESH 0x0000E000 290#define RL_RXCFG_EARLYTHRESH 0x07000000 291 292#define RL_RXDMA_16BYTES 0x00000000 293#define RL_RXDMA_32BYTES 0x00000100 294#define RL_RXDMA_64BYTES 0x00000200 295#define RL_RXDMA_128BYTES 0x00000300 296#define RL_RXDMA_256BYTES 0x00000400 297#define RL_RXDMA_512BYTES 0x00000500 298#define RL_RXDMA_1024BYTES 0x00000600 299#define RL_RXDMA_UNLIMITED 0x00000700 300 301#define RL_RXBUF_8 0x00000000 302#define RL_RXBUF_16 0x00000800 303#define RL_RXBUF_32 0x00001000 304#define RL_RXBUF_64 0x00001800 305 306#define RL_RXFIFO_16BYTES 0x00000000 307#define RL_RXFIFO_32BYTES 0x00002000 308#define RL_RXFIFO_64BYTES 0x00004000 309#define RL_RXFIFO_128BYTES 0x00006000 310#define RL_RXFIFO_256BYTES 0x00008000 311#define RL_RXFIFO_512BYTES 0x0000A000 312#define RL_RXFIFO_1024BYTES 0x0000C000 313#define RL_RXFIFO_NOTHRESH 0x0000E000 314 315/* 316 * Bits in RX status header (included with RX'ed packet 317 * in ring buffer). 318 */ 319#define RL_RXSTAT_RXOK 0x00000001 320#define RL_RXSTAT_ALIGNERR 0x00000002 321#define RL_RXSTAT_CRCERR 0x00000004 322#define RL_RXSTAT_GIANT 0x00000008 323#define RL_RXSTAT_RUNT 0x00000010 324#define RL_RXSTAT_BADSYM 0x00000020 325#define RL_RXSTAT_BROAD 0x00002000 326#define RL_RXSTAT_INDIV 0x00004000 327#define RL_RXSTAT_MULTI 0x00008000 328#define RL_RXSTAT_LENMASK 0xFFFF0000 329 330#define RL_RXSTAT_UNFINISHED 0xFFF0 /* DMA still in progress */ 331/* 332 * Command register. 333 */ 334#define RL_CMD_EMPTY_RXBUF 0x0001 335#define RL_CMD_TX_ENB 0x0004 336#define RL_CMD_RX_ENB 0x0008 337#define RL_CMD_RESET 0x0010 338#define RL_CMD_STOPREQ 0x0080 339 340/* 341 * EEPROM control register 342 */ 343#define RL_EE_DATAOUT 0x01 /* Data out */ 344#define RL_EE_DATAIN 0x02 /* Data in */ 345#define RL_EE_CLK 0x04 /* clock */ 346#define RL_EE_SEL 0x08 /* chip select */ 347#define RL_EE_MODE (0x40|0x80) 348 349#define RL_EEMODE_OFF 0x00 350#define RL_EEMODE_AUTOLOAD 0x40 351#define RL_EEMODE_PROGRAM 0x80 352#define RL_EEMODE_WRITECFG (0x80|0x40) 353 354/* 9346/9356 EEPROM commands */ 355 356#define RL_9346_ADDR_LEN 6 /* 93C46 1K: 128x16 */ 357#define RL_9356_ADDR_LEN 8 /* 93C56 2K: 256x16 */ 358 359#define RL_9346_WRITE 0x5 360#define RL_9346_READ 0x6 361#define RL_9346_ERASE 0x7 362#define RL_9346_EWEN 0x4 363#define RL_9346_EWEN_ADDR 0x30 364#define RL_9456_EWDS 0x4 365#define RL_9346_EWDS_ADDR 0x00 366 367#define RL_EECMD_WRITE 0x5 /* 0101b */ 368#define RL_EECMD_READ 0x6 /* 0110b */ 369#define RL_EECMD_ERASE 0x7 /* 0111b */ 370#define RL_EECMD_LEN 4 371 372#define RL_EEADDR_LEN0 6 /* 9346 */ 373#define RL_EEADDR_LEN1 8 /* 9356 */ 374 375#define RL_EECMD_READ_6BIT 0x180 /* XXX */ 376#define RL_EECMD_READ_8BIT 0x600 /* EECMD_READ above maybe wrong? */ 377 378#define RL_EE_ID 0x00 379#define RL_EE_PCI_VID 0x01 380#define RL_EE_PCI_DID 0x02 381/* Location of station address inside EEPROM */ 382#define RL_EE_EADDR 0x07 383 384/* 385 * MII register (8129 only) 386 */ 387#define RL_MII_CLK 0x01 388#define RL_MII_DATAIN 0x02 389#define RL_MII_DATAOUT 0x04 390#define RL_MII_DIR 0x80 /* 0 == input, 1 == output */ 391 392/* 393 * Config 0 register 394 */ 395#define RL_CFG0_ROM0 0x01 396#define RL_CFG0_ROM1 0x02 397#define RL_CFG0_ROM2 0x04 398#define RL_CFG0_PL0 0x08 399#define RL_CFG0_PL1 0x10 400#define RL_CFG0_10MBPS 0x20 /* 10 Mbps internal mode */ 401#define RL_CFG0_PCS 0x40 402#define RL_CFG0_SCR 0x80 403 404/* 405 * Config 1 register 406 */ 407#define RL_CFG1_PWRDWN 0x01 408#define RL_CFG1_PME 0x01 409#define RL_CFG1_SLEEP 0x02 410#define RL_CFG1_VPDEN 0x02 411#define RL_CFG1_IOMAP 0x04 412#define RL_CFG1_MEMMAP 0x08 413#define RL_CFG1_RSVD 0x10 414#define RL_CFG1_LWACT 0x10 415#define RL_CFG1_DRVLOAD 0x20 416#define RL_CFG1_LED0 0x40 417#define RL_CFG1_FULLDUPLEX 0x40 /* 8129 only */ 418#define RL_CFG1_LED1 0x80 419 420/* 421 * Config 2 register 422 */ 423#define RL_CFG2_PCI_MASK 0x07 424#define RL_CFG2_PCI_33MHZ 0x00 425#define RL_CFG2_PCI_66MHZ 0x01 426#define RL_CFG2_PCI_64BIT 0x08 427#define RL_CFG2_AUXPWR 0x10 428 429/* 430 * Config 3 register 431 */ 432#define RL_CFG3_GRANTSEL 0x80 433#define RL_CFG3_WOL_MAGIC 0x20 434#define RL_CFG3_WOL_LINK 0x10 435#define RL_CFG3_FAST_B2B 0x01 436 437/* 438 * Config 4 register 439 */ 440#define RL_CFG4_LWPTN 0x04 441#define RL_CFG4_LWPME 0x10 442 443/* 444 * Config 5 register 445 */ 446#define RL_CFG5_WOL_BCAST 0x40 447#define RL_CFG5_WOL_MCAST 0x20 448#define RL_CFG5_WOL_UCAST 0x10 449#define RL_CFG5_WOL_LANWAKE 0x02 450#define RL_CFG5_PME_STS 0x01 451 452/* 453 * 8139C+ register definitions 454 */ 455 456/* RL_DUMPSTATS_LO register */ 457 458#define RL_DUMPSTATS_START 0x00000008 459 460/* Transmit start register */ 461 462#define RL_TXSTART_SWI 0x01 /* generate TX interrupt */ 463#define RL_TXSTART_START 0x40 /* start normal queue transmit */ 464#define RL_TXSTART_HPRIO_START 0x80 /* start hi prio queue transmit */ 465 466/* 467 * Config 2 register, 8139C+/8169/8169S/8110S only 468 */ 469#define RL_CFG2_BUSFREQ 0x07 470#define RL_CFG2_BUSWIDTH 0x08 471#define RL_CFG2_AUXPWRSTS 0x10 472 473#define RL_BUSFREQ_33MHZ 0x00 474#define RL_BUSFREQ_66MHZ 0x01 475 476#define RL_BUSWIDTH_32BITS 0x00 477#define RL_BUSWIDTH_64BITS 0x08 478 479/* C+ mode command register */ 480 481#define RL_CPLUSCMD_TXENB 0x0001 /* enable C+ transmit mode */ 482#define RL_CPLUSCMD_RXENB 0x0002 /* enable C+ receive mode */ 483#define RL_CPLUSCMD_PCI_MRW 0x0008 /* enable PCI multi-read/write */ 484#define RL_CPLUSCMD_PCI_DAC 0x0010 /* PCI dual-address cycle only */ 485#define RL_CPLUSCMD_RXCSUM_ENB 0x0020 /* enable RX checksum offload */ 486#define RL_CPLUSCMD_VLANSTRIP 0x0040 /* enable VLAN tag stripping */ 487#define RL_CPLUSCMD_MACSTAT_DIS 0x0080 /* 8168B/C/CP */ 488#define RL_CPLUSCMD_ASF 0x0100 /* 8168C/CP */ 489#define RL_CPLUSCMD_DBG_SEL 0x0200 /* 8168C/CP */ 490#define RL_CPLUSCMD_FORCE_TXFC 0x0400 /* 8168C/CP */ 491#define RL_CPLUSCMD_FORCE_RXFC 0x0800 /* 8168C/CP */ 492#define RL_CPLUSCMD_FORCE_HDPX 0x1000 /* 8168C/CP */ 493#define RL_CPLUSCMD_NORMAL_MODE 0x2000 /* 8168C/CP */ 494#define RL_CPLUSCMD_DBG_ENB 0x4000 /* 8168C/CP */ 495#define RL_CPLUSCMD_BIST_ENB 0x8000 /* 8168C/CP */ 496 497/* C+ early transmit threshold */ 498 499#define RL_EARLYTXTHRESH_CNT 0x003F /* byte count times 8 */ 500 501/* 502 * Gigabit PHY access register (8169 only) 503 */ 504 505#define RL_PHYAR_PHYDATA 0x0000FFFF 506#define RL_PHYAR_PHYREG 0x001F0000 507#define RL_PHYAR_BUSY 0x80000000 508 509/* 510 * Gigabit media status (8169 only) 511 */ 512#define RL_GMEDIASTAT_FDX 0x01 /* full duplex */ 513#define RL_GMEDIASTAT_LINK 0x02 /* link up */ 514#define RL_GMEDIASTAT_10MBPS 0x04 /* 10mps link */ 515#define RL_GMEDIASTAT_100MBPS 0x08 /* 100mbps link */ 516#define RL_GMEDIASTAT_1000MBPS 0x10 /* gigE link */ 517#define RL_GMEDIASTAT_RXFLOW 0x20 /* RX flow control on */ 518#define RL_GMEDIASTAT_TXFLOW 0x40 /* TX flow control on */ 519#define RL_GMEDIASTAT_TBI 0x80 /* TBI enabled */ 520 521/* 522 * The RealTek doesn't use a fragment-based descriptor mechanism. 523 * Instead, there are only four register sets, each of which represents 524 * one 'descriptor.' Basically, each TX descriptor is just a contiguous 525 * packet buffer (32-bit aligned!) and we place the buffer addresses in 526 * the registers so the chip knows where they are. 527 * 528 * We can sort of kludge together the same kind of buffer management 529 * used in previous drivers, but we have to do buffer copies almost all 530 * the time, so it doesn't really buy us much. 531 * 532 * For reception, there's just one large buffer where the chip stores 533 * all received packets. 534 */ 535 536#define RL_RX_BUF_SZ RL_RXBUF_64 537#define RL_RXBUFLEN (1 << ((RL_RX_BUF_SZ >> 11) + 13)) 538#define RL_TX_LIST_CNT 4 539#define RL_MIN_FRAMELEN 60 540#define RL_TXTHRESH(x) ((x) << 11) 541#define RL_TX_THRESH_INIT 96 542#define RL_RX_FIFOTHRESH RL_RXFIFO_NOTHRESH 543#define RL_RX_MAXDMA RL_RXDMA_UNLIMITED 544#define RL_TX_MAXDMA RL_TXDMA_2048BYTES 545 546#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ) 547#define RL_TXCFG_CONFIG (RL_TXCFG_IFG|RL_TX_MAXDMA) 548 549#define RL_IM_MAGIC 0x5050 550#define RL_IM_RXTIME(t) ((t) & 0xf) 551#define RL_IM_TXTIME(t) (((t) & 0xf) << 8) 552 553struct rl_chain_data { 554 u_int16_t cur_rx; 555 caddr_t rl_rx_buf; 556 caddr_t rl_rx_buf_ptr; 557 bus_addr_t rl_rx_buf_pa; 558 559 struct mbuf *rl_tx_chain[RL_TX_LIST_CNT]; 560 bus_dmamap_t rl_tx_dmamap[RL_TX_LIST_CNT]; 561 u_int8_t last_tx; 562 u_int8_t cur_tx; 563}; 564 565 566/* 567 * The 8139C+ and 8160 gigE chips support descriptor-based TX 568 * and RX. In fact, they even support TCP large send. Descriptors 569 * must be allocated in contiguous blocks that are aligned on a 570 * 256-byte boundary. The rings can hold a maximum of 64 descriptors. 571 */ 572 573/* 574 * RX/TX descriptor definition. When large send mode is enabled, the 575 * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and 576 * the checksum offload bits are disabled. The structure layout is 577 * the same for RX and TX descriptors 578 */ 579 580struct rl_desc { 581 volatile u_int32_t rl_cmdstat; 582 volatile u_int32_t rl_vlanctl; 583 volatile u_int32_t rl_bufaddr_lo; 584 volatile u_int32_t rl_bufaddr_hi; 585}; 586 587#define RL_TDESC_CMD_FRAGLEN 0x0000FFFF 588#define RL_TDESC_CMD_TCPCSUM 0x00010000 /* TCP checksum enable */ 589#define RL_TDESC_CMD_UDPCSUM 0x00020000 /* UDP checksum enable */ 590#define RL_TDESC_CMD_IPCSUM 0x00040000 /* IP header checksum enable */ 591#define RL_TDESC_CMD_MSSVAL 0x07FF0000 /* Large send MSS value */ 592#define RL_TDESC_CMD_LGSEND 0x08000000 /* TCP large send enb */ 593#define RL_TDESC_CMD_EOF 0x10000000 /* end of frame marker */ 594#define RL_TDESC_CMD_SOF 0x20000000 /* start of frame marker */ 595#define RL_TDESC_CMD_EOR 0x40000000 /* end of ring marker */ 596#define RL_TDESC_CMD_OWN 0x80000000 /* chip owns descriptor */ 597 598#define RL_TDESC_VLANCTL_TAG 0x00020000 /* Insert VLAN tag */ 599#define RL_TDESC_VLANCTL_DATA 0x0000FFFF /* TAG data */ 600/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */ 601#define RL_TDESC_CMD_IPCSUMV2 0x20000000 602#define RL_TDESC_CMD_TCPCSUMV2 0x40000000 603#define RL_TDESC_CMD_UDPCSUMV2 0x80000000 604 605/* 606 * Error bits are valid only on the last descriptor of a frame 607 * (i.e. RL_TDESC_CMD_EOF == 1) 608 */ 609 610#define RL_TDESC_STAT_COLCNT 0x000F0000 /* collision count */ 611#define RL_TDESC_STAT_EXCESSCOL 0x00100000 /* excessive collisions */ 612#define RL_TDESC_STAT_LINKFAIL 0x00200000 /* link faulure */ 613#define RL_TDESC_STAT_OWINCOL 0x00400000 /* out-of-window collision */ 614#define RL_TDESC_STAT_TXERRSUM 0x00800000 /* transmit error summary */ 615#define RL_TDESC_STAT_UNDERRUN 0x02000000 /* TX underrun occured */ 616#define RL_TDESC_STAT_OWN 0x80000000 617 618/* 619 * RX descriptor cmd/vlan definitions 620 */ 621 622#define RL_RDESC_CMD_EOR 0x40000000 623#define RL_RDESC_CMD_OWN 0x80000000 624#define RL_RDESC_CMD_BUFLEN 0x00001FFF 625 626#define RL_RDESC_STAT_OWN 0x80000000 627#define RL_RDESC_STAT_EOR 0x40000000 628#define RL_RDESC_STAT_SOF 0x20000000 629#define RL_RDESC_STAT_EOF 0x10000000 630#define RL_RDESC_STAT_FRALIGN 0x08000000 /* frame alignment error */ 631#define RL_RDESC_STAT_MCAST 0x04000000 /* multicast pkt received */ 632#define RL_RDESC_STAT_UCAST 0x02000000 /* unicast pkt received */ 633#define RL_RDESC_STAT_BCAST 0x01000000 /* broadcast pkt received */ 634#define RL_RDESC_STAT_BUFOFLOW 0x00800000 /* out of buffer space */ 635#define RL_RDESC_STAT_FIFOOFLOW 0x00400000 /* FIFO overrun */ 636#define RL_RDESC_STAT_GIANT 0x00200000 /* pkt > 4096 bytes */ 637#define RL_RDESC_STAT_RXERRSUM 0x00100000 /* RX error summary */ 638#define RL_RDESC_STAT_RUNT 0x00080000 /* runt packet received */ 639#define RL_RDESC_STAT_CRCERR 0x00040000 /* CRC error */ 640#define RL_RDESC_STAT_PROTOID 0x00030000 /* Protocol type */ 641#define RL_RDESC_STAT_UDP 0x00020000 /* UDP, 8168C/CP, 8111C/CP */ 642#define RL_RDESC_STAT_TCP 0x00010000 /* TCP, 8168C/CP, 8111C/CP */ 643#define RL_RDESC_STAT_IPSUMBAD 0x00008000 /* IP header checksum bad */ 644#define RL_RDESC_STAT_UDPSUMBAD 0x00004000 /* UDP checksum bad */ 645#define RL_RDESC_STAT_TCPSUMBAD 0x00002000 /* TCP checksum bad */ 646#define RL_RDESC_STAT_FRAGLEN 0x00001FFF /* RX'ed frame/frag len */ 647#define RL_RDESC_STAT_GFRAGLEN 0x00003FFF /* RX'ed frame/frag len */ 648#define RL_RDESC_STAT_ERRS (RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \ 649 RL_RDESC_STAT_CRCERR) 650 651#define RL_RDESC_VLANCTL_TAG 0x00010000 /* VLAN tag available 652 (rl_vlandata valid)*/ 653#define RL_RDESC_VLANCTL_DATA 0x0000FFFF /* TAG data */ 654/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */ 655#define RL_RDESC_IPV6 0x80000000 656#define RL_RDESC_IPV4 0x40000000 657 658#define RL_PROTOID_NONIP 0x00000000 659#define RL_PROTOID_TCPIP 0x00010000 660#define RL_PROTOID_UDPIP 0x00020000 661#define RL_PROTOID_IP 0x00030000 662#define RL_TCPPKT(x) (((x) & RL_RDESC_STAT_PROTOID) == \ 663 RL_PROTOID_TCPIP) 664#define RL_UDPPKT(x) (((x) & RL_RDESC_STAT_PROTOID) == \ 665 RL_PROTOID_UDPIP) 666 667/* 668 * Statistics counter structure (8139C+ and 8169 only) 669 */ 670struct rl_stats { 671 u_int32_t rl_tx_pkts_lo; 672 u_int32_t rl_tx_pkts_hi; 673 u_int32_t rl_tx_errs_lo; 674 u_int32_t rl_tx_errs_hi; 675 u_int32_t rl_tx_errs; 676 u_int16_t rl_missed_pkts; 677 u_int16_t rl_rx_framealign_errs; 678 u_int32_t rl_tx_onecoll; 679 u_int32_t rl_tx_multicolls; 680 u_int32_t rl_rx_ucasts_hi; 681 u_int32_t rl_rx_ucasts_lo; 682 u_int32_t rl_rx_bcasts_lo; 683 u_int32_t rl_rx_bcasts_hi; 684 u_int32_t rl_rx_mcasts; 685 u_int16_t rl_tx_aborts; 686 u_int16_t rl_rx_underruns; 687}; 688 689#define RL_RX_DESC_CNT 64 690#define RL_TX_DESC_CNT_8139 64 691#define RL_TX_DESC_CNT_8169 512 692 693#define RL_TX_QLEN 64 694 695#define RL_NTXSEGS 32 696 697#define RL_RX_LIST_SZ (RL_RX_DESC_CNT * sizeof(struct rl_desc)) 698#define RL_RING_ALIGN 256 699#define RL_PKTSZ(x) ((x)/* >> 3*/) 700#ifdef __STRICT_ALIGNMENT 701#define RE_ETHER_ALIGN 2 702#define RE_RX_DESC_BUFLEN (MCLBYTES - RE_ETHER_ALIGN) 703#else 704#define RE_ETHER_ALIGN 0 705#define RE_RX_DESC_BUFLEN MCLBYTES 706#endif 707 708#define RL_TX_DESC_CNT(sc) \ 709 ((sc)->rl_ldata.rl_tx_desc_cnt) 710#define RL_TX_LIST_SZ(sc) \ 711 (RL_TX_DESC_CNT(sc) * sizeof(struct rl_desc)) 712#define RL_NEXT_TX_DESC(sc, x) \ 713 (((x) + 1) % RL_TX_DESC_CNT(sc)) 714#define RL_NEXT_RX_DESC(sc, x) \ 715 (((x) + 1) % RL_RX_DESC_CNT) 716#define RL_NEXT_TXQ(sc, x) \ 717 (((x) + 1) % RL_TX_QLEN) 718 719#define RL_TXDESCSYNC(sc, idx, ops) \ 720 bus_dmamap_sync((sc)->sc_dmat, \ 721 (sc)->rl_ldata.rl_tx_list_map, \ 722 sizeof(struct rl_desc) * (idx), \ 723 sizeof(struct rl_desc), \ 724 (ops)) 725#define RL_RXDESCSYNC(sc, idx, ops) \ 726 bus_dmamap_sync((sc)->sc_dmat, \ 727 (sc)->rl_ldata.rl_rx_list_map, \ 728 sizeof(struct rl_desc) * (idx), \ 729 sizeof(struct rl_desc), \ 730 (ops)) 731 732#define RL_ADDR_LO(y) ((u_int64_t) (y) & 0xFFFFFFFF) 733#define RL_ADDR_HI(y) ((u_int64_t) (y) >> 32) 734 735/* see comment in dev/ic/re.c */ 736#define RL_JUMBO_FRAMELEN 7440 737#define RL_JUMBO_MTU (RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 738 739#define MAX_NUM_MULTICAST_ADDRESSES 128 740 741#define RL_INC(x) (x = (x + 1) % RL_TX_LIST_CNT) 742#define RL_CUR_TXADDR(x) ((x->rl_cdata.cur_tx * 4) + RL_TXADDR0) 743#define RL_CUR_TXSTAT(x) ((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0) 744#define RL_CUR_TXMBUF(x) (x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx]) 745#define RL_CUR_TXMAP(x) (x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx]) 746#define RL_LAST_TXADDR(x) ((x->rl_cdata.last_tx * 4) + RL_TXADDR0) 747#define RL_LAST_TXSTAT(x) ((x->rl_cdata.last_tx * 4) + RL_TXSTAT0) 748#define RL_LAST_TXMBUF(x) (x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx]) 749#define RL_LAST_TXMAP(x) (x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx]) 750 751struct rl_type { 752 u_int16_t rl_vid; 753 u_int16_t rl_did; 754}; 755 756struct rl_mii_frame { 757 u_int8_t mii_stdelim; 758 u_int8_t mii_opcode; 759 u_int8_t mii_phyaddr; 760 u_int8_t mii_regaddr; 761 u_int8_t mii_turnaround; 762 u_int16_t mii_data; 763}; 764 765/* 766 * MII constants 767 */ 768#define RL_MII_STARTDELIM 0x01 769#define RL_MII_READOP 0x02 770#define RL_MII_WRITEOP 0x01 771#define RL_MII_TURNAROUND 0x02 772 773#define RL_UNKNOWN 0 774#define RL_8129 1 775#define RL_8139 2 776 777struct rl_rxsoft { 778 struct mbuf *rxs_mbuf; 779 bus_dmamap_t rxs_dmamap; 780}; 781 782struct rl_txq { 783 struct mbuf *txq_mbuf; 784 bus_dmamap_t txq_dmamap; 785 int txq_descidx; 786 int txq_nsegs; 787}; 788 789struct rl_list_data { 790 struct rl_txq rl_txq[RL_TX_QLEN]; 791 int rl_txq_considx; 792 int rl_txq_prodidx; 793 794 bus_dmamap_t rl_tx_list_map; 795 struct rl_desc *rl_tx_list; 796 int rl_tx_free; /* # of free descriptors */ 797 int rl_tx_nextfree; /* next descriptor to use */ 798 int rl_tx_desc_cnt; /* # of descriptors */ 799 bus_dma_segment_t rl_tx_listseg; 800 int rl_tx_listnseg; 801 802 struct rl_rxsoft rl_rxsoft[RL_RX_DESC_CNT]; 803 bus_dmamap_t rl_rx_list_map; 804 struct rl_desc *rl_rx_list; 805 int rl_rx_considx; 806 int rl_rx_prodidx; 807 int rl_rx_cnt; 808 bus_dma_segment_t rl_rx_listseg; 809 int rl_rx_listnseg; 810}; 811 812struct rl_softc { 813 struct device sc_dev; /* us, as a device */ 814 void * sc_ih; /* interrupt vectoring */ 815 bus_space_handle_t rl_bhandle; /* bus space handle */ 816 bus_space_tag_t rl_btag; /* bus space tag */ 817 bus_dma_tag_t sc_dmat; 818 bus_dma_segment_t sc_rx_seg; 819 bus_dmamap_t sc_rx_dmamap; 820 struct arpcom sc_arpcom; /* interface info */ 821 struct mii_data sc_mii; /* MII information */ 822 u_int8_t rl_type; 823 u_int32_t sc_hwrev; 824 int rl_eecmd_read; 825 int rl_eewidth; 826 int rl_bus_speed; 827 int rl_txthresh; 828 struct rl_chain_data rl_cdata; 829 struct timeout sc_tick_tmo; 830 831 struct rl_list_data rl_ldata; 832 struct mbuf *rl_head; 833 struct mbuf *rl_tail; 834 u_int32_t rl_rxlenmask; 835 int rl_testmode; 836 struct timeout timer_handle; 837 838 int rl_txstart; 839 u_int32_t rl_flags; 840#define RL_FLAG_MSI 0x00000001 841#define RL_FLAG_PCI64 0x00000002 842#define RL_FLAG_PCIE 0x00000004 843#define RL_FLAG_INVMAR 0x00000008 844#define RL_FLAG_PHYWAKE 0x00000010 845#define RL_FLAG_NOJUMBO 0x00000020 846#define RL_FLAG_PAR 0x00000040 847#define RL_FLAG_DESCV2 0x00000080 848#define RL_FLAG_MACSTAT 0x00000100 849#define RL_FLAG_HWIM 0x00000200 850#define RL_FLAG_TIMERINTR 0x00000400 851#define RL_FLAG_MACLDPS 0x00000800 852#define RL_FLAG_CMDSTOP 0x00001000 853#define RL_FLAG_MACSLEEP 0x00002000 854#define RL_FLAG_AUTOPAD 0x00004000 855#define RL_FLAG_LINK 0x00008000 856#define RL_FLAG_PHYWAKE_PM 0x00010000 857#define RL_FLAG_EARLYOFF 0x00020000 858 859 u_int16_t rl_intrs; 860 u_int16_t rl_tx_ack; 861 u_int16_t rl_rx_ack; 862 int rl_tx_time; 863 int rl_rx_time; 864 int rl_sim_time; 865 int rl_imtype; 866#define RL_IMTYPE_NONE 0 867#define RL_IMTYPE_SIM 1 /* simulated */ 868#define RL_IMTYPE_HW 2 /* hardware based */ 869}; 870 871/* 872 * re(4) hardware ip4csum-tx could be mangled with 28 byte or less IP packets 873 */ 874#define RL_IP4CSUMTX_MINLEN 28 875#define RL_IP4CSUMTX_PADLEN (ETHER_HDR_LEN + RL_IP4CSUMTX_MINLEN) 876/* 877 * XXX 878 * We are allocating pad DMA buffer after RX DMA descs for now 879 * because RL_TX_LIST_SZ(sc) always occupies whole page but 880 * RL_RX_LIST_SZ is less than PAGE_SIZE so there is some unused region. 881 */ 882#define RL_RX_DMAMEM_SZ (RL_RX_LIST_SZ + RL_IP4CSUMTX_PADLEN) 883#define RL_TXPADOFF RL_RX_LIST_SZ 884#define RL_TXPADDADDR(sc) \ 885 ((sc)->rl_ldata.rl_rx_list_map->dm_segs[0].ds_addr + RL_TXPADOFF) 886 887/* 888 * register space access macros 889 */ 890#define CSR_WRITE_RAW_4(sc, csr, val) \ 891 bus_space_write_raw_region_4(sc->rl_btag, sc->rl_bhandle, csr, val, 4) 892#define CSR_WRITE_4(sc, csr, val) \ 893 bus_space_write_4(sc->rl_btag, sc->rl_bhandle, csr, val) 894#define CSR_WRITE_2(sc, csr, val) \ 895 bus_space_write_2(sc->rl_btag, sc->rl_bhandle, csr, val) 896#define CSR_WRITE_1(sc, csr, val) \ 897 bus_space_write_1(sc->rl_btag, sc->rl_bhandle, csr, val) 898 899#define CSR_READ_4(sc, csr) \ 900 bus_space_read_4(sc->rl_btag, sc->rl_bhandle, csr) 901#define CSR_READ_2(sc, csr) \ 902 bus_space_read_2(sc->rl_btag, sc->rl_bhandle, csr) 903#define CSR_READ_1(sc, csr) \ 904 bus_space_read_1(sc->rl_btag, sc->rl_bhandle, csr) 905 906#define CSR_SETBIT_1(sc, offset, val) \ 907 CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) | (val)) 908 909#define CSR_CLRBIT_1(sc, offset, val) \ 910 CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) & ~(val)) 911 912#define CSR_SETBIT_2(sc, offset, val) \ 913 CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) | (val)) 914 915#define CSR_CLRBIT_2(sc, offset, val) \ 916 CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) & ~(val)) 917 918#define CSR_SETBIT_4(sc, offset, val) \ 919 CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) | (val)) 920 921#define CSR_CLRBIT_4(sc, offset, val) \ 922 CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) & ~(val)) 923 924#define RL_TIMEOUT 1000 925#define RL_PHY_TIMEOUT 20 926 927/* 928 * General constants that are fun to know. 929 * 930 * RealTek PCI vendor ID 931 */ 932#define RT_VENDORID 0x10EC 933 934/* 935 * RealTek chip device IDs. 936 */ 937#define RT_DEVICEID_8129 0x8129 938#define RT_DEVICEID_8101E 0x8136 939#define RT_DEVICEID_8138 0x8138 940#define RT_DEVICEID_8139 0x8139 941#define RT_DEVICEID_8169SC 0x8167 942#define RT_DEVICEID_8168 0x8168 943#define RT_DEVICEID_8169 0x8169 944#define RT_DEVICEID_8100 0x8100 945 946/* 947 * Accton PCI vendor ID 948 */ 949#define ACCTON_VENDORID 0x1113 950 951/* 952 * Accton MPX 5030/5038 device ID. 953 */ 954#define ACCTON_DEVICEID_5030 0x1211 955 956/* 957 * Delta Electronics Vendor ID. 958 */ 959#define DELTA_VENDORID 0x1500 960 961/* 962 * Delta device IDs. 963 */ 964#define DELTA_DEVICEID_8139 0x1360 965 966/* 967 * Addtron vendor ID. 968 */ 969#define ADDTRON_VENDORID 0x4033 970 971/* 972 * Addtron device IDs. 973 */ 974#define ADDTRON_DEVICEID_8139 0x1360 975 976/* D-Link Vendor ID */ 977#define DLINK_VENDORID 0x1186 978 979/* D-Link device IDs */ 980#define DLINK_DEVICEID_8139 0x1300 981#define DLINK_DEVICEID_8139_2 0x1340 982 983/* Abocom device IDs */ 984#define ABOCOM_DEVICEID_8139 0xab06 985 986/* 987 * PCI low memory base and low I/O base register, and 988 * other PCI registers. Note: some are only available on 989 * the 3c905B, in particular those that related to power management. 990 */ 991 992#define RL_PCI_VENDOR_ID 0x00 993#define RL_PCI_DEVICE_ID 0x02 994#define RL_PCI_COMMAND 0x04 995#define RL_PCI_STATUS 0x06 996#define RL_PCI_CLASSCODE 0x09 997#define RL_PCI_LATENCY_TIMER 0x0D 998#define RL_PCI_HEADER_TYPE 0x0E 999#define RL_PCI_LOIO 0x10 1000#define RL_PCI_LOMEM 0x14 1001#define RL_PCI_BIOSROM 0x30 1002#define RL_PCI_INTLINE 0x3C 1003#define RL_PCI_INTPIN 0x3D 1004#define RL_PCI_MINGNT 0x3E 1005#define RL_PCI_MINLAT 0x0F 1006#define RL_PCI_PMCSR 0x44 1007#define RL_PCI_RESETOPT 0x48 1008#define RL_PCI_EEPROM_DATA 0x4C 1009 1010#define RL_PCI_CAPID 0x50 /* 8 bits */ 1011#define RL_PCI_NEXTPTR 0x51 /* 8 bits */ 1012#define RL_PCI_PWRMGMTCAP 0x52 /* 16 bits */ 1013#define RL_PCI_PWRMGMTCTRL 0x54 /* 16 bits */ 1014 1015#define RL_PSTATE_MASK 0x0003 1016#define RL_PSTATE_D0 0x0000 1017#define RL_PSTATE_D1 0x0001 1018#define RL_PSTATE_D2 0x0002 1019#define RL_PSTATE_D3 0x0003 1020#define RL_PME_EN 0x0100 1021#define RL_PME_STATUS 0x8000 1022 1023extern int rl_attach(struct rl_softc *); 1024extern int rl_intr(void *); 1025extern void rl_setmulti(struct rl_softc *); 1026int rl_detach(struct rl_softc *); 1027int rl_activate(struct device *, int); 1028