• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /netgear-WNDR4500-V1.0.1.40_1.0.68/src/linux/linux-2.6/include/asm-blackfin/mach-bf548/
1/*
2 * File:         include/asm-blackfin/mach-bf548/cdefBF54x_base.h
3 * Based on:
4 * Author:
5 *
6 * Created:
7 * Description:
8 *
9 * Rev:
10 *
11 * Modified:
12 *
13 * Bugs:         Enter bugs at http://blackfin.uclinux.org/
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2, or (at your option)
18 * any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; see the file COPYING.
27 * If not, write to the Free Software Foundation,
28 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31#ifndef _CDEF_BF54X_H
32#define _CDEF_BF54X_H
33
34#include <defBF54x_base.h>
35
36/* ************************************************************** */
37/* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x    */
38/* ************************************************************** */
39
40/* PLL Registers */
41
42#define bfin_read_PLL_CTL()		bfin_read16(PLL_CTL)
43#define bfin_write_PLL_CTL(val)		bfin_write16(PLL_CTL, val)
44#define bfin_read_PLL_DIV()		bfin_read16(PLL_DIV)
45#define bfin_write_PLL_DIV(val)		bfin_write16(PLL_DIV, val)
46#define bfin_read_VR_CTL()		bfin_read16(VR_CTL)
47#define bfin_write_VR_CTL(val)		bfin_write16(VR_CTL, val)
48#define bfin_read_PLL_STAT()		bfin_read16(PLL_STAT)
49#define bfin_write_PLL_STAT(val)	bfin_write16(PLL_STAT, val)
50#define bfin_read_PLL_LOCKCNT()		bfin_read16(PLL_LOCKCNT)
51#define bfin_write_PLL_LOCKCNT(val)	bfin_write16(PLL_LOCKCNT, val)
52
53/* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
54
55#define bfin_read_CHIPID()		bfin_read32(CHIPID)
56#define bfin_write_CHIPID(val)		bfin_write32(CHIPID, val)
57
58/* System Reset and Interrubfin_read_()t Controller (0xFFC00100 - 0xFFC00104) */
59
60#define bfin_read_SWRST()		bfin_read16(SWRST)
61#define bfin_write_SWRST(val)		bfin_write16(SWRST, val)
62#define bfin_read_SYSCR()		bfin_read16(SYSCR)
63#define bfin_write_SYSCR(val)		bfin_write16(SYSCR, val)
64
65/* SIC Registers */
66
67#define bfin_read_SIC_IMASK0()		bfin_read32(SIC_IMASK0)
68#define bfin_write_SIC_IMASK0(val)	bfin_write32(SIC_IMASK0, val)
69#define bfin_read_SIC_IMASK1()		bfin_read32(SIC_IMASK1)
70#define bfin_write_SIC_IMASK1(val)	bfin_write32(SIC_IMASK1, val)
71#define bfin_read_SIC_IMASK2()		bfin_read32(SIC_IMASK2)
72#define bfin_write_SIC_IMASK2(val)	bfin_write32(SIC_IMASK2, val)
73#define bfin_read_SIC_ISR0()		bfin_read32(SIC_ISR0)
74#define bfin_write_SIC_ISR0(val)	bfin_write32(SIC_ISR0, val)
75#define bfin_read_SIC_ISR1()		bfin_read32(SIC_ISR1)
76#define bfin_write_SIC_ISR1(val)	bfin_write32(SIC_ISR1, val)
77#define bfin_read_SIC_ISR2()		bfin_read32(SIC_ISR2)
78#define bfin_write_SIC_ISR2(val)	bfin_write32(SIC_ISR2, val)
79#define bfin_read_SIC_IWR0()		bfin_read32(SIC_IWR0)
80#define bfin_write_SIC_IWR0(val)	bfin_write32(SIC_IWR0, val)
81#define bfin_read_SIC_IWR1()		bfin_read32(SIC_IWR1)
82#define bfin_write_SIC_IWR1(val)	bfin_write32(SIC_IWR1, val)
83#define bfin_read_SIC_IWR2()		bfin_read32(SIC_IWR2)
84#define bfin_write_SIC_IWR2(val)	bfin_write32(SIC_IWR2, val)
85#define bfin_read_SIC_IAR0()		bfin_read32(SIC_IAR0)
86#define bfin_write_SIC_IAR0(val)	bfin_write32(SIC_IAR0, val)
87#define bfin_read_SIC_IAR1()		bfin_read32(SIC_IAR1)
88#define bfin_write_SIC_IAR1(val)	bfin_write32(SIC_IAR1, val)
89#define bfin_read_SIC_IAR2()		bfin_read32(SIC_IAR2)
90#define bfin_write_SIC_IAR2(val)	bfin_write32(SIC_IAR2, val)
91#define bfin_read_SIC_IAR3()		bfin_read32(SIC_IAR3)
92#define bfin_write_SIC_IAR3(val)	bfin_write32(SIC_IAR3, val)
93#define bfin_read_SIC_IAR4()		bfin_read32(SIC_IAR4)
94#define bfin_write_SIC_IAR4(val)	bfin_write32(SIC_IAR4, val)
95#define bfin_read_SIC_IAR5()		bfin_read32(SIC_IAR5)
96#define bfin_write_SIC_IAR5(val)	bfin_write32(SIC_IAR5, val)
97#define bfin_read_SIC_IAR6()		bfin_read32(SIC_IAR6)
98#define bfin_write_SIC_IAR6(val)	bfin_write32(SIC_IAR6, val)
99#define bfin_read_SIC_IAR7()		bfin_read32(SIC_IAR7)
100#define bfin_write_SIC_IAR7(val)	bfin_write32(SIC_IAR7, val)
101#define bfin_read_SIC_IAR8()		bfin_read32(SIC_IAR8)
102#define bfin_write_SIC_IAR8(val)	bfin_write32(SIC_IAR8, val)
103#define bfin_read_SIC_IAR9()		bfin_read32(SIC_IAR9)
104#define bfin_write_SIC_IAR9(val)	bfin_write32(SIC_IAR9, val)
105#define bfin_read_SIC_IAR10()		bfin_read32(SIC_IAR10)
106#define bfin_write_SIC_IAR10(val)	bfin_write32(SIC_IAR10, val)
107#define bfin_read_SIC_IAR11()		bfin_read32(SIC_IAR11)
108#define bfin_write_SIC_IAR11(val)	bfin_write32(SIC_IAR11, val)
109
110/* Watchdog Timer Registers */
111
112#define bfin_read_WDOG_CTL()		bfin_read16(WDOG_CTL)
113#define bfin_write_WDOG_CTL(val)	bfin_write16(WDOG_CTL, val)
114#define bfin_read_WDOG_CNT()		bfin_read32(WDOG_CNT)
115#define bfin_write_WDOG_CNT(val)	bfin_write32(WDOG_CNT, val)
116#define bfin_read_WDOG_STAT()		bfin_read32(WDOG_STAT)
117#define bfin_write_WDOG_STAT(val)	bfin_write32(WDOG_STAT, val)
118
119/* RTC Registers */
120
121#define bfin_read_RTC_STAT()		bfin_read32(RTC_STAT)
122#define bfin_write_RTC_STAT(val)	bfin_write32(RTC_STAT, val)
123#define bfin_read_RTC_ICTL()		bfin_read16(RTC_ICTL)
124#define bfin_write_RTC_ICTL(val)	bfin_write16(RTC_ICTL, val)
125#define bfin_read_RTC_ISTAT()		bfin_read16(RTC_ISTAT)
126#define bfin_write_RTC_ISTAT(val)	bfin_write16(RTC_ISTAT, val)
127#define bfin_read_RTC_SWCNT()		bfin_read16(RTC_SWCNT)
128#define bfin_write_RTC_SWCNT(val)	bfin_write16(RTC_SWCNT, val)
129#define bfin_read_RTC_ALARM()		bfin_read32(RTC_ALARM)
130#define bfin_write_RTC_ALARM(val)	bfin_write32(RTC_ALARM, val)
131#define bfin_read_RTC_PREN()		bfin_read16(RTC_PREN)
132#define bfin_write_RTC_PREN(val)	bfin_write16(RTC_PREN, val)
133
134/* UART0 Registers */
135
136#define bfin_read_UART0_DLL()		bfin_read16(UART0_DLL)
137#define bfin_write_UART0_DLL(val)	bfin_write16(UART0_DLL, val)
138#define bfin_read_UART0_DLH()		bfin_read16(UART0_DLH)
139#define bfin_write_UART0_DLH(val)	bfin_write16(UART0_DLH, val)
140#define bfin_read_UART0_GCTL()		bfin_read16(UART0_GCTL)
141#define bfin_write_UART0_GCTL(val)	bfin_write16(UART0_GCTL, val)
142#define bfin_read_UART0_LCR()		bfin_read16(UART0_LCR)
143#define bfin_write_UART0_LCR(val)	bfin_write16(UART0_LCR, val)
144#define bfin_read_UART0_MCR()		bfin_read16(UART0_MCR)
145#define bfin_write_UART0_MCR(val)	bfin_write16(UART0_MCR, val)
146#define bfin_read_UART0_LSR()		bfin_read16(UART0_LSR)
147#define bfin_write_UART0_LSR(val)	bfin_write16(UART0_LSR, val)
148#define bfin_read_UART0_MSR()		bfin_read16(UART0_MSR)
149#define bfin_write_UART0_MSR(val)	bfin_write16(UART0_MSR, val)
150#define bfin_read_UART0_SCR()		bfin_read16(UART0_SCR)
151#define bfin_write_UART0_SCR(val)	bfin_write16(UART0_SCR, val)
152#define bfin_read_UART0_IER_SET()	bfin_read16(UART0_IER_SET)
153#define bfin_write_UART0_IER_SET(val)	bfin_write16(UART0_IER_SET, val)
154#define bfin_read_UART0_IER_CLEAR()	bfin_read16(UART0_IER_CLEAR)
155#define bfin_write_UART0_IER_CLEAR(val)	bfin_write16(UART0_IER_CLEAR, val)
156#define bfin_read_UART0_THR()		bfin_read16(UART0_THR)
157#define bfin_write_UART0_THR(val)	bfin_write16(UART0_THR, val)
158#define bfin_read_UART0_RBR()		bfin_read16(UART0_RBR)
159#define bfin_write_UART0_RBR(val)	bfin_write16(UART0_RBR, val)
160
161/* SPI0 Registers */
162
163#define bfin_read_SPI0_CTL()		bfin_read16(SPI0_CTL)
164#define bfin_write_SPI0_CTL(val)	bfin_write16(SPI0_CTL, val)
165#define bfin_read_SPI0_FLG()		bfin_read16(SPI0_FLG)
166#define bfin_write_SPI0_FLG(val)	bfin_write16(SPI0_FLG, val)
167#define bfin_read_SPI0_STAT()		bfin_read16(SPI0_STAT)
168#define bfin_write_SPI0_STAT(val)	bfin_write16(SPI0_STAT, val)
169#define bfin_read_SPI0_TDBR()		bfin_read16(SPI0_TDBR)
170#define bfin_write_SPI0_TDBR(val)	bfin_write16(SPI0_TDBR, val)
171#define bfin_read_SPI0_RDBR()		bfin_read16(SPI0_RDBR)
172#define bfin_write_SPI0_RDBR(val)	bfin_write16(SPI0_RDBR, val)
173#define bfin_read_SPI0_BAUD()		bfin_read16(SPI0_BAUD)
174#define bfin_write_SPI0_BAUD(val)	bfin_write16(SPI0_BAUD, val)
175#define bfin_read_SPI0_SHADOW()		bfin_read16(SPI0_SHADOW)
176#define bfin_write_SPI0_SHADOW(val)	bfin_write16(SPI0_SHADOW, val)
177
178/* Timer Groubfin_read_() of 3 registers are not defined in the shared file because they are not available on the ADSP-BF542 processor */
179
180/* Two Wire Interface Registers (TWI0) */
181
182#define bfin_read_TWI0_CLKDIV()			bfin_read16(TWI0_CLKDIV)
183#define bfin_write_TWI0_CLKDIV(val)		bfin_write16(TWI0_CLKDIV, val)
184#define bfin_read_TWI0_CONTROL()		bfin_read16(TWI0_CONTROL)
185#define bfin_write_TWI0_CONTROL(val)		bfin_write16(TWI0_CONTROL, val)
186#define bfin_read_TWI0_SLAVE_CTRL()		bfin_read16(TWI0_SLAVE_CTRL)
187#define bfin_write_TWI0_SLAVE_CTRL(val)		bfin_write16(TWI0_SLAVE_CTRL, val)
188#define bfin_read_TWI0_SLAVE_STAT()		bfin_read16(TWI0_SLAVE_STAT)
189#define bfin_write_TWI0_SLAVE_STAT(val)		bfin_write16(TWI0_SLAVE_STAT, val)
190#define bfin_read_TWI0_SLAVE_ADDR()		bfin_read16(TWI0_SLAVE_ADDR)
191#define bfin_write_TWI0_SLAVE_ADDR(val)		bfin_write16(TWI0_SLAVE_ADDR, val)
192#define bfin_read_TWI0_MASTER_CTRL()		bfin_read16(TWI0_MASTER_CTRL)
193#define bfin_write_TWI0_MASTER_CTRL(val)	bfin_write16(TWI0_MASTER_CTRL, val)
194#define bfin_read_TWI0_MASTER_STAT()		bfin_read16(TWI0_MASTER_STAT)
195#define bfin_write_TWI0_MASTER_STAT(val)	bfin_write16(TWI0_MASTER_STAT, val)
196#define bfin_read_TWI0_MASTER_ADDR()		bfin_read16(TWI0_MASTER_ADDR)
197#define bfin_write_TWI0_MASTER_ADDR(val)	bfin_write16(TWI0_MASTER_ADDR, val)
198#define bfin_read_TWI0_INT_STAT()		bfin_read16(TWI0_INT_STAT)
199#define bfin_write_TWI0_INT_STAT(val)		bfin_write16(TWI0_INT_STAT, val)
200#define bfin_read_TWI0_INT_MASK()		bfin_read16(TWI0_INT_MASK)
201#define bfin_write_TWI0_INT_MASK(val)		bfin_write16(TWI0_INT_MASK, val)
202#define bfin_read_TWI0_FIFO_CTRL()		bfin_read16(TWI0_FIFO_CTRL)
203#define bfin_write_TWI0_FIFO_CTRL(val)		bfin_write16(TWI0_FIFO_CTRL, val)
204#define bfin_read_TWI0_FIFO_STAT()		bfin_read16(TWI0_FIFO_STAT)
205#define bfin_write_TWI0_FIFO_STAT(val)		bfin_write16(TWI0_FIFO_STAT, val)
206#define bfin_read_TWI0_XMT_DATA8()		bfin_read16(TWI0_XMT_DATA8)
207#define bfin_write_TWI0_XMT_DATA8(val)		bfin_write16(TWI0_XMT_DATA8, val)
208#define bfin_read_TWI0_XMT_DATA16()		bfin_read16(TWI0_XMT_DATA16)
209#define bfin_write_TWI0_XMT_DATA16(val)		bfin_write16(TWI0_XMT_DATA16, val)
210#define bfin_read_TWI0_RCV_DATA8()		bfin_read16(TWI0_RCV_DATA8)
211#define bfin_write_TWI0_RCV_DATA8(val)		bfin_write16(TWI0_RCV_DATA8, val)
212#define bfin_read_TWI0_RCV_DATA16()		bfin_read16(TWI0_RCV_DATA16)
213#define bfin_write_TWI0_RCV_DATA16(val)		bfin_write16(TWI0_RCV_DATA16, val)
214
215/* SPORT0 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 bfin_read_()rocessors */
216
217/* SPORT1 Registers */
218
219#define bfin_read_SPORT1_TCR1()		bfin_read16(SPORT1_TCR1)
220#define bfin_write_SPORT1_TCR1(val)	bfin_write16(SPORT1_TCR1, val)
221#define bfin_read_SPORT1_TCR2()		bfin_read16(SPORT1_TCR2)
222#define bfin_write_SPORT1_TCR2(val)	bfin_write16(SPORT1_TCR2, val)
223#define bfin_read_SPORT1_TCLKDIV()	bfin_read16(SPORT1_TCLKDIV)
224#define bfin_write_SPORT1_TCLKDIV(val)	bfin_write16(SPORT1_TCLKDIV, val)
225#define bfin_read_SPORT1_TFSDIV()	bfin_read16(SPORT1_TFSDIV)
226#define bfin_write_SPORT1_TFSDIV(val)	bfin_write16(SPORT1_TFSDIV, val)
227#define bfin_read_SPORT1_TX()		bfin_read32(SPORT1_TX)
228#define bfin_write_SPORT1_TX(val)	bfin_write32(SPORT1_TX, val)
229#define bfin_read_SPORT1_RX()		bfin_read32(SPORT1_RX)
230#define bfin_write_SPORT1_RX(val)	bfin_write32(SPORT1_RX, val)
231#define bfin_read_SPORT1_RCR1()		bfin_read16(SPORT1_RCR1)
232#define bfin_write_SPORT1_RCR1(val)	bfin_write16(SPORT1_RCR1, val)
233#define bfin_read_SPORT1_RCR2()		bfin_read16(SPORT1_RCR2)
234#define bfin_write_SPORT1_RCR2(val)	bfin_write16(SPORT1_RCR2, val)
235#define bfin_read_SPORT1_RCLKDIV()	bfin_read16(SPORT1_RCLKDIV)
236#define bfin_write_SPORT1_RCLKDIV(val)	bfin_write16(SPORT1_RCLKDIV, val)
237#define bfin_read_SPORT1_RFSDIV()	bfin_read16(SPORT1_RFSDIV)
238#define bfin_write_SPORT1_RFSDIV(val)	bfin_write16(SPORT1_RFSDIV, val)
239#define bfin_read_SPORT1_STAT()		bfin_read16(SPORT1_STAT)
240#define bfin_write_SPORT1_STAT(val)	bfin_write16(SPORT1_STAT, val)
241#define bfin_read_SPORT1_CHNL()		bfin_read16(SPORT1_CHNL)
242#define bfin_write_SPORT1_CHNL(val)	bfin_write16(SPORT1_CHNL, val)
243#define bfin_read_SPORT1_MCMC1()	bfin_read16(SPORT1_MCMC1)
244#define bfin_write_SPORT1_MCMC1(val)	bfin_write16(SPORT1_MCMC1, val)
245#define bfin_read_SPORT1_MCMC2()	bfin_read16(SPORT1_MCMC2)
246#define bfin_write_SPORT1_MCMC2(val)	bfin_write16(SPORT1_MCMC2, val)
247#define bfin_read_SPORT1_MTCS0()	bfin_read32(SPORT1_MTCS0)
248#define bfin_write_SPORT1_MTCS0(val)	bfin_write32(SPORT1_MTCS0, val)
249#define bfin_read_SPORT1_MTCS1()	bfin_read32(SPORT1_MTCS1)
250#define bfin_write_SPORT1_MTCS1(val)	bfin_write32(SPORT1_MTCS1, val)
251#define bfin_read_SPORT1_MTCS2()	bfin_read32(SPORT1_MTCS2)
252#define bfin_write_SPORT1_MTCS2(val)	bfin_write32(SPORT1_MTCS2, val)
253#define bfin_read_SPORT1_MTCS3()	bfin_read32(SPORT1_MTCS3)
254#define bfin_write_SPORT1_MTCS3(val)	bfin_write32(SPORT1_MTCS3, val)
255#define bfin_read_SPORT1_MRCS0()	bfin_read32(SPORT1_MRCS0)
256#define bfin_write_SPORT1_MRCS0(val)	bfin_write32(SPORT1_MRCS0, val)
257#define bfin_read_SPORT1_MRCS1()	bfin_read32(SPORT1_MRCS1)
258#define bfin_write_SPORT1_MRCS1(val)	bfin_write32(SPORT1_MRCS1, val)
259#define bfin_read_SPORT1_MRCS2()	bfin_read32(SPORT1_MRCS2)
260#define bfin_write_SPORT1_MRCS2(val)	bfin_write32(SPORT1_MRCS2, val)
261#define bfin_read_SPORT1_MRCS3()	bfin_read32(SPORT1_MRCS3)
262#define bfin_write_SPORT1_MRCS3(val)	bfin_write32(SPORT1_MRCS3, val)
263
264/* Asynchronous Memory Control Registers */
265
266#define bfin_read_EBIU_AMGCTL()		bfin_read16(EBIU_AMGCTL)
267#define bfin_write_EBIU_AMGCTL(val)	bfin_write16(EBIU_AMGCTL, val)
268#define bfin_read_EBIU_AMBCTL0()	bfin_read32(EBIU_AMBCTL0)
269#define bfin_write_EBIU_AMBCTL0(val)	bfin_write32(EBIU_AMBCTL0, val)
270#define bfin_read_EBIU_AMBCTL1()	bfin_read32(EBIU_AMBCTL1)
271#define bfin_write_EBIU_AMBCTL1(val)	bfin_write32(EBIU_AMBCTL1, val)
272#define bfin_read_EBIU_MBSCTL()		bfin_read16(EBIU_MBSCTL)
273#define bfin_write_EBIU_MBSCTL(val)	bfin_write16(EBIU_MBSCTL, val)
274#define bfin_read_EBIU_ARBSTAT()	bfin_read32(EBIU_ARBSTAT)
275#define bfin_write_EBIU_ARBSTAT(val)	bfin_write32(EBIU_ARBSTAT, val)
276#define bfin_read_EBIU_MODE()		bfin_read32(EBIU_MODE)
277#define bfin_write_EBIU_MODE(val)	bfin_write32(EBIU_MODE, val)
278#define bfin_read_EBIU_FCTL()		bfin_read16(EBIU_FCTL)
279#define bfin_write_EBIU_FCTL(val)	bfin_write16(EBIU_FCTL, val)
280
281/* DDR Memory Control Registers */
282
283#define bfin_read_EBIU_DDRCTL0()	bfin_read32(EBIU_DDRCTL0)
284#define bfin_write_EBIU_DDRCTL0(val)	bfin_write32(EBIU_DDRCTL0, val)
285#define bfin_read_EBIU_DDRCTL1()	bfin_read32(EBIU_DDRCTL1)
286#define bfin_write_EBIU_DDRCTL1(val)	bfin_write32(EBIU_DDRCTL1, val)
287#define bfin_read_EBIU_DDRCTL2()	bfin_read32(EBIU_DDRCTL2)
288#define bfin_write_EBIU_DDRCTL2(val)	bfin_write32(EBIU_DDRCTL2, val)
289#define bfin_read_EBIU_DDRCTL3()	bfin_read32(EBIU_DDRCTL3)
290#define bfin_write_EBIU_DDRCTL3(val)	bfin_write32(EBIU_DDRCTL3, val)
291#define bfin_read_EBIU_DDRQUE()		bfin_read32(EBIU_DDRQUE)
292#define bfin_write_EBIU_DDRQUE(val)	bfin_write32(EBIU_DDRQUE, val)
293#define bfin_read_EBIU_ERRADD() 	bfin_read32(EBIU_ERRADD)
294#define bfin_write_EBIU_ERRADD(val) 	bfin_write32(EBIU_ERRADD)
295#define bfin_read_EBIU_ERRMST()		bfin_read16(EBIU_ERRMST)
296#define bfin_write_EBIU_ERRMST(val)	bfin_write16(EBIU_ERRMST, val)
297#define bfin_read_EBIU_RSTCTL()		bfin_read16(EBIU_RSTCTL)
298#define bfin_write_EBIU_RSTCTL(val)	bfin_write16(EBIU_RSTCTL, val)
299
300/* DDR BankRead and Write Count Registers */
301
302#define bfin_read_EBIU_DDRBRC0()	bfin_read32(EBIU_DDRBRC0)
303#define bfin_write_EBIU_DDRBRC0(val)	bfin_write32(EBIU_DDRBRC0, val)
304#define bfin_read_EBIU_DDRBRC1()	bfin_read32(EBIU_DDRBRC1)
305#define bfin_write_EBIU_DDRBRC1(val)	bfin_write32(EBIU_DDRBRC1, val)
306#define bfin_read_EBIU_DDRBRC2()	bfin_read32(EBIU_DDRBRC2)
307#define bfin_write_EBIU_DDRBRC2(val)	bfin_write32(EBIU_DDRBRC2, val)
308#define bfin_read_EBIU_DDRBRC3()	bfin_read32(EBIU_DDRBRC3)
309#define bfin_write_EBIU_DDRBRC3(val)	bfin_write32(EBIU_DDRBRC3, val)
310#define bfin_read_EBIU_DDRBRC4()	bfin_read32(EBIU_DDRBRC4)
311#define bfin_write_EBIU_DDRBRC4(val)	bfin_write32(EBIU_DDRBRC4, val)
312#define bfin_read_EBIU_DDRBRC5()	bfin_read32(EBIU_DDRBRC5)
313#define bfin_write_EBIU_DDRBRC5(val)	bfin_write32(EBIU_DDRBRC5, val)
314#define bfin_read_EBIU_DDRBRC6()	bfin_read32(EBIU_DDRBRC6)
315#define bfin_write_EBIU_DDRBRC6(val)	bfin_write32(EBIU_DDRBRC6, val)
316#define bfin_read_EBIU_DDRBRC7()	bfin_read32(EBIU_DDRBRC7)
317#define bfin_write_EBIU_DDRBRC7(val)	bfin_write32(EBIU_DDRBRC7, val)
318#define bfin_read_EBIU_DDRBWC0()	bfin_read32(EBIU_DDRBWC0)
319#define bfin_write_EBIU_DDRBWC0(val)	bfin_write32(EBIU_DDRBWC0, val)
320#define bfin_read_EBIU_DDRBWC1()	bfin_read32(EBIU_DDRBWC1)
321#define bfin_write_EBIU_DDRBWC1(val)	bfin_write32(EBIU_DDRBWC1, val)
322#define bfin_read_EBIU_DDRBWC2()	bfin_read32(EBIU_DDRBWC2)
323#define bfin_write_EBIU_DDRBWC2(val)	bfin_write32(EBIU_DDRBWC2, val)
324#define bfin_read_EBIU_DDRBWC3()	bfin_read32(EBIU_DDRBWC3)
325#define bfin_write_EBIU_DDRBWC3(val)	bfin_write32(EBIU_DDRBWC3, val)
326#define bfin_read_EBIU_DDRBWC4()	bfin_read32(EBIU_DDRBWC4)
327#define bfin_write_EBIU_DDRBWC4(val)	bfin_write32(EBIU_DDRBWC4, val)
328#define bfin_read_EBIU_DDRBWC5()	bfin_read32(EBIU_DDRBWC5)
329#define bfin_write_EBIU_DDRBWC5(val)	bfin_write32(EBIU_DDRBWC5, val)
330#define bfin_read_EBIU_DDRBWC6()	bfin_read32(EBIU_DDRBWC6)
331#define bfin_write_EBIU_DDRBWC6(val)	bfin_write32(EBIU_DDRBWC6, val)
332#define bfin_read_EBIU_DDRBWC7()	bfin_read32(EBIU_DDRBWC7)
333#define bfin_write_EBIU_DDRBWC7(val)	bfin_write32(EBIU_DDRBWC7, val)
334#define bfin_read_EBIU_DDRACCT()	bfin_read32(EBIU_DDRACCT)
335#define bfin_write_EBIU_DDRACCT(val)	bfin_write32(EBIU_DDRACCT, val)
336#define bfin_read_EBIU_DDRTACT()	bfin_read32(EBIU_DDRTACT)
337#define bfin_write_EBIU_DDRTACT(val)	bfin_write32(EBIU_DDRTACT, val)
338#define bfin_read_EBIU_DDRARCT()	bfin_read32(EBIU_DDRARCT)
339#define bfin_write_EBIU_DDRARCT(val)	bfin_write32(EBIU_DDRARCT, val)
340#define bfin_read_EBIU_DDRGC0()		bfin_read32(EBIU_DDRGC0)
341#define bfin_write_EBIU_DDRGC0(val)	bfin_write32(EBIU_DDRGC0, val)
342#define bfin_read_EBIU_DDRGC1()		bfin_read32(EBIU_DDRGC1)
343#define bfin_write_EBIU_DDRGC1(val)	bfin_write32(EBIU_DDRGC1, val)
344#define bfin_read_EBIU_DDRGC2()		bfin_read32(EBIU_DDRGC2)
345#define bfin_write_EBIU_DDRGC2(val)	bfin_write32(EBIU_DDRGC2, val)
346#define bfin_read_EBIU_DDRGC3()		bfin_read32(EBIU_DDRGC3)
347#define bfin_write_EBIU_DDRGC3(val)	bfin_write32(EBIU_DDRGC3, val)
348#define bfin_read_EBIU_DDRMCEN()	bfin_read32(EBIU_DDRMCEN)
349#define bfin_write_EBIU_DDRMCEN(val)	bfin_write32(EBIU_DDRMCEN, val)
350#define bfin_read_EBIU_DDRMCCL()	bfin_read32(EBIU_DDRMCCL)
351#define bfin_write_EBIU_DDRMCCL(val)	bfin_write32(EBIU_DDRMCCL, val)
352
353/* DMAC0 Registers */
354
355#define bfin_read_DMAC0_TCPER()		bfin_read16(DMAC0_TCPER)
356#define bfin_write_DMAC0_TCPER(val)	bfin_write16(DMAC0_TCPER, val)
357#define bfin_read_DMAC0_TCCNT()		bfin_read16(DMAC0_TCCNT)
358#define bfin_write_DMAC0_TCCNT(val)	bfin_write16(DMAC0_TCCNT, val)
359
360/* DMA Channel 0 Registers */
361
362#define bfin_read_DMA0_NEXT_DESC_PTR() 		bfin_read32(DMA0_NEXT_DESC_PTR)
363#define bfin_write_DMA0_NEXT_DESC_PTR(val) 	bfin_write32(DMA0_NEXT_DESC_PTR)
364#define bfin_read_DMA0_START_ADDR() 		bfin_read32(DMA0_START_ADDR)
365#define bfin_write_DMA0_START_ADDR(val) 	bfin_write32(DMA0_START_ADDR)
366#define bfin_read_DMA0_CONFIG()			bfin_read16(DMA0_CONFIG)
367#define bfin_write_DMA0_CONFIG(val)		bfin_write16(DMA0_CONFIG, val)
368#define bfin_read_DMA0_X_COUNT()		bfin_read16(DMA0_X_COUNT)
369#define bfin_write_DMA0_X_COUNT(val)		bfin_write16(DMA0_X_COUNT, val)
370#define bfin_read_DMA0_X_MODIFY()		bfin_read16(DMA0_X_MODIFY)
371#define bfin_write_DMA0_X_MODIFY(val) 		bfin_write16(DMA0_X_MODIFY)
372#define bfin_read_DMA0_Y_COUNT()		bfin_read16(DMA0_Y_COUNT)
373#define bfin_write_DMA0_Y_COUNT(val)		bfin_write16(DMA0_Y_COUNT, val)
374#define bfin_read_DMA0_Y_MODIFY()		bfin_read16(DMA0_Y_MODIFY)
375#define bfin_write_DMA0_Y_MODIFY(val) 		bfin_write16(DMA0_Y_MODIFY)
376#define bfin_read_DMA0_CURR_DESC_PTR() 		bfin_read32(DMA0_CURR_DESC_PTR)
377#define bfin_write_DMA0_CURR_DESC_PTR(val) 	bfin_write32(DMA0_CURR_DESC_PTR)
378#define bfin_read_DMA0_CURR_ADDR() 		bfin_read32(DMA0_CURR_ADDR)
379#define bfin_write_DMA0_CURR_ADDR(val) 		bfin_write32(DMA0_CURR_ADDR)
380#define bfin_read_DMA0_IRQ_STATUS()		bfin_read16(DMA0_IRQ_STATUS)
381#define bfin_write_DMA0_IRQ_STATUS(val)		bfin_write16(DMA0_IRQ_STATUS, val)
382#define bfin_read_DMA0_PERIPHERAL_MAP()		bfin_read16(DMA0_PERIPHERAL_MAP)
383#define bfin_write_DMA0_PERIPHERAL_MAP(val)	bfin_write16(DMA0_PERIPHERAL_MAP, val)
384#define bfin_read_DMA0_CURR_X_COUNT()		bfin_read16(DMA0_CURR_X_COUNT)
385#define bfin_write_DMA0_CURR_X_COUNT(val)	bfin_write16(DMA0_CURR_X_COUNT, val)
386#define bfin_read_DMA0_CURR_Y_COUNT()		bfin_read16(DMA0_CURR_Y_COUNT)
387#define bfin_write_DMA0_CURR_Y_COUNT(val)	bfin_write16(DMA0_CURR_Y_COUNT, val)
388
389/* DMA Channel 1 Registers */
390
391#define bfin_read_DMA1_NEXT_DESC_PTR() 		bfin_read32(DMA1_NEXT_DESC_PTR)
392#define bfin_write_DMA1_NEXT_DESC_PTR(val) 	bfin_write32(DMA1_NEXT_DESC_PTR)
393#define bfin_read_DMA1_START_ADDR() 		bfin_read32(DMA1_START_ADDR)
394#define bfin_write_DMA1_START_ADDR(val) 	bfin_write32(DMA1_START_ADDR)
395#define bfin_read_DMA1_CONFIG()			bfin_read16(DMA1_CONFIG)
396#define bfin_write_DMA1_CONFIG(val)		bfin_write16(DMA1_CONFIG, val)
397#define bfin_read_DMA1_X_COUNT()		bfin_read16(DMA1_X_COUNT)
398#define bfin_write_DMA1_X_COUNT(val)		bfin_write16(DMA1_X_COUNT, val)
399#define bfin_read_DMA1_X_MODIFY()		bfin_read16(DMA1_X_MODIFY)
400#define bfin_write_DMA1_X_MODIFY(val) 		bfin_write16(DMA1_X_MODIFY)
401#define bfin_read_DMA1_Y_COUNT()		bfin_read16(DMA1_Y_COUNT)
402#define bfin_write_DMA1_Y_COUNT(val)		bfin_write16(DMA1_Y_COUNT, val)
403#define bfin_read_DMA1_Y_MODIFY()		bfin_read16(DMA1_Y_MODIFY)
404#define bfin_write_DMA1_Y_MODIFY(val) 		bfin_write16(DMA1_Y_MODIFY)
405#define bfin_read_DMA1_CURR_DESC_PTR() 		bfin_read32(DMA1_CURR_DESC_PTR)
406#define bfin_write_DMA1_CURR_DESC_PTR(val) 	bfin_write32(DMA1_CURR_DESC_PTR)
407#define bfin_read_DMA1_CURR_ADDR() 		bfin_read32(DMA1_CURR_ADDR)
408#define bfin_write_DMA1_CURR_ADDR(val) 		bfin_write32(DMA1_CURR_ADDR)
409#define bfin_read_DMA1_IRQ_STATUS()		bfin_read16(DMA1_IRQ_STATUS)
410#define bfin_write_DMA1_IRQ_STATUS(val)		bfin_write16(DMA1_IRQ_STATUS, val)
411#define bfin_read_DMA1_PERIPHERAL_MAP()		bfin_read16(DMA1_PERIPHERAL_MAP)
412#define bfin_write_DMA1_PERIPHERAL_MAP(val)	bfin_write16(DMA1_PERIPHERAL_MAP, val)
413#define bfin_read_DMA1_CURR_X_COUNT()		bfin_read16(DMA1_CURR_X_COUNT)
414#define bfin_write_DMA1_CURR_X_COUNT(val)	bfin_write16(DMA1_CURR_X_COUNT, val)
415#define bfin_read_DMA1_CURR_Y_COUNT()		bfin_read16(DMA1_CURR_Y_COUNT)
416#define bfin_write_DMA1_CURR_Y_COUNT(val)	bfin_write16(DMA1_CURR_Y_COUNT, val)
417
418/* DMA Channel 2 Registers */
419
420#define bfin_read_DMA2_NEXT_DESC_PTR() 		bfin_read32(DMA2_NEXT_DESC_PTR)
421#define bfin_write_DMA2_NEXT_DESC_PTR(val) 	bfin_write32(DMA2_NEXT_DESC_PTR)
422#define bfin_read_DMA2_START_ADDR() 		bfin_read32(DMA2_START_ADDR)
423#define bfin_write_DMA2_START_ADDR(val) 	bfin_write32(DMA2_START_ADDR)
424#define bfin_read_DMA2_CONFIG()			bfin_read16(DMA2_CONFIG)
425#define bfin_write_DMA2_CONFIG(val)		bfin_write16(DMA2_CONFIG, val)
426#define bfin_read_DMA2_X_COUNT()		bfin_read16(DMA2_X_COUNT)
427#define bfin_write_DMA2_X_COUNT(val)		bfin_write16(DMA2_X_COUNT, val)
428#define bfin_read_DMA2_X_MODIFY()		bfin_read16(DMA2_X_MODIFY)
429#define bfin_write_DMA2_X_MODIFY(val) 		bfin_write16(DMA2_X_MODIFY)
430#define bfin_read_DMA2_Y_COUNT()		bfin_read16(DMA2_Y_COUNT)
431#define bfin_write_DMA2_Y_COUNT(val)		bfin_write16(DMA2_Y_COUNT, val)
432#define bfin_read_DMA2_Y_MODIFY()		bfin_read16(DMA2_Y_MODIFY)
433#define bfin_write_DMA2_Y_MODIFY(val) 		bfin_write16(DMA2_Y_MODIFY)
434#define bfin_read_DMA2_CURR_DESC_PTR() 		bfin_read32(DMA2_CURR_DESC_PTR)
435#define bfin_write_DMA2_CURR_DESC_PTR(val) 	bfin_write32(DMA2_CURR_DESC_PTR)
436#define bfin_read_DMA2_CURR_ADDR() 		bfin_read32(DMA2_CURR_ADDR)
437#define bfin_write_DMA2_CURR_ADDR(val) 		bfin_write32(DMA2_CURR_ADDR)
438#define bfin_read_DMA2_IRQ_STATUS()		bfin_read16(DMA2_IRQ_STATUS)
439#define bfin_write_DMA2_IRQ_STATUS(val)		bfin_write16(DMA2_IRQ_STATUS, val)
440#define bfin_read_DMA2_PERIPHERAL_MAP()		bfin_read16(DMA2_PERIPHERAL_MAP)
441#define bfin_write_DMA2_PERIPHERAL_MAP(val)	bfin_write16(DMA2_PERIPHERAL_MAP, val)
442#define bfin_read_DMA2_CURR_X_COUNT()		bfin_read16(DMA2_CURR_X_COUNT)
443#define bfin_write_DMA2_CURR_X_COUNT(val)	bfin_write16(DMA2_CURR_X_COUNT, val)
444#define bfin_read_DMA2_CURR_Y_COUNT()		bfin_read16(DMA2_CURR_Y_COUNT)
445#define bfin_write_DMA2_CURR_Y_COUNT(val)	bfin_write16(DMA2_CURR_Y_COUNT, val)
446
447/* DMA Channel 3 Registers */
448
449#define bfin_read_DMA3_NEXT_DESC_PTR() 		bfin_read32(DMA3_NEXT_DESC_PTR)
450#define bfin_write_DMA3_NEXT_DESC_PTR(val) 	bfin_write32(DMA3_NEXT_DESC_PTR)
451#define bfin_read_DMA3_START_ADDR() 		bfin_read32(DMA3_START_ADDR)
452#define bfin_write_DMA3_START_ADDR(val) 	bfin_write32(DMA3_START_ADDR)
453#define bfin_read_DMA3_CONFIG()			bfin_read16(DMA3_CONFIG)
454#define bfin_write_DMA3_CONFIG(val)		bfin_write16(DMA3_CONFIG, val)
455#define bfin_read_DMA3_X_COUNT()		bfin_read16(DMA3_X_COUNT)
456#define bfin_write_DMA3_X_COUNT(val)		bfin_write16(DMA3_X_COUNT, val)
457#define bfin_read_DMA3_X_MODIFY()		bfin_read16(DMA3_X_MODIFY)
458#define bfin_write_DMA3_X_MODIFY(val) 		bfin_write16(DMA3_X_MODIFY)
459#define bfin_read_DMA3_Y_COUNT()		bfin_read16(DMA3_Y_COUNT)
460#define bfin_write_DMA3_Y_COUNT(val)		bfin_write16(DMA3_Y_COUNT, val)
461#define bfin_read_DMA3_Y_MODIFY()		bfin_read16(DMA3_Y_MODIFY)
462#define bfin_write_DMA3_Y_MODIFY(val) 		bfin_write16(DMA3_Y_MODIFY)
463#define bfin_read_DMA3_CURR_DESC_PTR() 		bfin_read32(DMA3_CURR_DESC_PTR)
464#define bfin_write_DMA3_CURR_DESC_PTR(val) 	bfin_write32(DMA3_CURR_DESC_PTR)
465#define bfin_read_DMA3_CURR_ADDR() 		bfin_read32(DMA3_CURR_ADDR)
466#define bfin_write_DMA3_CURR_ADDR(val) 		bfin_write32(DMA3_CURR_ADDR)
467#define bfin_read_DMA3_IRQ_STATUS()		bfin_read16(DMA3_IRQ_STATUS)
468#define bfin_write_DMA3_IRQ_STATUS(val)		bfin_write16(DMA3_IRQ_STATUS, val)
469#define bfin_read_DMA3_PERIPHERAL_MAP()		bfin_read16(DMA3_PERIPHERAL_MAP)
470#define bfin_write_DMA3_PERIPHERAL_MAP(val)	bfin_write16(DMA3_PERIPHERAL_MAP, val)
471#define bfin_read_DMA3_CURR_X_COUNT()		bfin_read16(DMA3_CURR_X_COUNT)
472#define bfin_write_DMA3_CURR_X_COUNT(val)	bfin_write16(DMA3_CURR_X_COUNT, val)
473#define bfin_read_DMA3_CURR_Y_COUNT()		bfin_read16(DMA3_CURR_Y_COUNT)
474#define bfin_write_DMA3_CURR_Y_COUNT(val)	bfin_write16(DMA3_CURR_Y_COUNT, val)
475
476/* DMA Channel 4 Registers */
477
478#define bfin_read_DMA4_NEXT_DESC_PTR() 		bfin_read32(DMA4_NEXT_DESC_PTR)
479#define bfin_write_DMA4_NEXT_DESC_PTR(val) 	bfin_write32(DMA4_NEXT_DESC_PTR)
480#define bfin_read_DMA4_START_ADDR() 		bfin_read32(DMA4_START_ADDR)
481#define bfin_write_DMA4_START_ADDR(val) 	bfin_write32(DMA4_START_ADDR)
482#define bfin_read_DMA4_CONFIG()			bfin_read16(DMA4_CONFIG)
483#define bfin_write_DMA4_CONFIG(val)		bfin_write16(DMA4_CONFIG, val)
484#define bfin_read_DMA4_X_COUNT()		bfin_read16(DMA4_X_COUNT)
485#define bfin_write_DMA4_X_COUNT(val)		bfin_write16(DMA4_X_COUNT, val)
486#define bfin_read_DMA4_X_MODIFY()		bfin_read16(DMA4_X_MODIFY)
487#define bfin_write_DMA4_X_MODIFY(val) 		bfin_write16(DMA4_X_MODIFY)
488#define bfin_read_DMA4_Y_COUNT()		bfin_read16(DMA4_Y_COUNT)
489#define bfin_write_DMA4_Y_COUNT(val)		bfin_write16(DMA4_Y_COUNT, val)
490#define bfin_read_DMA4_Y_MODIFY()		bfin_read16(DMA4_Y_MODIFY)
491#define bfin_write_DMA4_Y_MODIFY(val) 		bfin_write16(DMA4_Y_MODIFY)
492#define bfin_read_DMA4_CURR_DESC_PTR() 		bfin_read32(DMA4_CURR_DESC_PTR)
493#define bfin_write_DMA4_CURR_DESC_PTR(val) 	bfin_write32(DMA4_CURR_DESC_PTR)
494#define bfin_read_DMA4_CURR_ADDR() 		bfin_read32(DMA4_CURR_ADDR)
495#define bfin_write_DMA4_CURR_ADDR(val) 		bfin_write32(DMA4_CURR_ADDR)
496#define bfin_read_DMA4_IRQ_STATUS()		bfin_read16(DMA4_IRQ_STATUS)
497#define bfin_write_DMA4_IRQ_STATUS(val)		bfin_write16(DMA4_IRQ_STATUS, val)
498#define bfin_read_DMA4_PERIPHERAL_MAP()		bfin_read16(DMA4_PERIPHERAL_MAP)
499#define bfin_write_DMA4_PERIPHERAL_MAP(val)	bfin_write16(DMA4_PERIPHERAL_MAP, val)
500#define bfin_read_DMA4_CURR_X_COUNT()		bfin_read16(DMA4_CURR_X_COUNT)
501#define bfin_write_DMA4_CURR_X_COUNT(val)	bfin_write16(DMA4_CURR_X_COUNT, val)
502#define bfin_read_DMA4_CURR_Y_COUNT()		bfin_read16(DMA4_CURR_Y_COUNT)
503#define bfin_write_DMA4_CURR_Y_COUNT(val)	bfin_write16(DMA4_CURR_Y_COUNT, val)
504
505/* DMA Channel 5 Registers */
506
507#define bfin_read_DMA5_NEXT_DESC_PTR() 		bfin_read32(DMA5_NEXT_DESC_PTR)
508#define bfin_write_DMA5_NEXT_DESC_PTR(val) 	bfin_write32(DMA5_NEXT_DESC_PTR)
509#define bfin_read_DMA5_START_ADDR() 		bfin_read32(DMA5_START_ADDR)
510#define bfin_write_DMA5_START_ADDR(val) 	bfin_write32(DMA5_START_ADDR)
511#define bfin_read_DMA5_CONFIG()			bfin_read16(DMA5_CONFIG)
512#define bfin_write_DMA5_CONFIG(val)		bfin_write16(DMA5_CONFIG, val)
513#define bfin_read_DMA5_X_COUNT()		bfin_read16(DMA5_X_COUNT)
514#define bfin_write_DMA5_X_COUNT(val)		bfin_write16(DMA5_X_COUNT, val)
515#define bfin_read_DMA5_X_MODIFY()		bfin_read16(DMA5_X_MODIFY)
516#define bfin_write_DMA5_X_MODIFY(val) 		bfin_write16(DMA5_X_MODIFY)
517#define bfin_read_DMA5_Y_COUNT()		bfin_read16(DMA5_Y_COUNT)
518#define bfin_write_DMA5_Y_COUNT(val)		bfin_write16(DMA5_Y_COUNT, val)
519#define bfin_read_DMA5_Y_MODIFY()		bfin_read16(DMA5_Y_MODIFY)
520#define bfin_write_DMA5_Y_MODIFY(val) 		bfin_write16(DMA5_Y_MODIFY)
521#define bfin_read_DMA5_CURR_DESC_PTR() 		bfin_read32(DMA5_CURR_DESC_PTR)
522#define bfin_write_DMA5_CURR_DESC_PTR(val) 	bfin_write32(DMA5_CURR_DESC_PTR)
523#define bfin_read_DMA5_CURR_ADDR() 		bfin_read32(DMA5_CURR_ADDR)
524#define bfin_write_DMA5_CURR_ADDR(val) 		bfin_write32(DMA5_CURR_ADDR)
525#define bfin_read_DMA5_IRQ_STATUS()		bfin_read16(DMA5_IRQ_STATUS)
526#define bfin_write_DMA5_IRQ_STATUS(val)		bfin_write16(DMA5_IRQ_STATUS, val)
527#define bfin_read_DMA5_PERIPHERAL_MAP()		bfin_read16(DMA5_PERIPHERAL_MAP)
528#define bfin_write_DMA5_PERIPHERAL_MAP(val)	bfin_write16(DMA5_PERIPHERAL_MAP, val)
529#define bfin_read_DMA5_CURR_X_COUNT()		bfin_read16(DMA5_CURR_X_COUNT)
530#define bfin_write_DMA5_CURR_X_COUNT(val)	bfin_write16(DMA5_CURR_X_COUNT, val)
531#define bfin_read_DMA5_CURR_Y_COUNT()		bfin_read16(DMA5_CURR_Y_COUNT)
532#define bfin_write_DMA5_CURR_Y_COUNT(val)	bfin_write16(DMA5_CURR_Y_COUNT, val)
533
534/* DMA Channel 6 Registers */
535
536#define bfin_read_DMA6_NEXT_DESC_PTR() 		bfin_read32(DMA6_NEXT_DESC_PTR)
537#define bfin_write_DMA6_NEXT_DESC_PTR(val) 	bfin_write32(DMA6_NEXT_DESC_PTR)
538#define bfin_read_DMA6_START_ADDR() 		bfin_read32(DMA6_START_ADDR)
539#define bfin_write_DMA6_START_ADDR(val) 	bfin_write32(DMA6_START_ADDR)
540#define bfin_read_DMA6_CONFIG()			bfin_read16(DMA6_CONFIG)
541#define bfin_write_DMA6_CONFIG(val)		bfin_write16(DMA6_CONFIG, val)
542#define bfin_read_DMA6_X_COUNT()		bfin_read16(DMA6_X_COUNT)
543#define bfin_write_DMA6_X_COUNT(val)		bfin_write16(DMA6_X_COUNT, val)
544#define bfin_read_DMA6_X_MODIFY()		bfin_read16(DMA6_X_MODIFY)
545#define bfin_write_DMA6_X_MODIFY(val) 		bfin_write16(DMA6_X_MODIFY)
546#define bfin_read_DMA6_Y_COUNT()		bfin_read16(DMA6_Y_COUNT)
547#define bfin_write_DMA6_Y_COUNT(val)		bfin_write16(DMA6_Y_COUNT, val)
548#define bfin_read_DMA6_Y_MODIFY()		bfin_read16(DMA6_Y_MODIFY)
549#define bfin_write_DMA6_Y_MODIFY(val) 		bfin_write16(DMA6_Y_MODIFY)
550#define bfin_read_DMA6_CURR_DESC_PTR() 		bfin_read32(DMA6_CURR_DESC_PTR)
551#define bfin_write_DMA6_CURR_DESC_PTR(val) 	bfin_write32(DMA6_CURR_DESC_PTR)
552#define bfin_read_DMA6_CURR_ADDR() 		bfin_read32(DMA6_CURR_ADDR)
553#define bfin_write_DMA6_CURR_ADDR(val) 		bfin_write32(DMA6_CURR_ADDR)
554#define bfin_read_DMA6_IRQ_STATUS()		bfin_read16(DMA6_IRQ_STATUS)
555#define bfin_write_DMA6_IRQ_STATUS(val)		bfin_write16(DMA6_IRQ_STATUS, val)
556#define bfin_read_DMA6_PERIPHERAL_MAP()		bfin_read16(DMA6_PERIPHERAL_MAP)
557#define bfin_write_DMA6_PERIPHERAL_MAP(val)	bfin_write16(DMA6_PERIPHERAL_MAP, val)
558#define bfin_read_DMA6_CURR_X_COUNT()		bfin_read16(DMA6_CURR_X_COUNT)
559#define bfin_write_DMA6_CURR_X_COUNT(val)	bfin_write16(DMA6_CURR_X_COUNT, val)
560#define bfin_read_DMA6_CURR_Y_COUNT()		bfin_read16(DMA6_CURR_Y_COUNT)
561#define bfin_write_DMA6_CURR_Y_COUNT(val)	bfin_write16(DMA6_CURR_Y_COUNT, val)
562
563/* DMA Channel 7 Registers */
564
565#define bfin_read_DMA7_NEXT_DESC_PTR() 		bfin_read32(DMA7_NEXT_DESC_PTR)
566#define bfin_write_DMA7_NEXT_DESC_PTR(val) 	bfin_write32(DMA7_NEXT_DESC_PTR)
567#define bfin_read_DMA7_START_ADDR() 		bfin_read32(DMA7_START_ADDR)
568#define bfin_write_DMA7_START_ADDR(val) 	bfin_write32(DMA7_START_ADDR)
569#define bfin_read_DMA7_CONFIG()			bfin_read16(DMA7_CONFIG)
570#define bfin_write_DMA7_CONFIG(val)		bfin_write16(DMA7_CONFIG, val)
571#define bfin_read_DMA7_X_COUNT()		bfin_read16(DMA7_X_COUNT)
572#define bfin_write_DMA7_X_COUNT(val)		bfin_write16(DMA7_X_COUNT, val)
573#define bfin_read_DMA7_X_MODIFY()		bfin_read16(DMA7_X_MODIFY)
574#define bfin_write_DMA7_X_MODIFY(val) 		bfin_write16(DMA7_X_MODIFY)
575#define bfin_read_DMA7_Y_COUNT()		bfin_read16(DMA7_Y_COUNT)
576#define bfin_write_DMA7_Y_COUNT(val)		bfin_write16(DMA7_Y_COUNT, val)
577#define bfin_read_DMA7_Y_MODIFY()		bfin_read16(DMA7_Y_MODIFY)
578#define bfin_write_DMA7_Y_MODIFY(val) 		bfin_write16(DMA7_Y_MODIFY)
579#define bfin_read_DMA7_CURR_DESC_PTR() 		bfin_read32(DMA7_CURR_DESC_PTR)
580#define bfin_write_DMA7_CURR_DESC_PTR(val) 	bfin_write32(DMA7_CURR_DESC_PTR)
581#define bfin_read_DMA7_CURR_ADDR() 		bfin_read32(DMA7_CURR_ADDR)
582#define bfin_write_DMA7_CURR_ADDR(val) 		bfin_write32(DMA7_CURR_ADDR)
583#define bfin_read_DMA7_IRQ_STATUS()		bfin_read16(DMA7_IRQ_STATUS)
584#define bfin_write_DMA7_IRQ_STATUS(val)		bfin_write16(DMA7_IRQ_STATUS, val)
585#define bfin_read_DMA7_PERIPHERAL_MAP()		bfin_read16(DMA7_PERIPHERAL_MAP)
586#define bfin_write_DMA7_PERIPHERAL_MAP(val)	bfin_write16(DMA7_PERIPHERAL_MAP, val)
587#define bfin_read_DMA7_CURR_X_COUNT()		bfin_read16(DMA7_CURR_X_COUNT)
588#define bfin_write_DMA7_CURR_X_COUNT(val)	bfin_write16(DMA7_CURR_X_COUNT, val)
589#define bfin_read_DMA7_CURR_Y_COUNT()		bfin_read16(DMA7_CURR_Y_COUNT)
590#define bfin_write_DMA7_CURR_Y_COUNT(val)	bfin_write16(DMA7_CURR_Y_COUNT, val)
591
592/* DMA Channel 8 Registers */
593
594#define bfin_read_DMA8_NEXT_DESC_PTR() 		bfin_read32(DMA8_NEXT_DESC_PTR)
595#define bfin_write_DMA8_NEXT_DESC_PTR(val) 	bfin_write32(DMA8_NEXT_DESC_PTR)
596#define bfin_read_DMA8_START_ADDR() 		bfin_read32(DMA8_START_ADDR)
597#define bfin_write_DMA8_START_ADDR(val) 	bfin_write32(DMA8_START_ADDR)
598#define bfin_read_DMA8_CONFIG()			bfin_read16(DMA8_CONFIG)
599#define bfin_write_DMA8_CONFIG(val)		bfin_write16(DMA8_CONFIG, val)
600#define bfin_read_DMA8_X_COUNT()		bfin_read16(DMA8_X_COUNT)
601#define bfin_write_DMA8_X_COUNT(val)		bfin_write16(DMA8_X_COUNT, val)
602#define bfin_read_DMA8_X_MODIFY()		bfin_read16(DMA8_X_MODIFY)
603#define bfin_write_DMA8_X_MODIFY(val) 		bfin_write16(DMA8_X_MODIFY)
604#define bfin_read_DMA8_Y_COUNT()		bfin_read16(DMA8_Y_COUNT)
605#define bfin_write_DMA8_Y_COUNT(val)		bfin_write16(DMA8_Y_COUNT, val)
606#define bfin_read_DMA8_Y_MODIFY()		bfin_read16(DMA8_Y_MODIFY)
607#define bfin_write_DMA8_Y_MODIFY(val) 		bfin_write16(DMA8_Y_MODIFY)
608#define bfin_read_DMA8_CURR_DESC_PTR() 		bfin_read32(DMA8_CURR_DESC_PTR)
609#define bfin_write_DMA8_CURR_DESC_PTR(val) 	bfin_write32(DMA8_CURR_DESC_PTR)
610#define bfin_read_DMA8_CURR_ADDR() 		bfin_read32(DMA8_CURR_ADDR)
611#define bfin_write_DMA8_CURR_ADDR(val) 		bfin_write32(DMA8_CURR_ADDR)
612#define bfin_read_DMA8_IRQ_STATUS()		bfin_read16(DMA8_IRQ_STATUS)
613#define bfin_write_DMA8_IRQ_STATUS(val)		bfin_write16(DMA8_IRQ_STATUS, val)
614#define bfin_read_DMA8_PERIPHERAL_MAP()		bfin_read16(DMA8_PERIPHERAL_MAP)
615#define bfin_write_DMA8_PERIPHERAL_MAP(val)	bfin_write16(DMA8_PERIPHERAL_MAP, val)
616#define bfin_read_DMA8_CURR_X_COUNT()		bfin_read16(DMA8_CURR_X_COUNT)
617#define bfin_write_DMA8_CURR_X_COUNT(val)	bfin_write16(DMA8_CURR_X_COUNT, val)
618#define bfin_read_DMA8_CURR_Y_COUNT()		bfin_read16(DMA8_CURR_Y_COUNT)
619#define bfin_write_DMA8_CURR_Y_COUNT(val)	bfin_write16(DMA8_CURR_Y_COUNT, val)
620
621/* DMA Channel 9 Registers */
622
623#define bfin_read_DMA9_NEXT_DESC_PTR() 		bfin_read32(DMA9_NEXT_DESC_PTR)
624#define bfin_write_DMA9_NEXT_DESC_PTR(val) 	bfin_write32(DMA9_NEXT_DESC_PTR)
625#define bfin_read_DMA9_START_ADDR() 		bfin_read32(DMA9_START_ADDR)
626#define bfin_write_DMA9_START_ADDR(val) 	bfin_write32(DMA9_START_ADDR)
627#define bfin_read_DMA9_CONFIG()			bfin_read16(DMA9_CONFIG)
628#define bfin_write_DMA9_CONFIG(val)		bfin_write16(DMA9_CONFIG, val)
629#define bfin_read_DMA9_X_COUNT()		bfin_read16(DMA9_X_COUNT)
630#define bfin_write_DMA9_X_COUNT(val)		bfin_write16(DMA9_X_COUNT, val)
631#define bfin_read_DMA9_X_MODIFY()		bfin_read16(DMA9_X_MODIFY)
632#define bfin_write_DMA9_X_MODIFY(val) 		bfin_write16(DMA9_X_MODIFY)
633#define bfin_read_DMA9_Y_COUNT()		bfin_read16(DMA9_Y_COUNT)
634#define bfin_write_DMA9_Y_COUNT(val)		bfin_write16(DMA9_Y_COUNT, val)
635#define bfin_read_DMA9_Y_MODIFY()		bfin_read16(DMA9_Y_MODIFY)
636#define bfin_write_DMA9_Y_MODIFY(val) 		bfin_write16(DMA9_Y_MODIFY)
637#define bfin_read_DMA9_CURR_DESC_PTR() 		bfin_read32(DMA9_CURR_DESC_PTR)
638#define bfin_write_DMA9_CURR_DESC_PTR(val) 	bfin_write32(DMA9_CURR_DESC_PTR)
639#define bfin_read_DMA9_CURR_ADDR() 		bfin_read32(DMA9_CURR_ADDR)
640#define bfin_write_DMA9_CURR_ADDR(val) 		bfin_write32(DMA9_CURR_ADDR)
641#define bfin_read_DMA9_IRQ_STATUS()		bfin_read16(DMA9_IRQ_STATUS)
642#define bfin_write_DMA9_IRQ_STATUS(val)		bfin_write16(DMA9_IRQ_STATUS, val)
643#define bfin_read_DMA9_PERIPHERAL_MAP()		bfin_read16(DMA9_PERIPHERAL_MAP)
644#define bfin_write_DMA9_PERIPHERAL_MAP(val)	bfin_write16(DMA9_PERIPHERAL_MAP, val)
645#define bfin_read_DMA9_CURR_X_COUNT()		bfin_read16(DMA9_CURR_X_COUNT)
646#define bfin_write_DMA9_CURR_X_COUNT(val)	bfin_write16(DMA9_CURR_X_COUNT, val)
647#define bfin_read_DMA9_CURR_Y_COUNT()		bfin_read16(DMA9_CURR_Y_COUNT)
648#define bfin_write_DMA9_CURR_Y_COUNT(val)	bfin_write16(DMA9_CURR_Y_COUNT, val)
649
650/* DMA Channel 10 Registers */
651
652#define bfin_read_DMA10_NEXT_DESC_PTR() 	bfin_read32(DMA10_NEXT_DESC_PTR)
653#define bfin_write_DMA10_NEXT_DESC_PTR(val) 	bfin_write32(DMA10_NEXT_DESC_PTR)
654#define bfin_read_DMA10_START_ADDR() 		bfin_read32(DMA10_START_ADDR)
655#define bfin_write_DMA10_START_ADDR(val) 	bfin_write32(DMA10_START_ADDR)
656#define bfin_read_DMA10_CONFIG()		bfin_read16(DMA10_CONFIG)
657#define bfin_write_DMA10_CONFIG(val)		bfin_write16(DMA10_CONFIG, val)
658#define bfin_read_DMA10_X_COUNT()		bfin_read16(DMA10_X_COUNT)
659#define bfin_write_DMA10_X_COUNT(val)		bfin_write16(DMA10_X_COUNT, val)
660#define bfin_read_DMA10_X_MODIFY()		bfin_read16(DMA10_X_MODIFY)
661#define bfin_write_DMA10_X_MODIFY(val) 		bfin_write16(DMA10_X_MODIFY)
662#define bfin_read_DMA10_Y_COUNT()		bfin_read16(DMA10_Y_COUNT)
663#define bfin_write_DMA10_Y_COUNT(val)		bfin_write16(DMA10_Y_COUNT, val)
664#define bfin_read_DMA10_Y_MODIFY()		bfin_read16(DMA10_Y_MODIFY)
665#define bfin_write_DMA10_Y_MODIFY(val) 		bfin_write16(DMA10_Y_MODIFY)
666#define bfin_read_DMA10_CURR_DESC_PTR() 	bfin_read32(DMA10_CURR_DESC_PTR)
667#define bfin_write_DMA10_CURR_DESC_PTR(val) 	bfin_write32(DMA10_CURR_DESC_PTR)
668#define bfin_read_DMA10_CURR_ADDR() 		bfin_read32(DMA10_CURR_ADDR)
669#define bfin_write_DMA10_CURR_ADDR(val) 	bfin_write32(DMA10_CURR_ADDR)
670#define bfin_read_DMA10_IRQ_STATUS()		bfin_read16(DMA10_IRQ_STATUS)
671#define bfin_write_DMA10_IRQ_STATUS(val)	bfin_write16(DMA10_IRQ_STATUS, val)
672#define bfin_read_DMA10_PERIPHERAL_MAP()	bfin_read16(DMA10_PERIPHERAL_MAP)
673#define bfin_write_DMA10_PERIPHERAL_MAP(val)	bfin_write16(DMA10_PERIPHERAL_MAP, val)
674#define bfin_read_DMA10_CURR_X_COUNT()		bfin_read16(DMA10_CURR_X_COUNT)
675#define bfin_write_DMA10_CURR_X_COUNT(val)	bfin_write16(DMA10_CURR_X_COUNT, val)
676#define bfin_read_DMA10_CURR_Y_COUNT()		bfin_read16(DMA10_CURR_Y_COUNT)
677#define bfin_write_DMA10_CURR_Y_COUNT(val)	bfin_write16(DMA10_CURR_Y_COUNT, val)
678
679/* DMA Channel 11 Registers */
680
681#define bfin_read_DMA11_NEXT_DESC_PTR() 	bfin_read32(DMA11_NEXT_DESC_PTR)
682#define bfin_write_DMA11_NEXT_DESC_PTR(val) 	bfin_write32(DMA11_NEXT_DESC_PTR)
683#define bfin_read_DMA11_START_ADDR() 		bfin_read32(DMA11_START_ADDR)
684#define bfin_write_DMA11_START_ADDR(val) 	bfin_write32(DMA11_START_ADDR)
685#define bfin_read_DMA11_CONFIG()		bfin_read16(DMA11_CONFIG)
686#define bfin_write_DMA11_CONFIG(val)		bfin_write16(DMA11_CONFIG, val)
687#define bfin_read_DMA11_X_COUNT()		bfin_read16(DMA11_X_COUNT)
688#define bfin_write_DMA11_X_COUNT(val)		bfin_write16(DMA11_X_COUNT, val)
689#define bfin_read_DMA11_X_MODIFY()		bfin_read16(DMA11_X_MODIFY)
690#define bfin_write_DMA11_X_MODIFY(val) 		bfin_write16(DMA11_X_MODIFY)
691#define bfin_read_DMA11_Y_COUNT()		bfin_read16(DMA11_Y_COUNT)
692#define bfin_write_DMA11_Y_COUNT(val)		bfin_write16(DMA11_Y_COUNT, val)
693#define bfin_read_DMA11_Y_MODIFY()		bfin_read16(DMA11_Y_MODIFY)
694#define bfin_write_DMA11_Y_MODIFY(val) 		bfin_write16(DMA11_Y_MODIFY)
695#define bfin_read_DMA11_CURR_DESC_PTR() 	bfin_read32(DMA11_CURR_DESC_PTR)
696#define bfin_write_DMA11_CURR_DESC_PTR(val) 	bfin_write32(DMA11_CURR_DESC_PTR)
697#define bfin_read_DMA11_CURR_ADDR() 		bfin_read32(DMA11_CURR_ADDR)
698#define bfin_write_DMA11_CURR_ADDR(val) 	bfin_write32(DMA11_CURR_ADDR)
699#define bfin_read_DMA11_IRQ_STATUS()		bfin_read16(DMA11_IRQ_STATUS)
700#define bfin_write_DMA11_IRQ_STATUS(val)	bfin_write16(DMA11_IRQ_STATUS, val)
701#define bfin_read_DMA11_PERIPHERAL_MAP()	bfin_read16(DMA11_PERIPHERAL_MAP)
702#define bfin_write_DMA11_PERIPHERAL_MAP(val)	bfin_write16(DMA11_PERIPHERAL_MAP, val)
703#define bfin_read_DMA11_CURR_X_COUNT()		bfin_read16(DMA11_CURR_X_COUNT)
704#define bfin_write_DMA11_CURR_X_COUNT(val)	bfin_write16(DMA11_CURR_X_COUNT, val)
705#define bfin_read_DMA11_CURR_Y_COUNT()		bfin_read16(DMA11_CURR_Y_COUNT)
706#define bfin_write_DMA11_CURR_Y_COUNT(val)	bfin_write16(DMA11_CURR_Y_COUNT, val)
707
708/* MDMA Stream 0 Registers */
709
710#define bfin_read_MDMA_D0_NEXT_DESC_PTR() 	bfin_read32(MDMA_D0_NEXT_DESC_PTR)
711#define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_D0_NEXT_DESC_PTR)
712#define bfin_read_MDMA_D0_START_ADDR() 		bfin_read32(MDMA_D0_START_ADDR)
713#define bfin_write_MDMA_D0_START_ADDR(val) 	bfin_write32(MDMA_D0_START_ADDR)
714#define bfin_read_MDMA_D0_CONFIG()		bfin_read16(MDMA_D0_CONFIG)
715#define bfin_write_MDMA_D0_CONFIG(val)		bfin_write16(MDMA_D0_CONFIG, val)
716#define bfin_read_MDMA_D0_X_COUNT()		bfin_read16(MDMA_D0_X_COUNT)
717#define bfin_write_MDMA_D0_X_COUNT(val)		bfin_write16(MDMA_D0_X_COUNT, val)
718#define bfin_read_MDMA_D0_X_MODIFY()		bfin_read16(MDMA_D0_X_MODIFY)
719#define bfin_write_MDMA_D0_X_MODIFY(val) 	bfin_write16(MDMA_D0_X_MODIFY)
720#define bfin_read_MDMA_D0_Y_COUNT()		bfin_read16(MDMA_D0_Y_COUNT)
721#define bfin_write_MDMA_D0_Y_COUNT(val)		bfin_write16(MDMA_D0_Y_COUNT, val)
722#define bfin_read_MDMA_D0_Y_MODIFY()		bfin_read16(MDMA_D0_Y_MODIFY)
723#define bfin_write_MDMA_D0_Y_MODIFY(val) 	bfin_write16(MDMA_D0_Y_MODIFY)
724#define bfin_read_MDMA_D0_CURR_DESC_PTR() 	bfin_read32(MDMA_D0_CURR_DESC_PTR)
725#define bfin_write_MDMA_D0_CURR_DESC_PTR(val) 	bfin_write32(MDMA_D0_CURR_DESC_PTR)
726#define bfin_read_MDMA_D0_CURR_ADDR() 		bfin_read32(MDMA_D0_CURR_ADDR)
727#define bfin_write_MDMA_D0_CURR_ADDR(val) 	bfin_write32(MDMA_D0_CURR_ADDR)
728#define bfin_read_MDMA_D0_IRQ_STATUS()		bfin_read16(MDMA_D0_IRQ_STATUS)
729#define bfin_write_MDMA_D0_IRQ_STATUS(val)	bfin_write16(MDMA_D0_IRQ_STATUS, val)
730#define bfin_read_MDMA_D0_PERIPHERAL_MAP()	bfin_read16(MDMA_D0_PERIPHERAL_MAP)
731#define bfin_write_MDMA_D0_PERIPHERAL_MAP(val)	bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
732#define bfin_read_MDMA_D0_CURR_X_COUNT()	bfin_read16(MDMA_D0_CURR_X_COUNT)
733#define bfin_write_MDMA_D0_CURR_X_COUNT(val)	bfin_write16(MDMA_D0_CURR_X_COUNT, val)
734#define bfin_read_MDMA_D0_CURR_Y_COUNT()	bfin_read16(MDMA_D0_CURR_Y_COUNT)
735#define bfin_write_MDMA_D0_CURR_Y_COUNT(val)	bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
736#define bfin_read_MDMA_S0_NEXT_DESC_PTR() 	bfin_read32(MDMA_S0_NEXT_DESC_PTR)
737#define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_S0_NEXT_DESC_PTR)
738#define bfin_read_MDMA_S0_START_ADDR() 		bfin_read32(MDMA_S0_START_ADDR)
739#define bfin_write_MDMA_S0_START_ADDR(val) 	bfin_write32(MDMA_S0_START_ADDR)
740#define bfin_read_MDMA_S0_CONFIG()		bfin_read16(MDMA_S0_CONFIG)
741#define bfin_write_MDMA_S0_CONFIG(val)		bfin_write16(MDMA_S0_CONFIG, val)
742#define bfin_read_MDMA_S0_X_COUNT()		bfin_read16(MDMA_S0_X_COUNT)
743#define bfin_write_MDMA_S0_X_COUNT(val)		bfin_write16(MDMA_S0_X_COUNT, val)
744#define bfin_read_MDMA_S0_X_MODIFY()		bfin_read16(MDMA_S0_X_MODIFY)
745#define bfin_write_MDMA_S0_X_MODIFY(val) 	bfin_write16(MDMA_S0_X_MODIFY)
746#define bfin_read_MDMA_S0_Y_COUNT()		bfin_read16(MDMA_S0_Y_COUNT)
747#define bfin_write_MDMA_S0_Y_COUNT(val)		bfin_write16(MDMA_S0_Y_COUNT, val)
748#define bfin_read_MDMA_S0_Y_MODIFY()		bfin_read16(MDMA_S0_Y_MODIFY)
749#define bfin_write_MDMA_S0_Y_MODIFY(val) 	bfin_write16(MDMA_S0_Y_MODIFY)
750#define bfin_read_MDMA_S0_CURR_DESC_PTR() 	bfin_read32(MDMA_S0_CURR_DESC_PTR)
751#define bfin_write_MDMA_S0_CURR_DESC_PTR(val) 	bfin_write32(MDMA_S0_CURR_DESC_PTR)
752#define bfin_read_MDMA_S0_CURR_ADDR() 		bfin_read32(MDMA_S0_CURR_ADDR)
753#define bfin_write_MDMA_S0_CURR_ADDR(val) 	bfin_write32(MDMA_S0_CURR_ADDR)
754#define bfin_read_MDMA_S0_IRQ_STATUS()		bfin_read16(MDMA_S0_IRQ_STATUS)
755#define bfin_write_MDMA_S0_IRQ_STATUS(val)	bfin_write16(MDMA_S0_IRQ_STATUS, val)
756#define bfin_read_MDMA_S0_PERIPHERAL_MAP()	bfin_read16(MDMA_S0_PERIPHERAL_MAP)
757#define bfin_write_MDMA_S0_PERIPHERAL_MAP(val)	bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
758#define bfin_read_MDMA_S0_CURR_X_COUNT()	bfin_read16(MDMA_S0_CURR_X_COUNT)
759#define bfin_write_MDMA_S0_CURR_X_COUNT(val)	bfin_write16(MDMA_S0_CURR_X_COUNT, val)
760#define bfin_read_MDMA_S0_CURR_Y_COUNT()	bfin_read16(MDMA_S0_CURR_Y_COUNT)
761#define bfin_write_MDMA_S0_CURR_Y_COUNT(val)	bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
762
763/* MDMA Stream 1 Registers */
764
765#define bfin_read_MDMA_D1_NEXT_DESC_PTR() 	bfin_read32(MDMA_D1_NEXT_DESC_PTR)
766#define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_D1_NEXT_DESC_PTR)
767#define bfin_read_MDMA_D1_START_ADDR() 		bfin_read32(MDMA_D1_START_ADDR)
768#define bfin_write_MDMA_D1_START_ADDR(val) 	bfin_write32(MDMA_D1_START_ADDR)
769#define bfin_read_MDMA_D1_CONFIG()		bfin_read16(MDMA_D1_CONFIG)
770#define bfin_write_MDMA_D1_CONFIG(val)		bfin_write16(MDMA_D1_CONFIG, val)
771#define bfin_read_MDMA_D1_X_COUNT()		bfin_read16(MDMA_D1_X_COUNT)
772#define bfin_write_MDMA_D1_X_COUNT(val)		bfin_write16(MDMA_D1_X_COUNT, val)
773#define bfin_read_MDMA_D1_X_MODIFY()		bfin_read16(MDMA_D1_X_MODIFY)
774#define bfin_write_MDMA_D1_X_MODIFY(val) 	bfin_write16(MDMA_D1_X_MODIFY)
775#define bfin_read_MDMA_D1_Y_COUNT()		bfin_read16(MDMA_D1_Y_COUNT)
776#define bfin_write_MDMA_D1_Y_COUNT(val)		bfin_write16(MDMA_D1_Y_COUNT, val)
777#define bfin_read_MDMA_D1_Y_MODIFY()		bfin_read16(MDMA_D1_Y_MODIFY)
778#define bfin_write_MDMA_D1_Y_MODIFY(val) 	bfin_write16(MDMA_D1_Y_MODIFY)
779#define bfin_read_MDMA_D1_CURR_DESC_PTR() 	bfin_read32(MDMA_D1_CURR_DESC_PTR)
780#define bfin_write_MDMA_D1_CURR_DESC_PTR(val) 	bfin_write32(MDMA_D1_CURR_DESC_PTR)
781#define bfin_read_MDMA_D1_CURR_ADDR() 		bfin_read32(MDMA_D1_CURR_ADDR)
782#define bfin_write_MDMA_D1_CURR_ADDR(val) 	bfin_write32(MDMA_D1_CURR_ADDR)
783#define bfin_read_MDMA_D1_IRQ_STATUS()		bfin_read16(MDMA_D1_IRQ_STATUS)
784#define bfin_write_MDMA_D1_IRQ_STATUS(val)	bfin_write16(MDMA_D1_IRQ_STATUS, val)
785#define bfin_read_MDMA_D1_PERIPHERAL_MAP()	bfin_read16(MDMA_D1_PERIPHERAL_MAP)
786#define bfin_write_MDMA_D1_PERIPHERAL_MAP(val)	bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
787#define bfin_read_MDMA_D1_CURR_X_COUNT()	bfin_read16(MDMA_D1_CURR_X_COUNT)
788#define bfin_write_MDMA_D1_CURR_X_COUNT(val)	bfin_write16(MDMA_D1_CURR_X_COUNT, val)
789#define bfin_read_MDMA_D1_CURR_Y_COUNT()	bfin_read16(MDMA_D1_CURR_Y_COUNT)
790#define bfin_write_MDMA_D1_CURR_Y_COUNT(val)	bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
791#define bfin_read_MDMA_S1_NEXT_DESC_PTR() 	bfin_read32(MDMA_S1_NEXT_DESC_PTR)
792#define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_S1_NEXT_DESC_PTR)
793#define bfin_read_MDMA_S1_START_ADDR() 		bfin_read32(MDMA_S1_START_ADDR)
794#define bfin_write_MDMA_S1_START_ADDR(val) 	bfin_write32(MDMA_S1_START_ADDR)
795#define bfin_read_MDMA_S1_CONFIG()		bfin_read16(MDMA_S1_CONFIG)
796#define bfin_write_MDMA_S1_CONFIG(val)		bfin_write16(MDMA_S1_CONFIG, val)
797#define bfin_read_MDMA_S1_X_COUNT()		bfin_read16(MDMA_S1_X_COUNT)
798#define bfin_write_MDMA_S1_X_COUNT(val)		bfin_write16(MDMA_S1_X_COUNT, val)
799#define bfin_read_MDMA_S1_X_MODIFY()		bfin_read16(MDMA_S1_X_MODIFY)
800#define bfin_write_MDMA_S1_X_MODIFY(val) 	bfin_write16(MDMA_S1_X_MODIFY)
801#define bfin_read_MDMA_S1_Y_COUNT()		bfin_read16(MDMA_S1_Y_COUNT)
802#define bfin_write_MDMA_S1_Y_COUNT(val)		bfin_write16(MDMA_S1_Y_COUNT, val)
803#define bfin_read_MDMA_S1_Y_MODIFY()		bfin_read16(MDMA_S1_Y_MODIFY)
804#define bfin_write_MDMA_S1_Y_MODIFY(val) 	bfin_write16(MDMA_S1_Y_MODIFY)
805#define bfin_read_MDMA_S1_CURR_DESC_PTR() 	bfin_read32(MDMA_S1_CURR_DESC_PTR)
806#define bfin_write_MDMA_S1_CURR_DESC_PTR(val) 	bfin_write32(MDMA_S1_CURR_DESC_PTR)
807#define bfin_read_MDMA_S1_CURR_ADDR() 		bfin_read32(MDMA_S1_CURR_ADDR)
808#define bfin_write_MDMA_S1_CURR_ADDR(val) 	bfin_write32(MDMA_S1_CURR_ADDR)
809#define bfin_read_MDMA_S1_IRQ_STATUS()		bfin_read16(MDMA_S1_IRQ_STATUS)
810#define bfin_write_MDMA_S1_IRQ_STATUS(val)	bfin_write16(MDMA_S1_IRQ_STATUS, val)
811#define bfin_read_MDMA_S1_PERIPHERAL_MAP()	bfin_read16(MDMA_S1_PERIPHERAL_MAP)
812#define bfin_write_MDMA_S1_PERIPHERAL_MAP(val)	bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
813#define bfin_read_MDMA_S1_CURR_X_COUNT()	bfin_read16(MDMA_S1_CURR_X_COUNT)
814#define bfin_write_MDMA_S1_CURR_X_COUNT(val)	bfin_write16(MDMA_S1_CURR_X_COUNT, val)
815#define bfin_read_MDMA_S1_CURR_Y_COUNT()	bfin_read16(MDMA_S1_CURR_Y_COUNT)
816#define bfin_write_MDMA_S1_CURR_Y_COUNT(val)	bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
817
818/* EPPI1 Registers */
819
820#define bfin_read_EPPI1_STATUS()		bfin_read16(EPPI1_STATUS)
821#define bfin_write_EPPI1_STATUS(val)		bfin_write16(EPPI1_STATUS, val)
822#define bfin_read_EPPI1_HCOUNT()		bfin_read16(EPPI1_HCOUNT)
823#define bfin_write_EPPI1_HCOUNT(val)		bfin_write16(EPPI1_HCOUNT, val)
824#define bfin_read_EPPI1_HDELAY()		bfin_read16(EPPI1_HDELAY)
825#define bfin_write_EPPI1_HDELAY(val)		bfin_write16(EPPI1_HDELAY, val)
826#define bfin_read_EPPI1_VCOUNT()		bfin_read16(EPPI1_VCOUNT)
827#define bfin_write_EPPI1_VCOUNT(val)		bfin_write16(EPPI1_VCOUNT, val)
828#define bfin_read_EPPI1_VDELAY()		bfin_read16(EPPI1_VDELAY)
829#define bfin_write_EPPI1_VDELAY(val)		bfin_write16(EPPI1_VDELAY, val)
830#define bfin_read_EPPI1_FRAME()			bfin_read16(EPPI1_FRAME)
831#define bfin_write_EPPI1_FRAME(val)		bfin_write16(EPPI1_FRAME, val)
832#define bfin_read_EPPI1_LINE()			bfin_read16(EPPI1_LINE)
833#define bfin_write_EPPI1_LINE(val)		bfin_write16(EPPI1_LINE, val)
834#define bfin_read_EPPI1_CLKDIV()		bfin_read16(EPPI1_CLKDIV)
835#define bfin_write_EPPI1_CLKDIV(val)		bfin_write16(EPPI1_CLKDIV, val)
836#define bfin_read_EPPI1_CONTROL()		bfin_read32(EPPI1_CONTROL)
837#define bfin_write_EPPI1_CONTROL(val)		bfin_write32(EPPI1_CONTROL, val)
838#define bfin_read_EPPI1_FS1W_HBL()		bfin_read32(EPPI1_FS1W_HBL)
839#define bfin_write_EPPI1_FS1W_HBL(val)		bfin_write32(EPPI1_FS1W_HBL, val)
840#define bfin_read_EPPI1_FS1P_AVPL()		bfin_read32(EPPI1_FS1P_AVPL)
841#define bfin_write_EPPI1_FS1P_AVPL(val)		bfin_write32(EPPI1_FS1P_AVPL, val)
842#define bfin_read_EPPI1_FS2W_LVB()		bfin_read32(EPPI1_FS2W_LVB)
843#define bfin_write_EPPI1_FS2W_LVB(val)		bfin_write32(EPPI1_FS2W_LVB, val)
844#define bfin_read_EPPI1_FS2P_LAVF()		bfin_read32(EPPI1_FS2P_LAVF)
845#define bfin_write_EPPI1_FS2P_LAVF(val)		bfin_write32(EPPI1_FS2P_LAVF, val)
846#define bfin_read_EPPI1_CLIP()			bfin_read32(EPPI1_CLIP)
847#define bfin_write_EPPI1_CLIP(val)		bfin_write32(EPPI1_CLIP, val)
848
849/* Port Interrubfin_read_()t 0 Registers (32-bit) */
850
851#define bfin_read_PINT0_MASK_SET()		bfin_read32(PINT0_MASK_SET)
852#define bfin_write_PINT0_MASK_SET(val)		bfin_write32(PINT0_MASK_SET, val)
853#define bfin_read_PINT0_MASK_CLEAR()		bfin_read32(PINT0_MASK_CLEAR)
854#define bfin_write_PINT0_MASK_CLEAR(val)	bfin_write32(PINT0_MASK_CLEAR, val)
855#define bfin_read_PINT0_REQUEST()		bfin_read32(PINT0_REQUEST)
856#define bfin_write_PINT0_REQUEST(val)		bfin_write32(PINT0_REQUEST, val)
857#define bfin_read_PINT0_ASSIGN()		bfin_read32(PINT0_ASSIGN)
858#define bfin_write_PINT0_ASSIGN(val)		bfin_write32(PINT0_ASSIGN, val)
859#define bfin_read_PINT0_EDGE_SET()		bfin_read32(PINT0_EDGE_SET)
860#define bfin_write_PINT0_EDGE_SET(val)		bfin_write32(PINT0_EDGE_SET, val)
861#define bfin_read_PINT0_EDGE_CLEAR()		bfin_read32(PINT0_EDGE_CLEAR)
862#define bfin_write_PINT0_EDGE_CLEAR(val)	bfin_write32(PINT0_EDGE_CLEAR, val)
863#define bfin_read_PINT0_INVERT_SET()		bfin_read32(PINT0_INVERT_SET)
864#define bfin_write_PINT0_INVERT_SET(val)	bfin_write32(PINT0_INVERT_SET, val)
865#define bfin_read_PINT0_INVERT_CLEAR()		bfin_read32(PINT0_INVERT_CLEAR)
866#define bfin_write_PINT0_INVERT_CLEAR(val)	bfin_write32(PINT0_INVERT_CLEAR, val)
867#define bfin_read_PINT0_PINSTATE()		bfin_read32(PINT0_PINSTATE)
868#define bfin_write_PINT0_PINSTATE(val)		bfin_write32(PINT0_PINSTATE, val)
869#define bfin_read_PINT0_LATCH()			bfin_read32(PINT0_LATCH)
870#define bfin_write_PINT0_LATCH(val)		bfin_write32(PINT0_LATCH, val)
871
872/* Port Interrubfin_read_()t 1 Registers (32-bit) */
873
874#define bfin_read_PINT1_MASK_SET()		bfin_read32(PINT1_MASK_SET)
875#define bfin_write_PINT1_MASK_SET(val)		bfin_write32(PINT1_MASK_SET, val)
876#define bfin_read_PINT1_MASK_CLEAR()		bfin_read32(PINT1_MASK_CLEAR)
877#define bfin_write_PINT1_MASK_CLEAR(val)	bfin_write32(PINT1_MASK_CLEAR, val)
878#define bfin_read_PINT1_REQUEST()		bfin_read32(PINT1_REQUEST)
879#define bfin_write_PINT1_REQUEST(val)		bfin_write32(PINT1_REQUEST, val)
880#define bfin_read_PINT1_ASSIGN()		bfin_read32(PINT1_ASSIGN)
881#define bfin_write_PINT1_ASSIGN(val)		bfin_write32(PINT1_ASSIGN, val)
882#define bfin_read_PINT1_EDGE_SET()		bfin_read32(PINT1_EDGE_SET)
883#define bfin_write_PINT1_EDGE_SET(val)		bfin_write32(PINT1_EDGE_SET, val)
884#define bfin_read_PINT1_EDGE_CLEAR()		bfin_read32(PINT1_EDGE_CLEAR)
885#define bfin_write_PINT1_EDGE_CLEAR(val)	bfin_write32(PINT1_EDGE_CLEAR, val)
886#define bfin_read_PINT1_INVERT_SET()		bfin_read32(PINT1_INVERT_SET)
887#define bfin_write_PINT1_INVERT_SET(val)	bfin_write32(PINT1_INVERT_SET, val)
888#define bfin_read_PINT1_INVERT_CLEAR()		bfin_read32(PINT1_INVERT_CLEAR)
889#define bfin_write_PINT1_INVERT_CLEAR(val)	bfin_write32(PINT1_INVERT_CLEAR, val)
890#define bfin_read_PINT1_PINSTATE()		bfin_read32(PINT1_PINSTATE)
891#define bfin_write_PINT1_PINSTATE(val)		bfin_write32(PINT1_PINSTATE, val)
892#define bfin_read_PINT1_LATCH()			bfin_read32(PINT1_LATCH)
893#define bfin_write_PINT1_LATCH(val)		bfin_write32(PINT1_LATCH, val)
894
895/* Port Interrubfin_read_()t 2 Registers (32-bit) */
896
897#define bfin_read_PINT2_MASK_SET()		bfin_read32(PINT2_MASK_SET)
898#define bfin_write_PINT2_MASK_SET(val)		bfin_write32(PINT2_MASK_SET, val)
899#define bfin_read_PINT2_MASK_CLEAR()		bfin_read32(PINT2_MASK_CLEAR)
900#define bfin_write_PINT2_MASK_CLEAR(val)	bfin_write32(PINT2_MASK_CLEAR, val)
901#define bfin_read_PINT2_REQUEST()		bfin_read32(PINT2_REQUEST)
902#define bfin_write_PINT2_REQUEST(val)		bfin_write32(PINT2_REQUEST, val)
903#define bfin_read_PINT2_ASSIGN()		bfin_read32(PINT2_ASSIGN)
904#define bfin_write_PINT2_ASSIGN(val)		bfin_write32(PINT2_ASSIGN, val)
905#define bfin_read_PINT2_EDGE_SET()		bfin_read32(PINT2_EDGE_SET)
906#define bfin_write_PINT2_EDGE_SET(val)		bfin_write32(PINT2_EDGE_SET, val)
907#define bfin_read_PINT2_EDGE_CLEAR()		bfin_read32(PINT2_EDGE_CLEAR)
908#define bfin_write_PINT2_EDGE_CLEAR(val)	bfin_write32(PINT2_EDGE_CLEAR, val)
909#define bfin_read_PINT2_INVERT_SET()		bfin_read32(PINT2_INVERT_SET)
910#define bfin_write_PINT2_INVERT_SET(val)	bfin_write32(PINT2_INVERT_SET, val)
911#define bfin_read_PINT2_INVERT_CLEAR()		bfin_read32(PINT2_INVERT_CLEAR)
912#define bfin_write_PINT2_INVERT_CLEAR(val)	bfin_write32(PINT2_INVERT_CLEAR, val)
913#define bfin_read_PINT2_PINSTATE()		bfin_read32(PINT2_PINSTATE)
914#define bfin_write_PINT2_PINSTATE(val)		bfin_write32(PINT2_PINSTATE, val)
915#define bfin_read_PINT2_LATCH()			bfin_read32(PINT2_LATCH)
916#define bfin_write_PINT2_LATCH(val)		bfin_write32(PINT2_LATCH, val)
917
918/* Port Interrubfin_read_()t 3 Registers (32-bit) */
919
920#define bfin_read_PINT3_MASK_SET()		bfin_read32(PINT3_MASK_SET)
921#define bfin_write_PINT3_MASK_SET(val)		bfin_write32(PINT3_MASK_SET, val)
922#define bfin_read_PINT3_MASK_CLEAR()		bfin_read32(PINT3_MASK_CLEAR)
923#define bfin_write_PINT3_MASK_CLEAR(val)	bfin_write32(PINT3_MASK_CLEAR, val)
924#define bfin_read_PINT3_REQUEST()		bfin_read32(PINT3_REQUEST)
925#define bfin_write_PINT3_REQUEST(val)		bfin_write32(PINT3_REQUEST, val)
926#define bfin_read_PINT3_ASSIGN()		bfin_read32(PINT3_ASSIGN)
927#define bfin_write_PINT3_ASSIGN(val)		bfin_write32(PINT3_ASSIGN, val)
928#define bfin_read_PINT3_EDGE_SET()		bfin_read32(PINT3_EDGE_SET)
929#define bfin_write_PINT3_EDGE_SET(val)		bfin_write32(PINT3_EDGE_SET, val)
930#define bfin_read_PINT3_EDGE_CLEAR()		bfin_read32(PINT3_EDGE_CLEAR)
931#define bfin_write_PINT3_EDGE_CLEAR(val)	bfin_write32(PINT3_EDGE_CLEAR, val)
932#define bfin_read_PINT3_INVERT_SET()		bfin_read32(PINT3_INVERT_SET)
933#define bfin_write_PINT3_INVERT_SET(val)	bfin_write32(PINT3_INVERT_SET, val)
934#define bfin_read_PINT3_INVERT_CLEAR()		bfin_read32(PINT3_INVERT_CLEAR)
935#define bfin_write_PINT3_INVERT_CLEAR(val)	bfin_write32(PINT3_INVERT_CLEAR, val)
936#define bfin_read_PINT3_PINSTATE()		bfin_read32(PINT3_PINSTATE)
937#define bfin_write_PINT3_PINSTATE(val)		bfin_write32(PINT3_PINSTATE, val)
938#define bfin_read_PINT3_LATCH()			bfin_read32(PINT3_LATCH)
939#define bfin_write_PINT3_LATCH(val)		bfin_write32(PINT3_LATCH, val)
940
941/* Port A Registers */
942
943#define bfin_read_PORTA_FER()		bfin_read16(PORTA_FER)
944#define bfin_write_PORTA_FER(val)	bfin_write16(PORTA_FER, val)
945#define bfin_read_PORTA()		bfin_read16(PORTA)
946#define bfin_write_PORTA(val)		bfin_write16(PORTA, val)
947#define bfin_read_PORTA_SET()		bfin_read16(PORTA_SET)
948#define bfin_write_PORTA_SET(val)	bfin_write16(PORTA_SET, val)
949#define bfin_read_PORTA_CLEAR()		bfin_read16(PORTA_CLEAR)
950#define bfin_write_PORTA_CLEAR(val)	bfin_write16(PORTA_CLEAR, val)
951#define bfin_read_PORTA_DIR_SET()	bfin_read16(PORTA_DIR_SET)
952#define bfin_write_PORTA_DIR_SET(val)	bfin_write16(PORTA_DIR_SET, val)
953#define bfin_read_PORTA_DIR_CLEAR()	bfin_read16(PORTA_DIR_CLEAR)
954#define bfin_write_PORTA_DIR_CLEAR(val)	bfin_write16(PORTA_DIR_CLEAR, val)
955#define bfin_read_PORTA_INEN()		bfin_read16(PORTA_INEN)
956#define bfin_write_PORTA_INEN(val)	bfin_write16(PORTA_INEN, val)
957#define bfin_read_PORTA_MUX()		bfin_read32(PORTA_MUX)
958#define bfin_write_PORTA_MUX(val)	bfin_write32(PORTA_MUX, val)
959
960/* Port B Registers */
961
962#define bfin_read_PORTB_FER()		bfin_read16(PORTB_FER)
963#define bfin_write_PORTB_FER(val)	bfin_write16(PORTB_FER, val)
964#define bfin_read_PORTB()		bfin_read16(PORTB)
965#define bfin_write_PORTB(val)		bfin_write16(PORTB, val)
966#define bfin_read_PORTB_SET()		bfin_read16(PORTB_SET)
967#define bfin_write_PORTB_SET(val)	bfin_write16(PORTB_SET, val)
968#define bfin_read_PORTB_CLEAR()		bfin_read16(PORTB_CLEAR)
969#define bfin_write_PORTB_CLEAR(val)	bfin_write16(PORTB_CLEAR, val)
970#define bfin_read_PORTB_DIR_SET()	bfin_read16(PORTB_DIR_SET)
971#define bfin_write_PORTB_DIR_SET(val)	bfin_write16(PORTB_DIR_SET, val)
972#define bfin_read_PORTB_DIR_CLEAR()	bfin_read16(PORTB_DIR_CLEAR)
973#define bfin_write_PORTB_DIR_CLEAR(val)	bfin_write16(PORTB_DIR_CLEAR, val)
974#define bfin_read_PORTB_INEN()		bfin_read16(PORTB_INEN)
975#define bfin_write_PORTB_INEN(val)	bfin_write16(PORTB_INEN, val)
976#define bfin_read_PORTB_MUX()		bfin_read32(PORTB_MUX)
977#define bfin_write_PORTB_MUX(val)	bfin_write32(PORTB_MUX, val)
978
979/* Port C Registers */
980
981#define bfin_read_PORTC_FER()		bfin_read16(PORTC_FER)
982#define bfin_write_PORTC_FER(val)	bfin_write16(PORTC_FER, val)
983#define bfin_read_PORTC()		bfin_read16(PORTC)
984#define bfin_write_PORTC(val)		bfin_write16(PORTC, val)
985#define bfin_read_PORTC_SET()		bfin_read16(PORTC_SET)
986#define bfin_write_PORTC_SET(val)	bfin_write16(PORTC_SET, val)
987#define bfin_read_PORTC_CLEAR()		bfin_read16(PORTC_CLEAR)
988#define bfin_write_PORTC_CLEAR(val)	bfin_write16(PORTC_CLEAR, val)
989#define bfin_read_PORTC_DIR_SET()	bfin_read16(PORTC_DIR_SET)
990#define bfin_write_PORTC_DIR_SET(val)	bfin_write16(PORTC_DIR_SET, val)
991#define bfin_read_PORTC_DIR_CLEAR()	bfin_read16(PORTC_DIR_CLEAR)
992#define bfin_write_PORTC_DIR_CLEAR(val)	bfin_write16(PORTC_DIR_CLEAR, val)
993#define bfin_read_PORTC_INEN()		bfin_read16(PORTC_INEN)
994#define bfin_write_PORTC_INEN(val)	bfin_write16(PORTC_INEN, val)
995#define bfin_read_PORTC_MUX()		bfin_read32(PORTC_MUX)
996#define bfin_write_PORTC_MUX(val)	bfin_write32(PORTC_MUX, val)
997
998/* Port D Registers */
999
1000#define bfin_read_PORTD_FER()		bfin_read16(PORTD_FER)
1001#define bfin_write_PORTD_FER(val)	bfin_write16(PORTD_FER, val)
1002#define bfin_read_PORTD()		bfin_read16(PORTD)
1003#define bfin_write_PORTD(val)		bfin_write16(PORTD, val)
1004#define bfin_read_PORTD_SET()		bfin_read16(PORTD_SET)
1005#define bfin_write_PORTD_SET(val)	bfin_write16(PORTD_SET, val)
1006#define bfin_read_PORTD_CLEAR()		bfin_read16(PORTD_CLEAR)
1007#define bfin_write_PORTD_CLEAR(val)	bfin_write16(PORTD_CLEAR, val)
1008#define bfin_read_PORTD_DIR_SET()	bfin_read16(PORTD_DIR_SET)
1009#define bfin_write_PORTD_DIR_SET(val)	bfin_write16(PORTD_DIR_SET, val)
1010#define bfin_read_PORTD_DIR_CLEAR()	bfin_read16(PORTD_DIR_CLEAR)
1011#define bfin_write_PORTD_DIR_CLEAR(val)	bfin_write16(PORTD_DIR_CLEAR, val)
1012#define bfin_read_PORTD_INEN()		bfin_read16(PORTD_INEN)
1013#define bfin_write_PORTD_INEN(val)	bfin_write16(PORTD_INEN, val)
1014#define bfin_read_PORTD_MUX()		bfin_read32(PORTD_MUX)
1015#define bfin_write_PORTD_MUX(val)	bfin_write32(PORTD_MUX, val)
1016
1017/* Port E Registers */
1018
1019#define bfin_read_PORTE_FER()		bfin_read16(PORTE_FER)
1020#define bfin_write_PORTE_FER(val)	bfin_write16(PORTE_FER, val)
1021#define bfin_read_PORTE()		bfin_read16(PORTE)
1022#define bfin_write_PORTE(val)		bfin_write16(PORTE, val)
1023#define bfin_read_PORTE_SET()		bfin_read16(PORTE_SET)
1024#define bfin_write_PORTE_SET(val)	bfin_write16(PORTE_SET, val)
1025#define bfin_read_PORTE_CLEAR()		bfin_read16(PORTE_CLEAR)
1026#define bfin_write_PORTE_CLEAR(val)	bfin_write16(PORTE_CLEAR, val)
1027#define bfin_read_PORTE_DIR_SET()	bfin_read16(PORTE_DIR_SET)
1028#define bfin_write_PORTE_DIR_SET(val)	bfin_write16(PORTE_DIR_SET, val)
1029#define bfin_read_PORTE_DIR_CLEAR()	bfin_read16(PORTE_DIR_CLEAR)
1030#define bfin_write_PORTE_DIR_CLEAR(val)	bfin_write16(PORTE_DIR_CLEAR, val)
1031#define bfin_read_PORTE_INEN()		bfin_read16(PORTE_INEN)
1032#define bfin_write_PORTE_INEN(val)	bfin_write16(PORTE_INEN, val)
1033#define bfin_read_PORTE_MUX()		bfin_read32(PORTE_MUX)
1034#define bfin_write_PORTE_MUX(val)	bfin_write32(PORTE_MUX, val)
1035
1036/* Port F Registers */
1037
1038#define bfin_read_PORTF_FER()		bfin_read16(PORTF_FER)
1039#define bfin_write_PORTF_FER(val)	bfin_write16(PORTF_FER, val)
1040#define bfin_read_PORTF()		bfin_read16(PORTF)
1041#define bfin_write_PORTF(val)		bfin_write16(PORTF, val)
1042#define bfin_read_PORTF_SET()		bfin_read16(PORTF_SET)
1043#define bfin_write_PORTF_SET(val)	bfin_write16(PORTF_SET, val)
1044#define bfin_read_PORTF_CLEAR()		bfin_read16(PORTF_CLEAR)
1045#define bfin_write_PORTF_CLEAR(val)	bfin_write16(PORTF_CLEAR, val)
1046#define bfin_read_PORTF_DIR_SET()	bfin_read16(PORTF_DIR_SET)
1047#define bfin_write_PORTF_DIR_SET(val)	bfin_write16(PORTF_DIR_SET, val)
1048#define bfin_read_PORTF_DIR_CLEAR()	bfin_read16(PORTF_DIR_CLEAR)
1049#define bfin_write_PORTF_DIR_CLEAR(val)	bfin_write16(PORTF_DIR_CLEAR, val)
1050#define bfin_read_PORTF_INEN()		bfin_read16(PORTF_INEN)
1051#define bfin_write_PORTF_INEN(val)	bfin_write16(PORTF_INEN, val)
1052#define bfin_read_PORTF_MUX()		bfin_read32(PORTF_MUX)
1053#define bfin_write_PORTF_MUX(val)	bfin_write32(PORTF_MUX, val)
1054
1055/* Port G Registers */
1056
1057#define bfin_read_PORTG_FER()		bfin_read16(PORTG_FER)
1058#define bfin_write_PORTG_FER(val)	bfin_write16(PORTG_FER, val)
1059#define bfin_read_PORTG()		bfin_read16(PORTG)
1060#define bfin_write_PORTG(val)		bfin_write16(PORTG, val)
1061#define bfin_read_PORTG_SET()		bfin_read16(PORTG_SET)
1062#define bfin_write_PORTG_SET(val)	bfin_write16(PORTG_SET, val)
1063#define bfin_read_PORTG_CLEAR()		bfin_read16(PORTG_CLEAR)
1064#define bfin_write_PORTG_CLEAR(val)	bfin_write16(PORTG_CLEAR, val)
1065#define bfin_read_PORTG_DIR_SET()	bfin_read16(PORTG_DIR_SET)
1066#define bfin_write_PORTG_DIR_SET(val)	bfin_write16(PORTG_DIR_SET, val)
1067#define bfin_read_PORTG_DIR_CLEAR()	bfin_read16(PORTG_DIR_CLEAR)
1068#define bfin_write_PORTG_DIR_CLEAR(val)	bfin_write16(PORTG_DIR_CLEAR, val)
1069#define bfin_read_PORTG_INEN()		bfin_read16(PORTG_INEN)
1070#define bfin_write_PORTG_INEN(val)	bfin_write16(PORTG_INEN, val)
1071#define bfin_read_PORTG_MUX()		bfin_read32(PORTG_MUX)
1072#define bfin_write_PORTG_MUX(val)	bfin_write32(PORTG_MUX, val)
1073
1074/* Port H Registers */
1075
1076#define bfin_read_PORTH_FER()		bfin_read16(PORTH_FER)
1077#define bfin_write_PORTH_FER(val)	bfin_write16(PORTH_FER, val)
1078#define bfin_read_PORTH()		bfin_read16(PORTH)
1079#define bfin_write_PORTH(val)		bfin_write16(PORTH, val)
1080#define bfin_read_PORTH_SET()		bfin_read16(PORTH_SET)
1081#define bfin_write_PORTH_SET(val)	bfin_write16(PORTH_SET, val)
1082#define bfin_read_PORTH_CLEAR()		bfin_read16(PORTH_CLEAR)
1083#define bfin_write_PORTH_CLEAR(val)	bfin_write16(PORTH_CLEAR, val)
1084#define bfin_read_PORTH_DIR_SET()	bfin_read16(PORTH_DIR_SET)
1085#define bfin_write_PORTH_DIR_SET(val)	bfin_write16(PORTH_DIR_SET, val)
1086#define bfin_read_PORTH_DIR_CLEAR()	bfin_read16(PORTH_DIR_CLEAR)
1087#define bfin_write_PORTH_DIR_CLEAR(val)	bfin_write16(PORTH_DIR_CLEAR, val)
1088#define bfin_read_PORTH_INEN()		bfin_read16(PORTH_INEN)
1089#define bfin_write_PORTH_INEN(val)	bfin_write16(PORTH_INEN, val)
1090#define bfin_read_PORTH_MUX()		bfin_read32(PORTH_MUX)
1091#define bfin_write_PORTH_MUX(val)	bfin_write32(PORTH_MUX, val)
1092
1093/* Port I Registers */
1094
1095#define bfin_read_PORTI_FER()		bfin_read16(PORTI_FER)
1096#define bfin_write_PORTI_FER(val)	bfin_write16(PORTI_FER, val)
1097#define bfin_read_PORTI()		bfin_read16(PORTI)
1098#define bfin_write_PORTI(val)		bfin_write16(PORTI, val)
1099#define bfin_read_PORTI_SET()		bfin_read16(PORTI_SET)
1100#define bfin_write_PORTI_SET(val)	bfin_write16(PORTI_SET, val)
1101#define bfin_read_PORTI_CLEAR()		bfin_read16(PORTI_CLEAR)
1102#define bfin_write_PORTI_CLEAR(val)	bfin_write16(PORTI_CLEAR, val)
1103#define bfin_read_PORTI_DIR_SET()	bfin_read16(PORTI_DIR_SET)
1104#define bfin_write_PORTI_DIR_SET(val)	bfin_write16(PORTI_DIR_SET, val)
1105#define bfin_read_PORTI_DIR_CLEAR()	bfin_read16(PORTI_DIR_CLEAR)
1106#define bfin_write_PORTI_DIR_CLEAR(val)	bfin_write16(PORTI_DIR_CLEAR, val)
1107#define bfin_read_PORTI_INEN()		bfin_read16(PORTI_INEN)
1108#define bfin_write_PORTI_INEN(val)	bfin_write16(PORTI_INEN, val)
1109#define bfin_read_PORTI_MUX()		bfin_read32(PORTI_MUX)
1110#define bfin_write_PORTI_MUX(val)	bfin_write32(PORTI_MUX, val)
1111
1112/* Port J Registers */
1113
1114#define bfin_read_PORTJ_FER()		bfin_read16(PORTJ_FER)
1115#define bfin_write_PORTJ_FER(val)	bfin_write16(PORTJ_FER, val)
1116#define bfin_read_PORTJ()		bfin_read16(PORTJ)
1117#define bfin_write_PORTJ(val)		bfin_write16(PORTJ, val)
1118#define bfin_read_PORTJ_SET()		bfin_read16(PORTJ_SET)
1119#define bfin_write_PORTJ_SET(val)	bfin_write16(PORTJ_SET, val)
1120#define bfin_read_PORTJ_CLEAR()		bfin_read16(PORTJ_CLEAR)
1121#define bfin_write_PORTJ_CLEAR(val)	bfin_write16(PORTJ_CLEAR, val)
1122#define bfin_read_PORTJ_DIR_SET()	bfin_read16(PORTJ_DIR_SET)
1123#define bfin_write_PORTJ_DIR_SET(val)	bfin_write16(PORTJ_DIR_SET, val)
1124#define bfin_read_PORTJ_DIR_CLEAR()	bfin_read16(PORTJ_DIR_CLEAR)
1125#define bfin_write_PORTJ_DIR_CLEAR(val)	bfin_write16(PORTJ_DIR_CLEAR, val)
1126#define bfin_read_PORTJ_INEN()		bfin_read16(PORTJ_INEN)
1127#define bfin_write_PORTJ_INEN(val)	bfin_write16(PORTJ_INEN, val)
1128#define bfin_read_PORTJ_MUX()		bfin_read32(PORTJ_MUX)
1129#define bfin_write_PORTJ_MUX(val)	bfin_write32(PORTJ_MUX, val)
1130
1131/* PWM Timer Registers */
1132
1133#define bfin_read_TIMER0_CONFIG()		bfin_read16(TIMER0_CONFIG)
1134#define bfin_write_TIMER0_CONFIG(val)		bfin_write16(TIMER0_CONFIG, val)
1135#define bfin_read_TIMER0_COUNTER()		bfin_read32(TIMER0_COUNTER)
1136#define bfin_write_TIMER0_COUNTER(val)		bfin_write32(TIMER0_COUNTER, val)
1137#define bfin_read_TIMER0_PERIOD()		bfin_read32(TIMER0_PERIOD)
1138#define bfin_write_TIMER0_PERIOD(val)		bfin_write32(TIMER0_PERIOD, val)
1139#define bfin_read_TIMER0_WIDTH()		bfin_read32(TIMER0_WIDTH)
1140#define bfin_write_TIMER0_WIDTH(val)		bfin_write32(TIMER0_WIDTH, val)
1141#define bfin_read_TIMER1_CONFIG()		bfin_read16(TIMER1_CONFIG)
1142#define bfin_write_TIMER1_CONFIG(val)		bfin_write16(TIMER1_CONFIG, val)
1143#define bfin_read_TIMER1_COUNTER()		bfin_read32(TIMER1_COUNTER)
1144#define bfin_write_TIMER1_COUNTER(val)		bfin_write32(TIMER1_COUNTER, val)
1145#define bfin_read_TIMER1_PERIOD()		bfin_read32(TIMER1_PERIOD)
1146#define bfin_write_TIMER1_PERIOD(val)		bfin_write32(TIMER1_PERIOD, val)
1147#define bfin_read_TIMER1_WIDTH()		bfin_read32(TIMER1_WIDTH)
1148#define bfin_write_TIMER1_WIDTH(val)		bfin_write32(TIMER1_WIDTH, val)
1149#define bfin_read_TIMER2_CONFIG()		bfin_read16(TIMER2_CONFIG)
1150#define bfin_write_TIMER2_CONFIG(val)		bfin_write16(TIMER2_CONFIG, val)
1151#define bfin_read_TIMER2_COUNTER()		bfin_read32(TIMER2_COUNTER)
1152#define bfin_write_TIMER2_COUNTER(val)		bfin_write32(TIMER2_COUNTER, val)
1153#define bfin_read_TIMER2_PERIOD()		bfin_read32(TIMER2_PERIOD)
1154#define bfin_write_TIMER2_PERIOD(val)		bfin_write32(TIMER2_PERIOD, val)
1155#define bfin_read_TIMER2_WIDTH()		bfin_read32(TIMER2_WIDTH)
1156#define bfin_write_TIMER2_WIDTH(val)		bfin_write32(TIMER2_WIDTH, val)
1157#define bfin_read_TIMER3_CONFIG()		bfin_read16(TIMER3_CONFIG)
1158#define bfin_write_TIMER3_CONFIG(val)		bfin_write16(TIMER3_CONFIG, val)
1159#define bfin_read_TIMER3_COUNTER()		bfin_read32(TIMER3_COUNTER)
1160#define bfin_write_TIMER3_COUNTER(val)		bfin_write32(TIMER3_COUNTER, val)
1161#define bfin_read_TIMER3_PERIOD()		bfin_read32(TIMER3_PERIOD)
1162#define bfin_write_TIMER3_PERIOD(val)		bfin_write32(TIMER3_PERIOD, val)
1163#define bfin_read_TIMER3_WIDTH()		bfin_read32(TIMER3_WIDTH)
1164#define bfin_write_TIMER3_WIDTH(val)		bfin_write32(TIMER3_WIDTH, val)
1165#define bfin_read_TIMER4_CONFIG()		bfin_read16(TIMER4_CONFIG)
1166#define bfin_write_TIMER4_CONFIG(val)		bfin_write16(TIMER4_CONFIG, val)
1167#define bfin_read_TIMER4_COUNTER()		bfin_read32(TIMER4_COUNTER)
1168#define bfin_write_TIMER4_COUNTER(val)		bfin_write32(TIMER4_COUNTER, val)
1169#define bfin_read_TIMER4_PERIOD()		bfin_read32(TIMER4_PERIOD)
1170#define bfin_write_TIMER4_PERIOD(val)		bfin_write32(TIMER4_PERIOD, val)
1171#define bfin_read_TIMER4_WIDTH()		bfin_read32(TIMER4_WIDTH)
1172#define bfin_write_TIMER4_WIDTH(val)		bfin_write32(TIMER4_WIDTH, val)
1173#define bfin_read_TIMER5_CONFIG()		bfin_read16(TIMER5_CONFIG)
1174#define bfin_write_TIMER5_CONFIG(val)		bfin_write16(TIMER5_CONFIG, val)
1175#define bfin_read_TIMER5_COUNTER()		bfin_read32(TIMER5_COUNTER)
1176#define bfin_write_TIMER5_COUNTER(val)		bfin_write32(TIMER5_COUNTER, val)
1177#define bfin_read_TIMER5_PERIOD()		bfin_read32(TIMER5_PERIOD)
1178#define bfin_write_TIMER5_PERIOD(val)		bfin_write32(TIMER5_PERIOD, val)
1179#define bfin_read_TIMER5_WIDTH()		bfin_read32(TIMER5_WIDTH)
1180#define bfin_write_TIMER5_WIDTH(val)		bfin_write32(TIMER5_WIDTH, val)
1181#define bfin_read_TIMER6_CONFIG()		bfin_read16(TIMER6_CONFIG)
1182#define bfin_write_TIMER6_CONFIG(val)		bfin_write16(TIMER6_CONFIG, val)
1183#define bfin_read_TIMER6_COUNTER()		bfin_read32(TIMER6_COUNTER)
1184#define bfin_write_TIMER6_COUNTER(val)		bfin_write32(TIMER6_COUNTER, val)
1185#define bfin_read_TIMER6_PERIOD()		bfin_read32(TIMER6_PERIOD)
1186#define bfin_write_TIMER6_PERIOD(val)		bfin_write32(TIMER6_PERIOD, val)
1187#define bfin_read_TIMER6_WIDTH()		bfin_read32(TIMER6_WIDTH)
1188#define bfin_write_TIMER6_WIDTH(val)		bfin_write32(TIMER6_WIDTH, val)
1189#define bfin_read_TIMER7_CONFIG()		bfin_read16(TIMER7_CONFIG)
1190#define bfin_write_TIMER7_CONFIG(val)		bfin_write16(TIMER7_CONFIG, val)
1191#define bfin_read_TIMER7_COUNTER()		bfin_read32(TIMER7_COUNTER)
1192#define bfin_write_TIMER7_COUNTER(val)		bfin_write32(TIMER7_COUNTER, val)
1193#define bfin_read_TIMER7_PERIOD()		bfin_read32(TIMER7_PERIOD)
1194#define bfin_write_TIMER7_PERIOD(val)		bfin_write32(TIMER7_PERIOD, val)
1195#define bfin_read_TIMER7_WIDTH()		bfin_read32(TIMER7_WIDTH)
1196#define bfin_write_TIMER7_WIDTH(val)		bfin_write32(TIMER7_WIDTH, val)
1197
1198/* Timer Groubfin_read_() of 8 */
1199
1200#define bfin_read_TIMER_ENABLE0()		bfin_read16(TIMER_ENABLE0)
1201#define bfin_write_TIMER_ENABLE0(val)		bfin_write16(TIMER_ENABLE0, val)
1202#define bfin_read_TIMER_DISABLE0()		bfin_read16(TIMER_DISABLE0)
1203#define bfin_write_TIMER_DISABLE0(val)		bfin_write16(TIMER_DISABLE0, val)
1204#define bfin_read_TIMER_STATUS0()		bfin_read32(TIMER_STATUS0)
1205#define bfin_write_TIMER_STATUS0(val)		bfin_write32(TIMER_STATUS0, val)
1206
1207/* DMAC1 Registers */
1208
1209#define bfin_read_DMAC1_TCPER()			bfin_read16(DMAC1_TCPER)
1210#define bfin_write_DMAC1_TCPER(val)		bfin_write16(DMAC1_TCPER, val)
1211#define bfin_read_DMAC1_TCCNT()			bfin_read16(DMAC1_TCCNT)
1212#define bfin_write_DMAC1_TCCNT(val)		bfin_write16(DMAC1_TCCNT, val)
1213
1214/* DMA Channel 12 Registers */
1215
1216#define bfin_read_DMA12_NEXT_DESC_PTR() 	bfin_read32(DMA12_NEXT_DESC_PTR)
1217#define bfin_write_DMA12_NEXT_DESC_PTR(val) 	bfin_write32(DMA12_NEXT_DESC_PTR)
1218#define bfin_read_DMA12_START_ADDR() 		bfin_read32(DMA12_START_ADDR)
1219#define bfin_write_DMA12_START_ADDR(val) 	bfin_write32(DMA12_START_ADDR)
1220#define bfin_read_DMA12_CONFIG()		bfin_read16(DMA12_CONFIG)
1221#define bfin_write_DMA12_CONFIG(val)		bfin_write16(DMA12_CONFIG, val)
1222#define bfin_read_DMA12_X_COUNT()		bfin_read16(DMA12_X_COUNT)
1223#define bfin_write_DMA12_X_COUNT(val)		bfin_write16(DMA12_X_COUNT, val)
1224#define bfin_read_DMA12_X_MODIFY()		bfin_read16(DMA12_X_MODIFY)
1225#define bfin_write_DMA12_X_MODIFY(val) 		bfin_write16(DMA12_X_MODIFY)
1226#define bfin_read_DMA12_Y_COUNT()		bfin_read16(DMA12_Y_COUNT)
1227#define bfin_write_DMA12_Y_COUNT(val)		bfin_write16(DMA12_Y_COUNT, val)
1228#define bfin_read_DMA12_Y_MODIFY()		bfin_read16(DMA12_Y_MODIFY)
1229#define bfin_write_DMA12_Y_MODIFY(val) 		bfin_write16(DMA12_Y_MODIFY)
1230#define bfin_read_DMA12_CURR_DESC_PTR() 	bfin_read32(DMA12_CURR_DESC_PTR)
1231#define bfin_write_DMA12_CURR_DESC_PTR(val) 	bfin_write32(DMA12_CURR_DESC_PTR)
1232#define bfin_read_DMA12_CURR_ADDR() 		bfin_read32(DMA12_CURR_ADDR)
1233#define bfin_write_DMA12_CURR_ADDR(val) 	bfin_write32(DMA12_CURR_ADDR)
1234#define bfin_read_DMA12_IRQ_STATUS()		bfin_read16(DMA12_IRQ_STATUS)
1235#define bfin_write_DMA12_IRQ_STATUS(val)	bfin_write16(DMA12_IRQ_STATUS, val)
1236#define bfin_read_DMA12_PERIPHERAL_MAP()	bfin_read16(DMA12_PERIPHERAL_MAP)
1237#define bfin_write_DMA12_PERIPHERAL_MAP(val)	bfin_write16(DMA12_PERIPHERAL_MAP, val)
1238#define bfin_read_DMA12_CURR_X_COUNT()		bfin_read16(DMA12_CURR_X_COUNT)
1239#define bfin_write_DMA12_CURR_X_COUNT(val)	bfin_write16(DMA12_CURR_X_COUNT, val)
1240#define bfin_read_DMA12_CURR_Y_COUNT()		bfin_read16(DMA12_CURR_Y_COUNT)
1241#define bfin_write_DMA12_CURR_Y_COUNT(val)	bfin_write16(DMA12_CURR_Y_COUNT, val)
1242
1243/* DMA Channel 13 Registers */
1244
1245#define bfin_read_DMA13_NEXT_DESC_PTR() 	bfin_read32(DMA13_NEXT_DESC_PTR)
1246#define bfin_write_DMA13_NEXT_DESC_PTR(val) 	bfin_write32(DMA13_NEXT_DESC_PTR)
1247#define bfin_read_DMA13_START_ADDR() 		bfin_read32(DMA13_START_ADDR)
1248#define bfin_write_DMA13_START_ADDR(val) 	bfin_write32(DMA13_START_ADDR)
1249#define bfin_read_DMA13_CONFIG()		bfin_read16(DMA13_CONFIG)
1250#define bfin_write_DMA13_CONFIG(val)		bfin_write16(DMA13_CONFIG, val)
1251#define bfin_read_DMA13_X_COUNT()		bfin_read16(DMA13_X_COUNT)
1252#define bfin_write_DMA13_X_COUNT(val)		bfin_write16(DMA13_X_COUNT, val)
1253#define bfin_read_DMA13_X_MODIFY()		bfin_read16(DMA13_X_MODIFY)
1254#define bfin_write_DMA13_X_MODIFY(val) 		bfin_write16(DMA13_X_MODIFY)
1255#define bfin_read_DMA13_Y_COUNT()		bfin_read16(DMA13_Y_COUNT)
1256#define bfin_write_DMA13_Y_COUNT(val)		bfin_write16(DMA13_Y_COUNT, val)
1257#define bfin_read_DMA13_Y_MODIFY()		bfin_read16(DMA13_Y_MODIFY)
1258#define bfin_write_DMA13_Y_MODIFY(val) 		bfin_write16(DMA13_Y_MODIFY)
1259#define bfin_read_DMA13_CURR_DESC_PTR() 	bfin_read32(DMA13_CURR_DESC_PTR)
1260#define bfin_write_DMA13_CURR_DESC_PTR(val) 	bfin_write32(DMA13_CURR_DESC_PTR)
1261#define bfin_read_DMA13_CURR_ADDR() 		bfin_read32(DMA13_CURR_ADDR)
1262#define bfin_write_DMA13_CURR_ADDR(val) 	bfin_write32(DMA13_CURR_ADDR)
1263#define bfin_read_DMA13_IRQ_STATUS()		bfin_read16(DMA13_IRQ_STATUS)
1264#define bfin_write_DMA13_IRQ_STATUS(val)	bfin_write16(DMA13_IRQ_STATUS, val)
1265#define bfin_read_DMA13_PERIPHERAL_MAP()	bfin_read16(DMA13_PERIPHERAL_MAP)
1266#define bfin_write_DMA13_PERIPHERAL_MAP(val)	bfin_write16(DMA13_PERIPHERAL_MAP, val)
1267#define bfin_read_DMA13_CURR_X_COUNT()		bfin_read16(DMA13_CURR_X_COUNT)
1268#define bfin_write_DMA13_CURR_X_COUNT(val)	bfin_write16(DMA13_CURR_X_COUNT, val)
1269#define bfin_read_DMA13_CURR_Y_COUNT()		bfin_read16(DMA13_CURR_Y_COUNT)
1270#define bfin_write_DMA13_CURR_Y_COUNT(val)	bfin_write16(DMA13_CURR_Y_COUNT, val)
1271
1272/* DMA Channel 14 Registers */
1273
1274#define bfin_read_DMA14_NEXT_DESC_PTR() 	bfin_read32(DMA14_NEXT_DESC_PTR)
1275#define bfin_write_DMA14_NEXT_DESC_PTR(val) 	bfin_write32(DMA14_NEXT_DESC_PTR)
1276#define bfin_read_DMA14_START_ADDR() 		bfin_read32(DMA14_START_ADDR)
1277#define bfin_write_DMA14_START_ADDR(val) 	bfin_write32(DMA14_START_ADDR)
1278#define bfin_read_DMA14_CONFIG()		bfin_read16(DMA14_CONFIG)
1279#define bfin_write_DMA14_CONFIG(val)		bfin_write16(DMA14_CONFIG, val)
1280#define bfin_read_DMA14_X_COUNT()		bfin_read16(DMA14_X_COUNT)
1281#define bfin_write_DMA14_X_COUNT(val)		bfin_write16(DMA14_X_COUNT, val)
1282#define bfin_read_DMA14_X_MODIFY()		bfin_read16(DMA14_X_MODIFY)
1283#define bfin_write_DMA14_X_MODIFY(val) 		bfin_write16(DMA14_X_MODIFY)
1284#define bfin_read_DMA14_Y_COUNT()		bfin_read16(DMA14_Y_COUNT)
1285#define bfin_write_DMA14_Y_COUNT(val)		bfin_write16(DMA14_Y_COUNT, val)
1286#define bfin_read_DMA14_Y_MODIFY()		bfin_read16(DMA14_Y_MODIFY)
1287#define bfin_write_DMA14_Y_MODIFY(val) 		bfin_write16(DMA14_Y_MODIFY)
1288#define bfin_read_DMA14_CURR_DESC_PTR() 	bfin_read32(DMA14_CURR_DESC_PTR)
1289#define bfin_write_DMA14_CURR_DESC_PTR(val) 	bfin_write32(DMA14_CURR_DESC_PTR)
1290#define bfin_read_DMA14_CURR_ADDR() 		bfin_read32(DMA14_CURR_ADDR)
1291#define bfin_write_DMA14_CURR_ADDR(val) 	bfin_write32(DMA14_CURR_ADDR)
1292#define bfin_read_DMA14_IRQ_STATUS()		bfin_read16(DMA14_IRQ_STATUS)
1293#define bfin_write_DMA14_IRQ_STATUS(val)	bfin_write16(DMA14_IRQ_STATUS, val)
1294#define bfin_read_DMA14_PERIPHERAL_MAP()	bfin_read16(DMA14_PERIPHERAL_MAP)
1295#define bfin_write_DMA14_PERIPHERAL_MAP(val)	bfin_write16(DMA14_PERIPHERAL_MAP, val)
1296#define bfin_read_DMA14_CURR_X_COUNT()		bfin_read16(DMA14_CURR_X_COUNT)
1297#define bfin_write_DMA14_CURR_X_COUNT(val)	bfin_write16(DMA14_CURR_X_COUNT, val)
1298#define bfin_read_DMA14_CURR_Y_COUNT()		bfin_read16(DMA14_CURR_Y_COUNT)
1299#define bfin_write_DMA14_CURR_Y_COUNT(val)	bfin_write16(DMA14_CURR_Y_COUNT, val)
1300
1301/* DMA Channel 15 Registers */
1302
1303#define bfin_read_DMA15_NEXT_DESC_PTR() 	bfin_read32(DMA15_NEXT_DESC_PTR)
1304#define bfin_write_DMA15_NEXT_DESC_PTR(val) 	bfin_write32(DMA15_NEXT_DESC_PTR)
1305#define bfin_read_DMA15_START_ADDR() 		bfin_read32(DMA15_START_ADDR)
1306#define bfin_write_DMA15_START_ADDR(val) 	bfin_write32(DMA15_START_ADDR)
1307#define bfin_read_DMA15_CONFIG()		bfin_read16(DMA15_CONFIG)
1308#define bfin_write_DMA15_CONFIG(val)		bfin_write16(DMA15_CONFIG, val)
1309#define bfin_read_DMA15_X_COUNT()		bfin_read16(DMA15_X_COUNT)
1310#define bfin_write_DMA15_X_COUNT(val)		bfin_write16(DMA15_X_COUNT, val)
1311#define bfin_read_DMA15_X_MODIFY()		bfin_read16(DMA15_X_MODIFY)
1312#define bfin_write_DMA15_X_MODIFY(val) 		bfin_write16(DMA15_X_MODIFY)
1313#define bfin_read_DMA15_Y_COUNT()		bfin_read16(DMA15_Y_COUNT)
1314#define bfin_write_DMA15_Y_COUNT(val)		bfin_write16(DMA15_Y_COUNT, val)
1315#define bfin_read_DMA15_Y_MODIFY()		bfin_read16(DMA15_Y_MODIFY)
1316#define bfin_write_DMA15_Y_MODIFY(val) 		bfin_write16(DMA15_Y_MODIFY)
1317#define bfin_read_DMA15_CURR_DESC_PTR() 	bfin_read32(DMA15_CURR_DESC_PTR)
1318#define bfin_write_DMA15_CURR_DESC_PTR(val) 	bfin_write32(DMA15_CURR_DESC_PTR)
1319#define bfin_read_DMA15_CURR_ADDR() 		bfin_read32(DMA15_CURR_ADDR)
1320#define bfin_write_DMA15_CURR_ADDR(val) 	bfin_write32(DMA15_CURR_ADDR)
1321#define bfin_read_DMA15_IRQ_STATUS()		bfin_read16(DMA15_IRQ_STATUS)
1322#define bfin_write_DMA15_IRQ_STATUS(val)	bfin_write16(DMA15_IRQ_STATUS, val)
1323#define bfin_read_DMA15_PERIPHERAL_MAP()	bfin_read16(DMA15_PERIPHERAL_MAP)
1324#define bfin_write_DMA15_PERIPHERAL_MAP(val)	bfin_write16(DMA15_PERIPHERAL_MAP, val)
1325#define bfin_read_DMA15_CURR_X_COUNT()		bfin_read16(DMA15_CURR_X_COUNT)
1326#define bfin_write_DMA15_CURR_X_COUNT(val)	bfin_write16(DMA15_CURR_X_COUNT, val)
1327#define bfin_read_DMA15_CURR_Y_COUNT()		bfin_read16(DMA15_CURR_Y_COUNT)
1328#define bfin_write_DMA15_CURR_Y_COUNT(val)	bfin_write16(DMA15_CURR_Y_COUNT, val)
1329
1330/* DMA Channel 16 Registers */
1331
1332#define bfin_read_DMA16_NEXT_DESC_PTR() 	bfin_read32(DMA16_NEXT_DESC_PTR)
1333#define bfin_write_DMA16_NEXT_DESC_PTR(val) 	bfin_write32(DMA16_NEXT_DESC_PTR)
1334#define bfin_read_DMA16_START_ADDR() 		bfin_read32(DMA16_START_ADDR)
1335#define bfin_write_DMA16_START_ADDR(val) 	bfin_write32(DMA16_START_ADDR)
1336#define bfin_read_DMA16_CONFIG()		bfin_read16(DMA16_CONFIG)
1337#define bfin_write_DMA16_CONFIG(val)		bfin_write16(DMA16_CONFIG, val)
1338#define bfin_read_DMA16_X_COUNT()		bfin_read16(DMA16_X_COUNT)
1339#define bfin_write_DMA16_X_COUNT(val)		bfin_write16(DMA16_X_COUNT, val)
1340#define bfin_read_DMA16_X_MODIFY()		bfin_read16(DMA16_X_MODIFY)
1341#define bfin_write_DMA16_X_MODIFY(val) 		bfin_write16(DMA16_X_MODIFY)
1342#define bfin_read_DMA16_Y_COUNT()		bfin_read16(DMA16_Y_COUNT)
1343#define bfin_write_DMA16_Y_COUNT(val)		bfin_write16(DMA16_Y_COUNT, val)
1344#define bfin_read_DMA16_Y_MODIFY()		bfin_read16(DMA16_Y_MODIFY)
1345#define bfin_write_DMA16_Y_MODIFY(val) 		bfin_write16(DMA16_Y_MODIFY)
1346#define bfin_read_DMA16_CURR_DESC_PTR() 	bfin_read32(DMA16_CURR_DESC_PTR)
1347#define bfin_write_DMA16_CURR_DESC_PTR(val) 	bfin_write32(DMA16_CURR_DESC_PTR)
1348#define bfin_read_DMA16_CURR_ADDR() 		bfin_read32(DMA16_CURR_ADDR)
1349#define bfin_write_DMA16_CURR_ADDR(val) 	bfin_write32(DMA16_CURR_ADDR)
1350#define bfin_read_DMA16_IRQ_STATUS()		bfin_read16(DMA16_IRQ_STATUS)
1351#define bfin_write_DMA16_IRQ_STATUS(val)	bfin_write16(DMA16_IRQ_STATUS, val)
1352#define bfin_read_DMA16_PERIPHERAL_MAP()	bfin_read16(DMA16_PERIPHERAL_MAP)
1353#define bfin_write_DMA16_PERIPHERAL_MAP(val)	bfin_write16(DMA16_PERIPHERAL_MAP, val)
1354#define bfin_read_DMA16_CURR_X_COUNT()		bfin_read16(DMA16_CURR_X_COUNT)
1355#define bfin_write_DMA16_CURR_X_COUNT(val)	bfin_write16(DMA16_CURR_X_COUNT, val)
1356#define bfin_read_DMA16_CURR_Y_COUNT()		bfin_read16(DMA16_CURR_Y_COUNT)
1357#define bfin_write_DMA16_CURR_Y_COUNT(val)	bfin_write16(DMA16_CURR_Y_COUNT, val)
1358
1359/* DMA Channel 17 Registers */
1360
1361#define bfin_read_DMA17_NEXT_DESC_PTR() 	bfin_read32(DMA17_NEXT_DESC_PTR)
1362#define bfin_write_DMA17_NEXT_DESC_PTR(val) 	bfin_write32(DMA17_NEXT_DESC_PTR)
1363#define bfin_read_DMA17_START_ADDR() 		bfin_read32(DMA17_START_ADDR)
1364#define bfin_write_DMA17_START_ADDR(val) 	bfin_write32(DMA17_START_ADDR)
1365#define bfin_read_DMA17_CONFIG()		bfin_read16(DMA17_CONFIG)
1366#define bfin_write_DMA17_CONFIG(val)		bfin_write16(DMA17_CONFIG, val)
1367#define bfin_read_DMA17_X_COUNT()		bfin_read16(DMA17_X_COUNT)
1368#define bfin_write_DMA17_X_COUNT(val)		bfin_write16(DMA17_X_COUNT, val)
1369#define bfin_read_DMA17_X_MODIFY()		bfin_read16(DMA17_X_MODIFY)
1370#define bfin_write_DMA17_X_MODIFY(val) 		bfin_write16(DMA17_X_MODIFY)
1371#define bfin_read_DMA17_Y_COUNT()		bfin_read16(DMA17_Y_COUNT)
1372#define bfin_write_DMA17_Y_COUNT(val)		bfin_write16(DMA17_Y_COUNT, val)
1373#define bfin_read_DMA17_Y_MODIFY()		bfin_read16(DMA17_Y_MODIFY)
1374#define bfin_write_DMA17_Y_MODIFY(val) 		bfin_write16(DMA17_Y_MODIFY)
1375#define bfin_read_DMA17_CURR_DESC_PTR() 	bfin_read32(DMA17_CURR_DESC_PTR)
1376#define bfin_write_DMA17_CURR_DESC_PTR(val) 	bfin_write32(DMA17_CURR_DESC_PTR)
1377#define bfin_read_DMA17_CURR_ADDR() 		bfin_read32(DMA17_CURR_ADDR)
1378#define bfin_write_DMA17_CURR_ADDR(val) 	bfin_write32(DMA17_CURR_ADDR)
1379#define bfin_read_DMA17_IRQ_STATUS()		bfin_read16(DMA17_IRQ_STATUS)
1380#define bfin_write_DMA17_IRQ_STATUS(val)	bfin_write16(DMA17_IRQ_STATUS, val)
1381#define bfin_read_DMA17_PERIPHERAL_MAP()	bfin_read16(DMA17_PERIPHERAL_MAP)
1382#define bfin_write_DMA17_PERIPHERAL_MAP(val)	bfin_write16(DMA17_PERIPHERAL_MAP, val)
1383#define bfin_read_DMA17_CURR_X_COUNT()		bfin_read16(DMA17_CURR_X_COUNT)
1384#define bfin_write_DMA17_CURR_X_COUNT(val)	bfin_write16(DMA17_CURR_X_COUNT, val)
1385#define bfin_read_DMA17_CURR_Y_COUNT()		bfin_read16(DMA17_CURR_Y_COUNT)
1386#define bfin_write_DMA17_CURR_Y_COUNT(val)	bfin_write16(DMA17_CURR_Y_COUNT, val)
1387
1388/* DMA Channel 18 Registers */
1389
1390#define bfin_read_DMA18_NEXT_DESC_PTR() 	bfin_read32(DMA18_NEXT_DESC_PTR)
1391#define bfin_write_DMA18_NEXT_DESC_PTR(val) 	bfin_write32(DMA18_NEXT_DESC_PTR)
1392#define bfin_read_DMA18_START_ADDR() 		bfin_read32(DMA18_START_ADDR)
1393#define bfin_write_DMA18_START_ADDR(val) 	bfin_write32(DMA18_START_ADDR)
1394#define bfin_read_DMA18_CONFIG()		bfin_read16(DMA18_CONFIG)
1395#define bfin_write_DMA18_CONFIG(val)		bfin_write16(DMA18_CONFIG, val)
1396#define bfin_read_DMA18_X_COUNT()		bfin_read16(DMA18_X_COUNT)
1397#define bfin_write_DMA18_X_COUNT(val)		bfin_write16(DMA18_X_COUNT, val)
1398#define bfin_read_DMA18_X_MODIFY()		bfin_read16(DMA18_X_MODIFY)
1399#define bfin_write_DMA18_X_MODIFY(val) 		bfin_write16(DMA18_X_MODIFY)
1400#define bfin_read_DMA18_Y_COUNT()		bfin_read16(DMA18_Y_COUNT)
1401#define bfin_write_DMA18_Y_COUNT(val)		bfin_write16(DMA18_Y_COUNT, val)
1402#define bfin_read_DMA18_Y_MODIFY()		bfin_read16(DMA18_Y_MODIFY)
1403#define bfin_write_DMA18_Y_MODIFY(val) 		bfin_write16(DMA18_Y_MODIFY)
1404#define bfin_read_DMA18_CURR_DESC_PTR() 	bfin_read32(DMA18_CURR_DESC_PTR)
1405#define bfin_write_DMA18_CURR_DESC_PTR(val) 	bfin_write32(DMA18_CURR_DESC_PTR)
1406#define bfin_read_DMA18_CURR_ADDR() 		bfin_read32(DMA18_CURR_ADDR)
1407#define bfin_write_DMA18_CURR_ADDR(val) 	bfin_write32(DMA18_CURR_ADDR)
1408#define bfin_read_DMA18_IRQ_STATUS()		bfin_read16(DMA18_IRQ_STATUS)
1409#define bfin_write_DMA18_IRQ_STATUS(val)	bfin_write16(DMA18_IRQ_STATUS, val)
1410#define bfin_read_DMA18_PERIPHERAL_MAP()	bfin_read16(DMA18_PERIPHERAL_MAP)
1411#define bfin_write_DMA18_PERIPHERAL_MAP(val)	bfin_write16(DMA18_PERIPHERAL_MAP, val)
1412#define bfin_read_DMA18_CURR_X_COUNT()		bfin_read16(DMA18_CURR_X_COUNT)
1413#define bfin_write_DMA18_CURR_X_COUNT(val)	bfin_write16(DMA18_CURR_X_COUNT, val)
1414#define bfin_read_DMA18_CURR_Y_COUNT()		bfin_read16(DMA18_CURR_Y_COUNT)
1415#define bfin_write_DMA18_CURR_Y_COUNT(val)	bfin_write16(DMA18_CURR_Y_COUNT, val)
1416
1417/* DMA Channel 19 Registers */
1418
1419#define bfin_read_DMA19_NEXT_DESC_PTR() 	bfin_read32(DMA19_NEXT_DESC_PTR)
1420#define bfin_write_DMA19_NEXT_DESC_PTR(val) 	bfin_write32(DMA19_NEXT_DESC_PTR)
1421#define bfin_read_DMA19_START_ADDR() 		bfin_read32(DMA19_START_ADDR)
1422#define bfin_write_DMA19_START_ADDR(val) 	bfin_write32(DMA19_START_ADDR)
1423#define bfin_read_DMA19_CONFIG()		bfin_read16(DMA19_CONFIG)
1424#define bfin_write_DMA19_CONFIG(val)		bfin_write16(DMA19_CONFIG, val)
1425#define bfin_read_DMA19_X_COUNT()		bfin_read16(DMA19_X_COUNT)
1426#define bfin_write_DMA19_X_COUNT(val)		bfin_write16(DMA19_X_COUNT, val)
1427#define bfin_read_DMA19_X_MODIFY()		bfin_read16(DMA19_X_MODIFY)
1428#define bfin_write_DMA19_X_MODIFY(val) 		bfin_write16(DMA19_X_MODIFY)
1429#define bfin_read_DMA19_Y_COUNT()		bfin_read16(DMA19_Y_COUNT)
1430#define bfin_write_DMA19_Y_COUNT(val)		bfin_write16(DMA19_Y_COUNT, val)
1431#define bfin_read_DMA19_Y_MODIFY()		bfin_read16(DMA19_Y_MODIFY)
1432#define bfin_write_DMA19_Y_MODIFY(val) 		bfin_write16(DMA19_Y_MODIFY)
1433#define bfin_read_DMA19_CURR_DESC_PTR() 	bfin_read32(DMA19_CURR_DESC_PTR)
1434#define bfin_write_DMA19_CURR_DESC_PTR(val) 	bfin_write32(DMA19_CURR_DESC_PTR)
1435#define bfin_read_DMA19_CURR_ADDR() 		bfin_read32(DMA19_CURR_ADDR)
1436#define bfin_write_DMA19_CURR_ADDR(val) 	bfin_write32(DMA19_CURR_ADDR)
1437#define bfin_read_DMA19_IRQ_STATUS()		bfin_read16(DMA19_IRQ_STATUS)
1438#define bfin_write_DMA19_IRQ_STATUS(val)	bfin_write16(DMA19_IRQ_STATUS, val)
1439#define bfin_read_DMA19_PERIPHERAL_MAP()	bfin_read16(DMA19_PERIPHERAL_MAP)
1440#define bfin_write_DMA19_PERIPHERAL_MAP(val)	bfin_write16(DMA19_PERIPHERAL_MAP, val)
1441#define bfin_read_DMA19_CURR_X_COUNT()		bfin_read16(DMA19_CURR_X_COUNT)
1442#define bfin_write_DMA19_CURR_X_COUNT(val)	bfin_write16(DMA19_CURR_X_COUNT, val)
1443#define bfin_read_DMA19_CURR_Y_COUNT()		bfin_read16(DMA19_CURR_Y_COUNT)
1444#define bfin_write_DMA19_CURR_Y_COUNT(val)	bfin_write16(DMA19_CURR_Y_COUNT, val)
1445
1446/* DMA Channel 20 Registers */
1447
1448#define bfin_read_DMA20_NEXT_DESC_PTR() 	bfin_read32(DMA20_NEXT_DESC_PTR)
1449#define bfin_write_DMA20_NEXT_DESC_PTR(val) 	bfin_write32(DMA20_NEXT_DESC_PTR)
1450#define bfin_read_DMA20_START_ADDR() 		bfin_read32(DMA20_START_ADDR)
1451#define bfin_write_DMA20_START_ADDR(val) 	bfin_write32(DMA20_START_ADDR)
1452#define bfin_read_DMA20_CONFIG()		bfin_read16(DMA20_CONFIG)
1453#define bfin_write_DMA20_CONFIG(val)		bfin_write16(DMA20_CONFIG, val)
1454#define bfin_read_DMA20_X_COUNT()		bfin_read16(DMA20_X_COUNT)
1455#define bfin_write_DMA20_X_COUNT(val)		bfin_write16(DMA20_X_COUNT, val)
1456#define bfin_read_DMA20_X_MODIFY()		bfin_read16(DMA20_X_MODIFY)
1457#define bfin_write_DMA20_X_MODIFY(val) 		bfin_write16(DMA20_X_MODIFY)
1458#define bfin_read_DMA20_Y_COUNT()		bfin_read16(DMA20_Y_COUNT)
1459#define bfin_write_DMA20_Y_COUNT(val)		bfin_write16(DMA20_Y_COUNT, val)
1460#define bfin_read_DMA20_Y_MODIFY()		bfin_read16(DMA20_Y_MODIFY)
1461#define bfin_write_DMA20_Y_MODIFY(val) 		bfin_write16(DMA20_Y_MODIFY)
1462#define bfin_read_DMA20_CURR_DESC_PTR() 	bfin_read32(DMA20_CURR_DESC_PTR)
1463#define bfin_write_DMA20_CURR_DESC_PTR(val) 	bfin_write32(DMA20_CURR_DESC_PTR)
1464#define bfin_read_DMA20_CURR_ADDR() 		bfin_read32(DMA20_CURR_ADDR)
1465#define bfin_write_DMA20_CURR_ADDR(val) 	bfin_write32(DMA20_CURR_ADDR)
1466#define bfin_read_DMA20_IRQ_STATUS()		bfin_read16(DMA20_IRQ_STATUS)
1467#define bfin_write_DMA20_IRQ_STATUS(val)	bfin_write16(DMA20_IRQ_STATUS, val)
1468#define bfin_read_DMA20_PERIPHERAL_MAP()	bfin_read16(DMA20_PERIPHERAL_MAP)
1469#define bfin_write_DMA20_PERIPHERAL_MAP(val)	bfin_write16(DMA20_PERIPHERAL_MAP, val)
1470#define bfin_read_DMA20_CURR_X_COUNT()		bfin_read16(DMA20_CURR_X_COUNT)
1471#define bfin_write_DMA20_CURR_X_COUNT(val)	bfin_write16(DMA20_CURR_X_COUNT, val)
1472#define bfin_read_DMA20_CURR_Y_COUNT()		bfin_read16(DMA20_CURR_Y_COUNT)
1473#define bfin_write_DMA20_CURR_Y_COUNT(val)	bfin_write16(DMA20_CURR_Y_COUNT, val)
1474
1475/* DMA Channel 21 Registers */
1476
1477#define bfin_read_DMA21_NEXT_DESC_PTR() 	bfin_read32(DMA21_NEXT_DESC_PTR)
1478#define bfin_write_DMA21_NEXT_DESC_PTR(val) 	bfin_write32(DMA21_NEXT_DESC_PTR)
1479#define bfin_read_DMA21_START_ADDR() 		bfin_read32(DMA21_START_ADDR)
1480#define bfin_write_DMA21_START_ADDR(val) 	bfin_write32(DMA21_START_ADDR)
1481#define bfin_read_DMA21_CONFIG()		bfin_read16(DMA21_CONFIG)
1482#define bfin_write_DMA21_CONFIG(val)		bfin_write16(DMA21_CONFIG, val)
1483#define bfin_read_DMA21_X_COUNT()		bfin_read16(DMA21_X_COUNT)
1484#define bfin_write_DMA21_X_COUNT(val)		bfin_write16(DMA21_X_COUNT, val)
1485#define bfin_read_DMA21_X_MODIFY()		bfin_read16(DMA21_X_MODIFY)
1486#define bfin_write_DMA21_X_MODIFY(val) 		bfin_write16(DMA21_X_MODIFY)
1487#define bfin_read_DMA21_Y_COUNT()		bfin_read16(DMA21_Y_COUNT)
1488#define bfin_write_DMA21_Y_COUNT(val)		bfin_write16(DMA21_Y_COUNT, val)
1489#define bfin_read_DMA21_Y_MODIFY()		bfin_read16(DMA21_Y_MODIFY)
1490#define bfin_write_DMA21_Y_MODIFY(val) 		bfin_write16(DMA21_Y_MODIFY)
1491#define bfin_read_DMA21_CURR_DESC_PTR() 	bfin_read32(DMA21_CURR_DESC_PTR)
1492#define bfin_write_DMA21_CURR_DESC_PTR(val) 	bfin_write32(DMA21_CURR_DESC_PTR)
1493#define bfin_read_DMA21_CURR_ADDR() 		bfin_read32(DMA21_CURR_ADDR)
1494#define bfin_write_DMA21_CURR_ADDR(val) 	bfin_write32(DMA21_CURR_ADDR)
1495#define bfin_read_DMA21_IRQ_STATUS()		bfin_read16(DMA21_IRQ_STATUS)
1496#define bfin_write_DMA21_IRQ_STATUS(val)	bfin_write16(DMA21_IRQ_STATUS, val)
1497#define bfin_read_DMA21_PERIPHERAL_MAP()	bfin_read16(DMA21_PERIPHERAL_MAP)
1498#define bfin_write_DMA21_PERIPHERAL_MAP(val)	bfin_write16(DMA21_PERIPHERAL_MAP, val)
1499#define bfin_read_DMA21_CURR_X_COUNT()		bfin_read16(DMA21_CURR_X_COUNT)
1500#define bfin_write_DMA21_CURR_X_COUNT(val)	bfin_write16(DMA21_CURR_X_COUNT, val)
1501#define bfin_read_DMA21_CURR_Y_COUNT()		bfin_read16(DMA21_CURR_Y_COUNT)
1502#define bfin_write_DMA21_CURR_Y_COUNT(val)	bfin_write16(DMA21_CURR_Y_COUNT, val)
1503
1504/* DMA Channel 22 Registers */
1505
1506#define bfin_read_DMA22_NEXT_DESC_PTR() 	bfin_read32(DMA22_NEXT_DESC_PTR)
1507#define bfin_write_DMA22_NEXT_DESC_PTR(val) 	bfin_write32(DMA22_NEXT_DESC_PTR)
1508#define bfin_read_DMA22_START_ADDR() 		bfin_read32(DMA22_START_ADDR)
1509#define bfin_write_DMA22_START_ADDR(val) 	bfin_write32(DMA22_START_ADDR)
1510#define bfin_read_DMA22_CONFIG()		bfin_read16(DMA22_CONFIG)
1511#define bfin_write_DMA22_CONFIG(val)		bfin_write16(DMA22_CONFIG, val)
1512#define bfin_read_DMA22_X_COUNT()		bfin_read16(DMA22_X_COUNT)
1513#define bfin_write_DMA22_X_COUNT(val)		bfin_write16(DMA22_X_COUNT, val)
1514#define bfin_read_DMA22_X_MODIFY()		bfin_read16(DMA22_X_MODIFY)
1515#define bfin_write_DMA22_X_MODIFY(val) 		bfin_write16(DMA22_X_MODIFY)
1516#define bfin_read_DMA22_Y_COUNT()		bfin_read16(DMA22_Y_COUNT)
1517#define bfin_write_DMA22_Y_COUNT(val)		bfin_write16(DMA22_Y_COUNT, val)
1518#define bfin_read_DMA22_Y_MODIFY()		bfin_read16(DMA22_Y_MODIFY)
1519#define bfin_write_DMA22_Y_MODIFY(val) 		bfin_write16(DMA22_Y_MODIFY)
1520#define bfin_read_DMA22_CURR_DESC_PTR() 	bfin_read32(DMA22_CURR_DESC_PTR)
1521#define bfin_write_DMA22_CURR_DESC_PTR(val) 	bfin_write32(DMA22_CURR_DESC_PTR)
1522#define bfin_read_DMA22_CURR_ADDR() 		bfin_read32(DMA22_CURR_ADDR)
1523#define bfin_write_DMA22_CURR_ADDR(val) 	bfin_write32(DMA22_CURR_ADDR)
1524#define bfin_read_DMA22_IRQ_STATUS()		bfin_read16(DMA22_IRQ_STATUS)
1525#define bfin_write_DMA22_IRQ_STATUS(val)	bfin_write16(DMA22_IRQ_STATUS, val)
1526#define bfin_read_DMA22_PERIPHERAL_MAP()	bfin_read16(DMA22_PERIPHERAL_MAP)
1527#define bfin_write_DMA22_PERIPHERAL_MAP(val)	bfin_write16(DMA22_PERIPHERAL_MAP, val)
1528#define bfin_read_DMA22_CURR_X_COUNT()		bfin_read16(DMA22_CURR_X_COUNT)
1529#define bfin_write_DMA22_CURR_X_COUNT(val)	bfin_write16(DMA22_CURR_X_COUNT, val)
1530#define bfin_read_DMA22_CURR_Y_COUNT()		bfin_read16(DMA22_CURR_Y_COUNT)
1531#define bfin_write_DMA22_CURR_Y_COUNT(val)	bfin_write16(DMA22_CURR_Y_COUNT, val)
1532
1533/* DMA Channel 23 Registers */
1534
1535#define bfin_read_DMA23_NEXT_DESC_PTR() 		bfin_read32(DMA23_NEXT_DESC_PTR)
1536#define bfin_write_DMA23_NEXT_DESC_PTR(val) 		bfin_write32(DMA23_NEXT_DESC_PTR)
1537#define bfin_read_DMA23_START_ADDR() 			bfin_read32(DMA23_START_ADDR)
1538#define bfin_write_DMA23_START_ADDR(val) 		bfin_write32(DMA23_START_ADDR)
1539#define bfin_read_DMA23_CONFIG()			bfin_read16(DMA23_CONFIG)
1540#define bfin_write_DMA23_CONFIG(val)			bfin_write16(DMA23_CONFIG, val)
1541#define bfin_read_DMA23_X_COUNT()			bfin_read16(DMA23_X_COUNT)
1542#define bfin_write_DMA23_X_COUNT(val)			bfin_write16(DMA23_X_COUNT, val)
1543#define bfin_read_DMA23_X_MODIFY()			bfin_read16(DMA23_X_MODIFY)
1544#define bfin_write_DMA23_X_MODIFY(val) 			bfin_write16(DMA23_X_MODIFY)
1545#define bfin_read_DMA23_Y_COUNT()			bfin_read16(DMA23_Y_COUNT)
1546#define bfin_write_DMA23_Y_COUNT(val)			bfin_write16(DMA23_Y_COUNT, val)
1547#define bfin_read_DMA23_Y_MODIFY()			bfin_read16(DMA23_Y_MODIFY)
1548#define bfin_write_DMA23_Y_MODIFY(val) 			bfin_write16(DMA23_Y_MODIFY)
1549#define bfin_read_DMA23_CURR_DESC_PTR() 		bfin_read32(DMA23_CURR_DESC_PTR)
1550#define bfin_write_DMA23_CURR_DESC_PTR(val) 		bfin_write32(DMA23_CURR_DESC_PTR)
1551#define bfin_read_DMA23_CURR_ADDR() 			bfin_read32(DMA23_CURR_ADDR)
1552#define bfin_write_DMA23_CURR_ADDR(val) 		bfin_write32(DMA23_CURR_ADDR)
1553#define bfin_read_DMA23_IRQ_STATUS()			bfin_read16(DMA23_IRQ_STATUS)
1554#define bfin_write_DMA23_IRQ_STATUS(val)		bfin_write16(DMA23_IRQ_STATUS, val)
1555#define bfin_read_DMA23_PERIPHERAL_MAP()		bfin_read16(DMA23_PERIPHERAL_MAP)
1556#define bfin_write_DMA23_PERIPHERAL_MAP(val)		bfin_write16(DMA23_PERIPHERAL_MAP, val)
1557#define bfin_read_DMA23_CURR_X_COUNT()			bfin_read16(DMA23_CURR_X_COUNT)
1558#define bfin_write_DMA23_CURR_X_COUNT(val)		bfin_write16(DMA23_CURR_X_COUNT, val)
1559#define bfin_read_DMA23_CURR_Y_COUNT()			bfin_read16(DMA23_CURR_Y_COUNT)
1560#define bfin_write_DMA23_CURR_Y_COUNT(val)		bfin_write16(DMA23_CURR_Y_COUNT, val)
1561
1562/* MDMA Stream 2 Registers */
1563
1564#define bfin_read_MDMA_D2_NEXT_DESC_PTR() 		bfin_read32(MDMA_D2_NEXT_DESC_PTR)
1565#define bfin_write_MDMA_D2_NEXT_DESC_PTR(val) 		bfin_write32(MDMA_D2_NEXT_DESC_PTR)
1566#define bfin_read_MDMA_D2_START_ADDR() 			bfin_read32(MDMA_D2_START_ADDR)
1567#define bfin_write_MDMA_D2_START_ADDR(val) 		bfin_write32(MDMA_D2_START_ADDR)
1568#define bfin_read_MDMA_D2_CONFIG()			bfin_read16(MDMA_D2_CONFIG)
1569#define bfin_write_MDMA_D2_CONFIG(val)			bfin_write16(MDMA_D2_CONFIG, val)
1570#define bfin_read_MDMA_D2_X_COUNT()			bfin_read16(MDMA_D2_X_COUNT)
1571#define bfin_write_MDMA_D2_X_COUNT(val)			bfin_write16(MDMA_D2_X_COUNT, val)
1572#define bfin_read_MDMA_D2_X_MODIFY()			bfin_read16(MDMA_D2_X_MODIFY)
1573#define bfin_write_MDMA_D2_X_MODIFY(val) 		bfin_write16(MDMA_D2_X_MODIFY)
1574#define bfin_read_MDMA_D2_Y_COUNT()			bfin_read16(MDMA_D2_Y_COUNT)
1575#define bfin_write_MDMA_D2_Y_COUNT(val)			bfin_write16(MDMA_D2_Y_COUNT, val)
1576#define bfin_read_MDMA_D2_Y_MODIFY()			bfin_read16(MDMA_D2_Y_MODIFY)
1577#define bfin_write_MDMA_D2_Y_MODIFY(val) 		bfin_write16(MDMA_D2_Y_MODIFY)
1578#define bfin_read_MDMA_D2_CURR_DESC_PTR() 		bfin_read32(MDMA_D2_CURR_DESC_PTR)
1579#define bfin_write_MDMA_D2_CURR_DESC_PTR(val) 		bfin_write32(MDMA_D2_CURR_DESC_PTR)
1580#define bfin_read_MDMA_D2_CURR_ADDR() 			bfin_read32(MDMA_D2_CURR_ADDR)
1581#define bfin_write_MDMA_D2_CURR_ADDR(val) 		bfin_write32(MDMA_D2_CURR_ADDR)
1582#define bfin_read_MDMA_D2_IRQ_STATUS()			bfin_read16(MDMA_D2_IRQ_STATUS)
1583#define bfin_write_MDMA_D2_IRQ_STATUS(val)		bfin_write16(MDMA_D2_IRQ_STATUS, val)
1584#define bfin_read_MDMA_D2_PERIPHERAL_MAP()		bfin_read16(MDMA_D2_PERIPHERAL_MAP)
1585#define bfin_write_MDMA_D2_PERIPHERAL_MAP(val)		bfin_write16(MDMA_D2_PERIPHERAL_MAP, val)
1586#define bfin_read_MDMA_D2_CURR_X_COUNT()		bfin_read16(MDMA_D2_CURR_X_COUNT)
1587#define bfin_write_MDMA_D2_CURR_X_COUNT(val)		bfin_write16(MDMA_D2_CURR_X_COUNT, val)
1588#define bfin_read_MDMA_D2_CURR_Y_COUNT()		bfin_read16(MDMA_D2_CURR_Y_COUNT)
1589#define bfin_write_MDMA_D2_CURR_Y_COUNT(val)		bfin_write16(MDMA_D2_CURR_Y_COUNT, val)
1590#define bfin_read_MDMA_S2_NEXT_DESC_PTR() 		bfin_read32(MDMA_S2_NEXT_DESC_PTR)
1591#define bfin_write_MDMA_S2_NEXT_DESC_PTR(val) 		bfin_write32(MDMA_S2_NEXT_DESC_PTR)
1592#define bfin_read_MDMA_S2_START_ADDR() 			bfin_read32(MDMA_S2_START_ADDR)
1593#define bfin_write_MDMA_S2_START_ADDR(val) 		bfin_write32(MDMA_S2_START_ADDR)
1594#define bfin_read_MDMA_S2_CONFIG()			bfin_read16(MDMA_S2_CONFIG)
1595#define bfin_write_MDMA_S2_CONFIG(val)			bfin_write16(MDMA_S2_CONFIG, val)
1596#define bfin_read_MDMA_S2_X_COUNT()			bfin_read16(MDMA_S2_X_COUNT)
1597#define bfin_write_MDMA_S2_X_COUNT(val)			bfin_write16(MDMA_S2_X_COUNT, val)
1598#define bfin_read_MDMA_S2_X_MODIFY()			bfin_read16(MDMA_S2_X_MODIFY)
1599#define bfin_write_MDMA_S2_X_MODIFY(val) 		bfin_write16(MDMA_S2_X_MODIFY)
1600#define bfin_read_MDMA_S2_Y_COUNT()			bfin_read16(MDMA_S2_Y_COUNT)
1601#define bfin_write_MDMA_S2_Y_COUNT(val)			bfin_write16(MDMA_S2_Y_COUNT, val)
1602#define bfin_read_MDMA_S2_Y_MODIFY()			bfin_read16(MDMA_S2_Y_MODIFY)
1603#define bfin_write_MDMA_S2_Y_MODIFY(val) 		bfin_write16(MDMA_S2_Y_MODIFY)
1604#define bfin_read_MDMA_S2_CURR_DESC_PTR() 		bfin_read32(MDMA_S2_CURR_DESC_PTR)
1605#define bfin_write_MDMA_S2_CURR_DESC_PTR(val) 		bfin_write32(MDMA_S2_CURR_DESC_PTR)
1606#define bfin_read_MDMA_S2_CURR_ADDR() 			bfin_read32(MDMA_S2_CURR_ADDR)
1607#define bfin_write_MDMA_S2_CURR_ADDR(val) 		bfin_write32(MDMA_S2_CURR_ADDR)
1608#define bfin_read_MDMA_S2_IRQ_STATUS()			bfin_read16(MDMA_S2_IRQ_STATUS)
1609#define bfin_write_MDMA_S2_IRQ_STATUS(val)		bfin_write16(MDMA_S2_IRQ_STATUS, val)
1610#define bfin_read_MDMA_S2_PERIPHERAL_MAP()		bfin_read16(MDMA_S2_PERIPHERAL_MAP)
1611#define bfin_write_MDMA_S2_PERIPHERAL_MAP(val)		bfin_write16(MDMA_S2_PERIPHERAL_MAP, val)
1612#define bfin_read_MDMA_S2_CURR_X_COUNT()		bfin_read16(MDMA_S2_CURR_X_COUNT)
1613#define bfin_write_MDMA_S2_CURR_X_COUNT(val)		bfin_write16(MDMA_S2_CURR_X_COUNT, val)
1614#define bfin_read_MDMA_S2_CURR_Y_COUNT()		bfin_read16(MDMA_S2_CURR_Y_COUNT)
1615#define bfin_write_MDMA_S2_CURR_Y_COUNT(val)		bfin_write16(MDMA_S2_CURR_Y_COUNT, val)
1616
1617/* MDMA Stream 3 Registers */
1618
1619#define bfin_read_MDMA_D3_NEXT_DESC_PTR() 		bfin_read32(MDMA_D3_NEXT_DESC_PTR)
1620#define bfin_write_MDMA_D3_NEXT_DESC_PTR(val) 		bfin_write32(MDMA_D3_NEXT_DESC_PTR)
1621#define bfin_read_MDMA_D3_START_ADDR() 			bfin_read32(MDMA_D3_START_ADDR)
1622#define bfin_write_MDMA_D3_START_ADDR(val) 		bfin_write32(MDMA_D3_START_ADDR)
1623#define bfin_read_MDMA_D3_CONFIG()			bfin_read16(MDMA_D3_CONFIG)
1624#define bfin_write_MDMA_D3_CONFIG(val)			bfin_write16(MDMA_D3_CONFIG, val)
1625#define bfin_read_MDMA_D3_X_COUNT()			bfin_read16(MDMA_D3_X_COUNT)
1626#define bfin_write_MDMA_D3_X_COUNT(val)			bfin_write16(MDMA_D3_X_COUNT, val)
1627#define bfin_read_MDMA_D3_X_MODIFY()			bfin_read16(MDMA_D3_X_MODIFY)
1628#define bfin_write_MDMA_D3_X_MODIFY(val) 		bfin_write16(MDMA_D3_X_MODIFY)
1629#define bfin_read_MDMA_D3_Y_COUNT()			bfin_read16(MDMA_D3_Y_COUNT)
1630#define bfin_write_MDMA_D3_Y_COUNT(val)			bfin_write16(MDMA_D3_Y_COUNT, val)
1631#define bfin_read_MDMA_D3_Y_MODIFY()			bfin_read16(MDMA_D3_Y_MODIFY)
1632#define bfin_write_MDMA_D3_Y_MODIFY(val) 		bfin_write16(MDMA_D3_Y_MODIFY)
1633#define bfin_read_MDMA_D3_CURR_DESC_PTR() 		bfin_read32(MDMA_D3_CURR_DESC_PTR)
1634#define bfin_write_MDMA_D3_CURR_DESC_PTR(val) 		bfin_write32(MDMA_D3_CURR_DESC_PTR)
1635#define bfin_read_MDMA_D3_CURR_ADDR() 			bfin_read32(MDMA_D3_CURR_ADDR)
1636#define bfin_write_MDMA_D3_CURR_ADDR(val) 		bfin_write32(MDMA_D3_CURR_ADDR)
1637#define bfin_read_MDMA_D3_IRQ_STATUS()			bfin_read16(MDMA_D3_IRQ_STATUS)
1638#define bfin_write_MDMA_D3_IRQ_STATUS(val)		bfin_write16(MDMA_D3_IRQ_STATUS, val)
1639#define bfin_read_MDMA_D3_PERIPHERAL_MAP()		bfin_read16(MDMA_D3_PERIPHERAL_MAP)
1640#define bfin_write_MDMA_D3_PERIPHERAL_MAP(val)		bfin_write16(MDMA_D3_PERIPHERAL_MAP, val)
1641#define bfin_read_MDMA_D3_CURR_X_COUNT()		bfin_read16(MDMA_D3_CURR_X_COUNT)
1642#define bfin_write_MDMA_D3_CURR_X_COUNT(val)		bfin_write16(MDMA_D3_CURR_X_COUNT, val)
1643#define bfin_read_MDMA_D3_CURR_Y_COUNT()		bfin_read16(MDMA_D3_CURR_Y_COUNT)
1644#define bfin_write_MDMA_D3_CURR_Y_COUNT(val)		bfin_write16(MDMA_D3_CURR_Y_COUNT, val)
1645#define bfin_read_MDMA_S3_NEXT_DESC_PTR() 		bfin_read32(MDMA_S3_NEXT_DESC_PTR)
1646#define bfin_write_MDMA_S3_NEXT_DESC_PTR(val) 		bfin_write32(MDMA_S3_NEXT_DESC_PTR)
1647#define bfin_read_MDMA_S3_START_ADDR() 			bfin_read32(MDMA_S3_START_ADDR)
1648#define bfin_write_MDMA_S3_START_ADDR(val) 		bfin_write32(MDMA_S3_START_ADDR)
1649#define bfin_read_MDMA_S3_CONFIG()			bfin_read16(MDMA_S3_CONFIG)
1650#define bfin_write_MDMA_S3_CONFIG(val)			bfin_write16(MDMA_S3_CONFIG, val)
1651#define bfin_read_MDMA_S3_X_COUNT()			bfin_read16(MDMA_S3_X_COUNT)
1652#define bfin_write_MDMA_S3_X_COUNT(val)			bfin_write16(MDMA_S3_X_COUNT, val)
1653#define bfin_read_MDMA_S3_X_MODIFY()			bfin_read16(MDMA_S3_X_MODIFY)
1654#define bfin_write_MDMA_S3_X_MODIFY(val) 		bfin_write16(MDMA_S3_X_MODIFY)
1655#define bfin_read_MDMA_S3_Y_COUNT()			bfin_read16(MDMA_S3_Y_COUNT)
1656#define bfin_write_MDMA_S3_Y_COUNT(val)			bfin_write16(MDMA_S3_Y_COUNT, val)
1657#define bfin_read_MDMA_S3_Y_MODIFY()			bfin_read16(MDMA_S3_Y_MODIFY)
1658#define bfin_write_MDMA_S3_Y_MODIFY(val) 		bfin_write16(MDMA_S3_Y_MODIFY)
1659#define bfin_read_MDMA_S3_CURR_DESC_PTR() 		bfin_read32(MDMA_S3_CURR_DESC_PTR)
1660#define bfin_write_MDMA_S3_CURR_DESC_PTR(val) 		bfin_write32(MDMA_S3_CURR_DESC_PTR)
1661#define bfin_read_MDMA_S3_CURR_ADDR() 			bfin_read32(MDMA_S3_CURR_ADDR)
1662#define bfin_write_MDMA_S3_CURR_ADDR(val) 		bfin_write32(MDMA_S3_CURR_ADDR)
1663#define bfin_read_MDMA_S3_IRQ_STATUS()			bfin_read16(MDMA_S3_IRQ_STATUS)
1664#define bfin_write_MDMA_S3_IRQ_STATUS(val)		bfin_write16(MDMA_S3_IRQ_STATUS, val)
1665#define bfin_read_MDMA_S3_PERIPHERAL_MAP()		bfin_read16(MDMA_S3_PERIPHERAL_MAP)
1666#define bfin_write_MDMA_S3_PERIPHERAL_MAP(val)		bfin_write16(MDMA_S3_PERIPHERAL_MAP, val)
1667#define bfin_read_MDMA_S3_CURR_X_COUNT()		bfin_read16(MDMA_S3_CURR_X_COUNT)
1668#define bfin_write_MDMA_S3_CURR_X_COUNT(val)		bfin_write16(MDMA_S3_CURR_X_COUNT, val)
1669#define bfin_read_MDMA_S3_CURR_Y_COUNT()		bfin_read16(MDMA_S3_CURR_Y_COUNT)
1670#define bfin_write_MDMA_S3_CURR_Y_COUNT(val)		bfin_write16(MDMA_S3_CURR_Y_COUNT, val)
1671
1672/* UART1 Registers */
1673
1674#define bfin_read_UART1_DLL()			bfin_read16(UART1_DLL)
1675#define bfin_write_UART1_DLL(val)		bfin_write16(UART1_DLL, val)
1676#define bfin_read_UART1_DLH()			bfin_read16(UART1_DLH)
1677#define bfin_write_UART1_DLH(val)		bfin_write16(UART1_DLH, val)
1678#define bfin_read_UART1_GCTL()			bfin_read16(UART1_GCTL)
1679#define bfin_write_UART1_GCTL(val)		bfin_write16(UART1_GCTL, val)
1680#define bfin_read_UART1_LCR()			bfin_read16(UART1_LCR)
1681#define bfin_write_UART1_LCR(val)		bfin_write16(UART1_LCR, val)
1682#define bfin_read_UART1_MCR()			bfin_read16(UART1_MCR)
1683#define bfin_write_UART1_MCR(val)		bfin_write16(UART1_MCR, val)
1684#define bfin_read_UART1_LSR()			bfin_read16(UART1_LSR)
1685#define bfin_write_UART1_LSR(val)		bfin_write16(UART1_LSR, val)
1686#define bfin_read_UART1_MSR()			bfin_read16(UART1_MSR)
1687#define bfin_write_UART1_MSR(val)		bfin_write16(UART1_MSR, val)
1688#define bfin_read_UART1_SCR()			bfin_read16(UART1_SCR)
1689#define bfin_write_UART1_SCR(val)		bfin_write16(UART1_SCR, val)
1690#define bfin_read_UART1_IER_SET()		bfin_read16(UART1_IER_SET)
1691#define bfin_write_UART1_IER_SET(val)		bfin_write16(UART1_IER_SET, val)
1692#define bfin_read_UART1_IER_CLEAR()		bfin_read16(UART1_IER_CLEAR)
1693#define bfin_write_UART1_IER_CLEAR(val)		bfin_write16(UART1_IER_CLEAR, val)
1694#define bfin_read_UART1_THR()			bfin_read16(UART1_THR)
1695#define bfin_write_UART1_THR(val)		bfin_write16(UART1_THR, val)
1696#define bfin_read_UART1_RBR()			bfin_read16(UART1_RBR)
1697#define bfin_write_UART1_RBR(val)		bfin_write16(UART1_RBR, val)
1698
1699/* UART2 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 bfin_read_()rocessors */
1700
1701/* SPI1 Registers */
1702
1703#define bfin_read_SPI1_CTL()			bfin_read16(SPI1_CTL)
1704#define bfin_write_SPI1_CTL(val)		bfin_write16(SPI1_CTL, val)
1705#define bfin_read_SPI1_FLG()			bfin_read16(SPI1_FLG)
1706#define bfin_write_SPI1_FLG(val)		bfin_write16(SPI1_FLG, val)
1707#define bfin_read_SPI1_STAT()			bfin_read16(SPI1_STAT)
1708#define bfin_write_SPI1_STAT(val)		bfin_write16(SPI1_STAT, val)
1709#define bfin_read_SPI1_TDBR()			bfin_read16(SPI1_TDBR)
1710#define bfin_write_SPI1_TDBR(val)		bfin_write16(SPI1_TDBR, val)
1711#define bfin_read_SPI1_RDBR()			bfin_read16(SPI1_RDBR)
1712#define bfin_write_SPI1_RDBR(val)		bfin_write16(SPI1_RDBR, val)
1713#define bfin_read_SPI1_BAUD()			bfin_read16(SPI1_BAUD)
1714#define bfin_write_SPI1_BAUD(val)		bfin_write16(SPI1_BAUD, val)
1715#define bfin_read_SPI1_SHADOW()			bfin_read16(SPI1_SHADOW)
1716#define bfin_write_SPI1_SHADOW(val)		bfin_write16(SPI1_SHADOW, val)
1717
1718/* SPORT2 Registers */
1719
1720#define bfin_read_SPORT2_TCR1()			bfin_read16(SPORT2_TCR1)
1721#define bfin_write_SPORT2_TCR1(val)		bfin_write16(SPORT2_TCR1, val)
1722#define bfin_read_SPORT2_TCR2()			bfin_read16(SPORT2_TCR2)
1723#define bfin_write_SPORT2_TCR2(val)		bfin_write16(SPORT2_TCR2, val)
1724#define bfin_read_SPORT2_TCLKDIV()		bfin_read16(SPORT2_TCLKDIV)
1725#define bfin_write_SPORT2_TCLKDIV(val)		bfin_write16(SPORT2_TCLKDIV, val)
1726#define bfin_read_SPORT2_TFSDIV()		bfin_read16(SPORT2_TFSDIV)
1727#define bfin_write_SPORT2_TFSDIV(val)		bfin_write16(SPORT2_TFSDIV, val)
1728#define bfin_read_SPORT2_TX()			bfin_read32(SPORT2_TX)
1729#define bfin_write_SPORT2_TX(val)		bfin_write32(SPORT2_TX, val)
1730#define bfin_read_SPORT2_RX()			bfin_read32(SPORT2_RX)
1731#define bfin_write_SPORT2_RX(val)		bfin_write32(SPORT2_RX, val)
1732#define bfin_read_SPORT2_RCR1()			bfin_read16(SPORT2_RCR1)
1733#define bfin_write_SPORT2_RCR1(val)		bfin_write16(SPORT2_RCR1, val)
1734#define bfin_read_SPORT2_RCR2()			bfin_read16(SPORT2_RCR2)
1735#define bfin_write_SPORT2_RCR2(val)		bfin_write16(SPORT2_RCR2, val)
1736#define bfin_read_SPORT2_RCLKDIV()		bfin_read16(SPORT2_RCLKDIV)
1737#define bfin_write_SPORT2_RCLKDIV(val)		bfin_write16(SPORT2_RCLKDIV, val)
1738#define bfin_read_SPORT2_RFSDIV()		bfin_read16(SPORT2_RFSDIV)
1739#define bfin_write_SPORT2_RFSDIV(val)		bfin_write16(SPORT2_RFSDIV, val)
1740#define bfin_read_SPORT2_STAT()			bfin_read16(SPORT2_STAT)
1741#define bfin_write_SPORT2_STAT(val)		bfin_write16(SPORT2_STAT, val)
1742#define bfin_read_SPORT2_CHNL()			bfin_read16(SPORT2_CHNL)
1743#define bfin_write_SPORT2_CHNL(val)		bfin_write16(SPORT2_CHNL, val)
1744#define bfin_read_SPORT2_MCMC1()		bfin_read16(SPORT2_MCMC1)
1745#define bfin_write_SPORT2_MCMC1(val)		bfin_write16(SPORT2_MCMC1, val)
1746#define bfin_read_SPORT2_MCMC2()		bfin_read16(SPORT2_MCMC2)
1747#define bfin_write_SPORT2_MCMC2(val)		bfin_write16(SPORT2_MCMC2, val)
1748#define bfin_read_SPORT2_MTCS0()		bfin_read32(SPORT2_MTCS0)
1749#define bfin_write_SPORT2_MTCS0(val)		bfin_write32(SPORT2_MTCS0, val)
1750#define bfin_read_SPORT2_MTCS1()		bfin_read32(SPORT2_MTCS1)
1751#define bfin_write_SPORT2_MTCS1(val)		bfin_write32(SPORT2_MTCS1, val)
1752#define bfin_read_SPORT2_MTCS2()		bfin_read32(SPORT2_MTCS2)
1753#define bfin_write_SPORT2_MTCS2(val)		bfin_write32(SPORT2_MTCS2, val)
1754#define bfin_read_SPORT2_MTCS3()		bfin_read32(SPORT2_MTCS3)
1755#define bfin_write_SPORT2_MTCS3(val)		bfin_write32(SPORT2_MTCS3, val)
1756#define bfin_read_SPORT2_MRCS0()		bfin_read32(SPORT2_MRCS0)
1757#define bfin_write_SPORT2_MRCS0(val)		bfin_write32(SPORT2_MRCS0, val)
1758#define bfin_read_SPORT2_MRCS1()		bfin_read32(SPORT2_MRCS1)
1759#define bfin_write_SPORT2_MRCS1(val)		bfin_write32(SPORT2_MRCS1, val)
1760#define bfin_read_SPORT2_MRCS2()		bfin_read32(SPORT2_MRCS2)
1761#define bfin_write_SPORT2_MRCS2(val)		bfin_write32(SPORT2_MRCS2, val)
1762#define bfin_read_SPORT2_MRCS3()		bfin_read32(SPORT2_MRCS3)
1763#define bfin_write_SPORT2_MRCS3(val)		bfin_write32(SPORT2_MRCS3, val)
1764
1765/* SPORT3 Registers */
1766
1767#define bfin_read_SPORT3_TCR1()			bfin_read16(SPORT3_TCR1)
1768#define bfin_write_SPORT3_TCR1(val)		bfin_write16(SPORT3_TCR1, val)
1769#define bfin_read_SPORT3_TCR2()			bfin_read16(SPORT3_TCR2)
1770#define bfin_write_SPORT3_TCR2(val)		bfin_write16(SPORT3_TCR2, val)
1771#define bfin_read_SPORT3_TCLKDIV()		bfin_read16(SPORT3_TCLKDIV)
1772#define bfin_write_SPORT3_TCLKDIV(val)		bfin_write16(SPORT3_TCLKDIV, val)
1773#define bfin_read_SPORT3_TFSDIV()		bfin_read16(SPORT3_TFSDIV)
1774#define bfin_write_SPORT3_TFSDIV(val)		bfin_write16(SPORT3_TFSDIV, val)
1775#define bfin_read_SPORT3_TX()			bfin_read32(SPORT3_TX)
1776#define bfin_write_SPORT3_TX(val)		bfin_write32(SPORT3_TX, val)
1777#define bfin_read_SPORT3_RX()			bfin_read32(SPORT3_RX)
1778#define bfin_write_SPORT3_RX(val)		bfin_write32(SPORT3_RX, val)
1779#define bfin_read_SPORT3_RCR1()			bfin_read16(SPORT3_RCR1)
1780#define bfin_write_SPORT3_RCR1(val)		bfin_write16(SPORT3_RCR1, val)
1781#define bfin_read_SPORT3_RCR2()			bfin_read16(SPORT3_RCR2)
1782#define bfin_write_SPORT3_RCR2(val)		bfin_write16(SPORT3_RCR2, val)
1783#define bfin_read_SPORT3_RCLKDIV()		bfin_read16(SPORT3_RCLKDIV)
1784#define bfin_write_SPORT3_RCLKDIV(val)		bfin_write16(SPORT3_RCLKDIV, val)
1785#define bfin_read_SPORT3_RFSDIV()		bfin_read16(SPORT3_RFSDIV)
1786#define bfin_write_SPORT3_RFSDIV(val)		bfin_write16(SPORT3_RFSDIV, val)
1787#define bfin_read_SPORT3_STAT()			bfin_read16(SPORT3_STAT)
1788#define bfin_write_SPORT3_STAT(val)		bfin_write16(SPORT3_STAT, val)
1789#define bfin_read_SPORT3_CHNL()			bfin_read16(SPORT3_CHNL)
1790#define bfin_write_SPORT3_CHNL(val)		bfin_write16(SPORT3_CHNL, val)
1791#define bfin_read_SPORT3_MCMC1()		bfin_read16(SPORT3_MCMC1)
1792#define bfin_write_SPORT3_MCMC1(val)		bfin_write16(SPORT3_MCMC1, val)
1793#define bfin_read_SPORT3_MCMC2()		bfin_read16(SPORT3_MCMC2)
1794#define bfin_write_SPORT3_MCMC2(val)		bfin_write16(SPORT3_MCMC2, val)
1795#define bfin_read_SPORT3_MTCS0()		bfin_read32(SPORT3_MTCS0)
1796#define bfin_write_SPORT3_MTCS0(val)		bfin_write32(SPORT3_MTCS0, val)
1797#define bfin_read_SPORT3_MTCS1()		bfin_read32(SPORT3_MTCS1)
1798#define bfin_write_SPORT3_MTCS1(val)		bfin_write32(SPORT3_MTCS1, val)
1799#define bfin_read_SPORT3_MTCS2()		bfin_read32(SPORT3_MTCS2)
1800#define bfin_write_SPORT3_MTCS2(val)		bfin_write32(SPORT3_MTCS2, val)
1801#define bfin_read_SPORT3_MTCS3()		bfin_read32(SPORT3_MTCS3)
1802#define bfin_write_SPORT3_MTCS3(val)		bfin_write32(SPORT3_MTCS3, val)
1803#define bfin_read_SPORT3_MRCS0()		bfin_read32(SPORT3_MRCS0)
1804#define bfin_write_SPORT3_MRCS0(val)		bfin_write32(SPORT3_MRCS0, val)
1805#define bfin_read_SPORT3_MRCS1()		bfin_read32(SPORT3_MRCS1)
1806#define bfin_write_SPORT3_MRCS1(val)		bfin_write32(SPORT3_MRCS1, val)
1807#define bfin_read_SPORT3_MRCS2()		bfin_read32(SPORT3_MRCS2)
1808#define bfin_write_SPORT3_MRCS2(val)		bfin_write32(SPORT3_MRCS2, val)
1809#define bfin_read_SPORT3_MRCS3()		bfin_read32(SPORT3_MRCS3)
1810#define bfin_write_SPORT3_MRCS3(val)		bfin_write32(SPORT3_MRCS3, val)
1811
1812/* EPPI2 Registers */
1813
1814#define bfin_read_EPPI2_STATUS()		bfin_read16(EPPI2_STATUS)
1815#define bfin_write_EPPI2_STATUS(val)		bfin_write16(EPPI2_STATUS, val)
1816#define bfin_read_EPPI2_HCOUNT()		bfin_read16(EPPI2_HCOUNT)
1817#define bfin_write_EPPI2_HCOUNT(val)		bfin_write16(EPPI2_HCOUNT, val)
1818#define bfin_read_EPPI2_HDELAY()		bfin_read16(EPPI2_HDELAY)
1819#define bfin_write_EPPI2_HDELAY(val)		bfin_write16(EPPI2_HDELAY, val)
1820#define bfin_read_EPPI2_VCOUNT()		bfin_read16(EPPI2_VCOUNT)
1821#define bfin_write_EPPI2_VCOUNT(val)		bfin_write16(EPPI2_VCOUNT, val)
1822#define bfin_read_EPPI2_VDELAY()		bfin_read16(EPPI2_VDELAY)
1823#define bfin_write_EPPI2_VDELAY(val)		bfin_write16(EPPI2_VDELAY, val)
1824#define bfin_read_EPPI2_FRAME()			bfin_read16(EPPI2_FRAME)
1825#define bfin_write_EPPI2_FRAME(val)		bfin_write16(EPPI2_FRAME, val)
1826#define bfin_read_EPPI2_LINE()			bfin_read16(EPPI2_LINE)
1827#define bfin_write_EPPI2_LINE(val)		bfin_write16(EPPI2_LINE, val)
1828#define bfin_read_EPPI2_CLKDIV()		bfin_read16(EPPI2_CLKDIV)
1829#define bfin_write_EPPI2_CLKDIV(val)		bfin_write16(EPPI2_CLKDIV, val)
1830#define bfin_read_EPPI2_CONTROL()		bfin_read32(EPPI2_CONTROL)
1831#define bfin_write_EPPI2_CONTROL(val)		bfin_write32(EPPI2_CONTROL, val)
1832#define bfin_read_EPPI2_FS1W_HBL()		bfin_read32(EPPI2_FS1W_HBL)
1833#define bfin_write_EPPI2_FS1W_HBL(val)		bfin_write32(EPPI2_FS1W_HBL, val)
1834#define bfin_read_EPPI2_FS1P_AVPL()		bfin_read32(EPPI2_FS1P_AVPL)
1835#define bfin_write_EPPI2_FS1P_AVPL(val)		bfin_write32(EPPI2_FS1P_AVPL, val)
1836#define bfin_read_EPPI2_FS2W_LVB()		bfin_read32(EPPI2_FS2W_LVB)
1837#define bfin_write_EPPI2_FS2W_LVB(val)		bfin_write32(EPPI2_FS2W_LVB, val)
1838#define bfin_read_EPPI2_FS2P_LAVF()		bfin_read32(EPPI2_FS2P_LAVF)
1839#define bfin_write_EPPI2_FS2P_LAVF(val)		bfin_write32(EPPI2_FS2P_LAVF, val)
1840#define bfin_read_EPPI2_CLIP()			bfin_read32(EPPI2_CLIP)
1841#define bfin_write_EPPI2_CLIP(val)		bfin_write32(EPPI2_CLIP, val)
1842
1843/* CAN Controller 0 Config 1 Registers */
1844
1845#define bfin_read_CAN0_MC1()		bfin_read16(CAN0_MC1)
1846#define bfin_write_CAN0_MC1(val)	bfin_write16(CAN0_MC1, val)
1847#define bfin_read_CAN0_MD1()		bfin_read16(CAN0_MD1)
1848#define bfin_write_CAN0_MD1(val)	bfin_write16(CAN0_MD1, val)
1849#define bfin_read_CAN0_TRS1()		bfin_read16(CAN0_TRS1)
1850#define bfin_write_CAN0_TRS1(val)	bfin_write16(CAN0_TRS1, val)
1851#define bfin_read_CAN0_TRR1()		bfin_read16(CAN0_TRR1)
1852#define bfin_write_CAN0_TRR1(val)	bfin_write16(CAN0_TRR1, val)
1853#define bfin_read_CAN0_TA1()		bfin_read16(CAN0_TA1)
1854#define bfin_write_CAN0_TA1(val)	bfin_write16(CAN0_TA1, val)
1855#define bfin_read_CAN0_AA1()		bfin_read16(CAN0_AA1)
1856#define bfin_write_CAN0_AA1(val)	bfin_write16(CAN0_AA1, val)
1857#define bfin_read_CAN0_RMP1()		bfin_read16(CAN0_RMP1)
1858#define bfin_write_CAN0_RMP1(val)	bfin_write16(CAN0_RMP1, val)
1859#define bfin_read_CAN0_RML1()		bfin_read16(CAN0_RML1)
1860#define bfin_write_CAN0_RML1(val)	bfin_write16(CAN0_RML1, val)
1861#define bfin_read_CAN0_MBTIF1()		bfin_read16(CAN0_MBTIF1)
1862#define bfin_write_CAN0_MBTIF1(val)	bfin_write16(CAN0_MBTIF1, val)
1863#define bfin_read_CAN0_MBRIF1()		bfin_read16(CAN0_MBRIF1)
1864#define bfin_write_CAN0_MBRIF1(val)	bfin_write16(CAN0_MBRIF1, val)
1865#define bfin_read_CAN0_MBIM1()		bfin_read16(CAN0_MBIM1)
1866#define bfin_write_CAN0_MBIM1(val)	bfin_write16(CAN0_MBIM1, val)
1867#define bfin_read_CAN0_RFH1()		bfin_read16(CAN0_RFH1)
1868#define bfin_write_CAN0_RFH1(val)	bfin_write16(CAN0_RFH1, val)
1869#define bfin_read_CAN0_OPSS1()		bfin_read16(CAN0_OPSS1)
1870#define bfin_write_CAN0_OPSS1(val)	bfin_write16(CAN0_OPSS1, val)
1871
1872/* CAN Controller 0 Config 2 Registers */
1873
1874#define bfin_read_CAN0_MC2()		bfin_read16(CAN0_MC2)
1875#define bfin_write_CAN0_MC2(val)	bfin_write16(CAN0_MC2, val)
1876#define bfin_read_CAN0_MD2()		bfin_read16(CAN0_MD2)
1877#define bfin_write_CAN0_MD2(val)	bfin_write16(CAN0_MD2, val)
1878#define bfin_read_CAN0_TRS2()		bfin_read16(CAN0_TRS2)
1879#define bfin_write_CAN0_TRS2(val)	bfin_write16(CAN0_TRS2, val)
1880#define bfin_read_CAN0_TRR2()		bfin_read16(CAN0_TRR2)
1881#define bfin_write_CAN0_TRR2(val)	bfin_write16(CAN0_TRR2, val)
1882#define bfin_read_CAN0_TA2()		bfin_read16(CAN0_TA2)
1883#define bfin_write_CAN0_TA2(val)	bfin_write16(CAN0_TA2, val)
1884#define bfin_read_CAN0_AA2()		bfin_read16(CAN0_AA2)
1885#define bfin_write_CAN0_AA2(val)	bfin_write16(CAN0_AA2, val)
1886#define bfin_read_CAN0_RMP2()		bfin_read16(CAN0_RMP2)
1887#define bfin_write_CAN0_RMP2(val)	bfin_write16(CAN0_RMP2, val)
1888#define bfin_read_CAN0_RML2()		bfin_read16(CAN0_RML2)
1889#define bfin_write_CAN0_RML2(val)	bfin_write16(CAN0_RML2, val)
1890#define bfin_read_CAN0_MBTIF2()		bfin_read16(CAN0_MBTIF2)
1891#define bfin_write_CAN0_MBTIF2(val)	bfin_write16(CAN0_MBTIF2, val)
1892#define bfin_read_CAN0_MBRIF2()		bfin_read16(CAN0_MBRIF2)
1893#define bfin_write_CAN0_MBRIF2(val)	bfin_write16(CAN0_MBRIF2, val)
1894#define bfin_read_CAN0_MBIM2()		bfin_read16(CAN0_MBIM2)
1895#define bfin_write_CAN0_MBIM2(val)	bfin_write16(CAN0_MBIM2, val)
1896#define bfin_read_CAN0_RFH2()		bfin_read16(CAN0_RFH2)
1897#define bfin_write_CAN0_RFH2(val)	bfin_write16(CAN0_RFH2, val)
1898#define bfin_read_CAN0_OPSS2()		bfin_read16(CAN0_OPSS2)
1899#define bfin_write_CAN0_OPSS2(val)	bfin_write16(CAN0_OPSS2, val)
1900
1901/* CAN Controller 0 Clock/Interrubfin_read_()t/Counter Registers */
1902
1903#define bfin_read_CAN0_CLOCK()		bfin_read16(CAN0_CLOCK)
1904#define bfin_write_CAN0_CLOCK(val)	bfin_write16(CAN0_CLOCK, val)
1905#define bfin_read_CAN0_TIMING()		bfin_read16(CAN0_TIMING)
1906#define bfin_write_CAN0_TIMING(val)	bfin_write16(CAN0_TIMING, val)
1907#define bfin_read_CAN0_DEBUG()		bfin_read16(CAN0_DEBUG)
1908#define bfin_write_CAN0_DEBUG(val)	bfin_write16(CAN0_DEBUG, val)
1909#define bfin_read_CAN0_STATUS()		bfin_read16(CAN0_STATUS)
1910#define bfin_write_CAN0_STATUS(val)	bfin_write16(CAN0_STATUS, val)
1911#define bfin_read_CAN0_CEC()		bfin_read16(CAN0_CEC)
1912#define bfin_write_CAN0_CEC(val)	bfin_write16(CAN0_CEC, val)
1913#define bfin_read_CAN0_GIS()		bfin_read16(CAN0_GIS)
1914#define bfin_write_CAN0_GIS(val)	bfin_write16(CAN0_GIS, val)
1915#define bfin_read_CAN0_GIM()		bfin_read16(CAN0_GIM)
1916#define bfin_write_CAN0_GIM(val)	bfin_write16(CAN0_GIM, val)
1917#define bfin_read_CAN0_GIF()		bfin_read16(CAN0_GIF)
1918#define bfin_write_CAN0_GIF(val)	bfin_write16(CAN0_GIF, val)
1919#define bfin_read_CAN0_CONTROL()	bfin_read16(CAN0_CONTROL)
1920#define bfin_write_CAN0_CONTROL(val)	bfin_write16(CAN0_CONTROL, val)
1921#define bfin_read_CAN0_INTR()		bfin_read16(CAN0_INTR)
1922#define bfin_write_CAN0_INTR(val)	bfin_write16(CAN0_INTR, val)
1923#define bfin_read_CAN0_MBTD()		bfin_read16(CAN0_MBTD)
1924#define bfin_write_CAN0_MBTD(val)	bfin_write16(CAN0_MBTD, val)
1925#define bfin_read_CAN0_EWR()		bfin_read16(CAN0_EWR)
1926#define bfin_write_CAN0_EWR(val)	bfin_write16(CAN0_EWR, val)
1927#define bfin_read_CAN0_ESR()		bfin_read16(CAN0_ESR)
1928#define bfin_write_CAN0_ESR(val)	bfin_write16(CAN0_ESR, val)
1929#define bfin_read_CAN0_UCCNT()		bfin_read16(CAN0_UCCNT)
1930#define bfin_write_CAN0_UCCNT(val)	bfin_write16(CAN0_UCCNT, val)
1931#define bfin_read_CAN0_UCRC()		bfin_read16(CAN0_UCRC)
1932#define bfin_write_CAN0_UCRC(val)	bfin_write16(CAN0_UCRC, val)
1933#define bfin_read_CAN0_UCCNF()		bfin_read16(CAN0_UCCNF)
1934#define bfin_write_CAN0_UCCNF(val)	bfin_write16(CAN0_UCCNF, val)
1935
1936/* CAN Controller 0 Accebfin_read_()tance Registers */
1937
1938#define bfin_read_CAN0_AM00L()		bfin_read16(CAN0_AM00L)
1939#define bfin_write_CAN0_AM00L(val)	bfin_write16(CAN0_AM00L, val)
1940#define bfin_read_CAN0_AM00H()		bfin_read16(CAN0_AM00H)
1941#define bfin_write_CAN0_AM00H(val)	bfin_write16(CAN0_AM00H, val)
1942#define bfin_read_CAN0_AM01L()		bfin_read16(CAN0_AM01L)
1943#define bfin_write_CAN0_AM01L(val)	bfin_write16(CAN0_AM01L, val)
1944#define bfin_read_CAN0_AM01H()		bfin_read16(CAN0_AM01H)
1945#define bfin_write_CAN0_AM01H(val)	bfin_write16(CAN0_AM01H, val)
1946#define bfin_read_CAN0_AM02L()		bfin_read16(CAN0_AM02L)
1947#define bfin_write_CAN0_AM02L(val)	bfin_write16(CAN0_AM02L, val)
1948#define bfin_read_CAN0_AM02H()		bfin_read16(CAN0_AM02H)
1949#define bfin_write_CAN0_AM02H(val)	bfin_write16(CAN0_AM02H, val)
1950#define bfin_read_CAN0_AM03L()		bfin_read16(CAN0_AM03L)
1951#define bfin_write_CAN0_AM03L(val)	bfin_write16(CAN0_AM03L, val)
1952#define bfin_read_CAN0_AM03H()		bfin_read16(CAN0_AM03H)
1953#define bfin_write_CAN0_AM03H(val)	bfin_write16(CAN0_AM03H, val)
1954#define bfin_read_CAN0_AM04L()		bfin_read16(CAN0_AM04L)
1955#define bfin_write_CAN0_AM04L(val)	bfin_write16(CAN0_AM04L, val)
1956#define bfin_read_CAN0_AM04H()		bfin_read16(CAN0_AM04H)
1957#define bfin_write_CAN0_AM04H(val)	bfin_write16(CAN0_AM04H, val)
1958#define bfin_read_CAN0_AM05L()		bfin_read16(CAN0_AM05L)
1959#define bfin_write_CAN0_AM05L(val)	bfin_write16(CAN0_AM05L, val)
1960#define bfin_read_CAN0_AM05H()		bfin_read16(CAN0_AM05H)
1961#define bfin_write_CAN0_AM05H(val)	bfin_write16(CAN0_AM05H, val)
1962#define bfin_read_CAN0_AM06L()		bfin_read16(CAN0_AM06L)
1963#define bfin_write_CAN0_AM06L(val)	bfin_write16(CAN0_AM06L, val)
1964#define bfin_read_CAN0_AM06H()		bfin_read16(CAN0_AM06H)
1965#define bfin_write_CAN0_AM06H(val)	bfin_write16(CAN0_AM06H, val)
1966#define bfin_read_CAN0_AM07L()		bfin_read16(CAN0_AM07L)
1967#define bfin_write_CAN0_AM07L(val)	bfin_write16(CAN0_AM07L, val)
1968#define bfin_read_CAN0_AM07H()		bfin_read16(CAN0_AM07H)
1969#define bfin_write_CAN0_AM07H(val)	bfin_write16(CAN0_AM07H, val)
1970#define bfin_read_CAN0_AM08L()		bfin_read16(CAN0_AM08L)
1971#define bfin_write_CAN0_AM08L(val)	bfin_write16(CAN0_AM08L, val)
1972#define bfin_read_CAN0_AM08H()		bfin_read16(CAN0_AM08H)
1973#define bfin_write_CAN0_AM08H(val)	bfin_write16(CAN0_AM08H, val)
1974#define bfin_read_CAN0_AM09L()		bfin_read16(CAN0_AM09L)
1975#define bfin_write_CAN0_AM09L(val)	bfin_write16(CAN0_AM09L, val)
1976#define bfin_read_CAN0_AM09H()		bfin_read16(CAN0_AM09H)
1977#define bfin_write_CAN0_AM09H(val)	bfin_write16(CAN0_AM09H, val)
1978#define bfin_read_CAN0_AM10L()		bfin_read16(CAN0_AM10L)
1979#define bfin_write_CAN0_AM10L(val)	bfin_write16(CAN0_AM10L, val)
1980#define bfin_read_CAN0_AM10H()		bfin_read16(CAN0_AM10H)
1981#define bfin_write_CAN0_AM10H(val)	bfin_write16(CAN0_AM10H, val)
1982#define bfin_read_CAN0_AM11L()		bfin_read16(CAN0_AM11L)
1983#define bfin_write_CAN0_AM11L(val)	bfin_write16(CAN0_AM11L, val)
1984#define bfin_read_CAN0_AM11H()		bfin_read16(CAN0_AM11H)
1985#define bfin_write_CAN0_AM11H(val)	bfin_write16(CAN0_AM11H, val)
1986#define bfin_read_CAN0_AM12L()		bfin_read16(CAN0_AM12L)
1987#define bfin_write_CAN0_AM12L(val)	bfin_write16(CAN0_AM12L, val)
1988#define bfin_read_CAN0_AM12H()		bfin_read16(CAN0_AM12H)
1989#define bfin_write_CAN0_AM12H(val)	bfin_write16(CAN0_AM12H, val)
1990#define bfin_read_CAN0_AM13L()		bfin_read16(CAN0_AM13L)
1991#define bfin_write_CAN0_AM13L(val)	bfin_write16(CAN0_AM13L, val)
1992#define bfin_read_CAN0_AM13H()		bfin_read16(CAN0_AM13H)
1993#define bfin_write_CAN0_AM13H(val)	bfin_write16(CAN0_AM13H, val)
1994#define bfin_read_CAN0_AM14L()		bfin_read16(CAN0_AM14L)
1995#define bfin_write_CAN0_AM14L(val)	bfin_write16(CAN0_AM14L, val)
1996#define bfin_read_CAN0_AM14H()		bfin_read16(CAN0_AM14H)
1997#define bfin_write_CAN0_AM14H(val)	bfin_write16(CAN0_AM14H, val)
1998#define bfin_read_CAN0_AM15L()		bfin_read16(CAN0_AM15L)
1999#define bfin_write_CAN0_AM15L(val)	bfin_write16(CAN0_AM15L, val)
2000#define bfin_read_CAN0_AM15H()		bfin_read16(CAN0_AM15H)
2001#define bfin_write_CAN0_AM15H(val)	bfin_write16(CAN0_AM15H, val)
2002
2003/* CAN Controller 0 Accebfin_read_()tance Registers */
2004
2005#define bfin_read_CAN0_AM16L()		bfin_read16(CAN0_AM16L)
2006#define bfin_write_CAN0_AM16L(val)	bfin_write16(CAN0_AM16L, val)
2007#define bfin_read_CAN0_AM16H()		bfin_read16(CAN0_AM16H)
2008#define bfin_write_CAN0_AM16H(val)	bfin_write16(CAN0_AM16H, val)
2009#define bfin_read_CAN0_AM17L()		bfin_read16(CAN0_AM17L)
2010#define bfin_write_CAN0_AM17L(val)	bfin_write16(CAN0_AM17L, val)
2011#define bfin_read_CAN0_AM17H()		bfin_read16(CAN0_AM17H)
2012#define bfin_write_CAN0_AM17H(val)	bfin_write16(CAN0_AM17H, val)
2013#define bfin_read_CAN0_AM18L()		bfin_read16(CAN0_AM18L)
2014#define bfin_write_CAN0_AM18L(val)	bfin_write16(CAN0_AM18L, val)
2015#define bfin_read_CAN0_AM18H()		bfin_read16(CAN0_AM18H)
2016#define bfin_write_CAN0_AM18H(val)	bfin_write16(CAN0_AM18H, val)
2017#define bfin_read_CAN0_AM19L()		bfin_read16(CAN0_AM19L)
2018#define bfin_write_CAN0_AM19L(val)	bfin_write16(CAN0_AM19L, val)
2019#define bfin_read_CAN0_AM19H()		bfin_read16(CAN0_AM19H)
2020#define bfin_write_CAN0_AM19H(val)	bfin_write16(CAN0_AM19H, val)
2021#define bfin_read_CAN0_AM20L()		bfin_read16(CAN0_AM20L)
2022#define bfin_write_CAN0_AM20L(val)	bfin_write16(CAN0_AM20L, val)
2023#define bfin_read_CAN0_AM20H()		bfin_read16(CAN0_AM20H)
2024#define bfin_write_CAN0_AM20H(val)	bfin_write16(CAN0_AM20H, val)
2025#define bfin_read_CAN0_AM21L()		bfin_read16(CAN0_AM21L)
2026#define bfin_write_CAN0_AM21L(val)	bfin_write16(CAN0_AM21L, val)
2027#define bfin_read_CAN0_AM21H()		bfin_read16(CAN0_AM21H)
2028#define bfin_write_CAN0_AM21H(val)	bfin_write16(CAN0_AM21H, val)
2029#define bfin_read_CAN0_AM22L()		bfin_read16(CAN0_AM22L)
2030#define bfin_write_CAN0_AM22L(val)	bfin_write16(CAN0_AM22L, val)
2031#define bfin_read_CAN0_AM22H()		bfin_read16(CAN0_AM22H)
2032#define bfin_write_CAN0_AM22H(val)	bfin_write16(CAN0_AM22H, val)
2033#define bfin_read_CAN0_AM23L()		bfin_read16(CAN0_AM23L)
2034#define bfin_write_CAN0_AM23L(val)	bfin_write16(CAN0_AM23L, val)
2035#define bfin_read_CAN0_AM23H()		bfin_read16(CAN0_AM23H)
2036#define bfin_write_CAN0_AM23H(val)	bfin_write16(CAN0_AM23H, val)
2037#define bfin_read_CAN0_AM24L()		bfin_read16(CAN0_AM24L)
2038#define bfin_write_CAN0_AM24L(val)	bfin_write16(CAN0_AM24L, val)
2039#define bfin_read_CAN0_AM24H()		bfin_read16(CAN0_AM24H)
2040#define bfin_write_CAN0_AM24H(val)	bfin_write16(CAN0_AM24H, val)
2041#define bfin_read_CAN0_AM25L()		bfin_read16(CAN0_AM25L)
2042#define bfin_write_CAN0_AM25L(val)	bfin_write16(CAN0_AM25L, val)
2043#define bfin_read_CAN0_AM25H()		bfin_read16(CAN0_AM25H)
2044#define bfin_write_CAN0_AM25H(val)	bfin_write16(CAN0_AM25H, val)
2045#define bfin_read_CAN0_AM26L()		bfin_read16(CAN0_AM26L)
2046#define bfin_write_CAN0_AM26L(val)	bfin_write16(CAN0_AM26L, val)
2047#define bfin_read_CAN0_AM26H()		bfin_read16(CAN0_AM26H)
2048#define bfin_write_CAN0_AM26H(val)	bfin_write16(CAN0_AM26H, val)
2049#define bfin_read_CAN0_AM27L()		bfin_read16(CAN0_AM27L)
2050#define bfin_write_CAN0_AM27L(val)	bfin_write16(CAN0_AM27L, val)
2051#define bfin_read_CAN0_AM27H()		bfin_read16(CAN0_AM27H)
2052#define bfin_write_CAN0_AM27H(val)	bfin_write16(CAN0_AM27H, val)
2053#define bfin_read_CAN0_AM28L()		bfin_read16(CAN0_AM28L)
2054#define bfin_write_CAN0_AM28L(val)	bfin_write16(CAN0_AM28L, val)
2055#define bfin_read_CAN0_AM28H()		bfin_read16(CAN0_AM28H)
2056#define bfin_write_CAN0_AM28H(val)	bfin_write16(CAN0_AM28H, val)
2057#define bfin_read_CAN0_AM29L()		bfin_read16(CAN0_AM29L)
2058#define bfin_write_CAN0_AM29L(val)	bfin_write16(CAN0_AM29L, val)
2059#define bfin_read_CAN0_AM29H()		bfin_read16(CAN0_AM29H)
2060#define bfin_write_CAN0_AM29H(val)	bfin_write16(CAN0_AM29H, val)
2061#define bfin_read_CAN0_AM30L()		bfin_read16(CAN0_AM30L)
2062#define bfin_write_CAN0_AM30L(val)	bfin_write16(CAN0_AM30L, val)
2063#define bfin_read_CAN0_AM30H()		bfin_read16(CAN0_AM30H)
2064#define bfin_write_CAN0_AM30H(val)	bfin_write16(CAN0_AM30H, val)
2065#define bfin_read_CAN0_AM31L()		bfin_read16(CAN0_AM31L)
2066#define bfin_write_CAN0_AM31L(val)	bfin_write16(CAN0_AM31L, val)
2067#define bfin_read_CAN0_AM31H()		bfin_read16(CAN0_AM31H)
2068#define bfin_write_CAN0_AM31H(val)	bfin_write16(CAN0_AM31H, val)
2069
2070/* CAN Controller 0 Mailbox Data Registers */
2071
2072#define bfin_read_CAN0_MB00_DATA0()		bfin_read16(CAN0_MB00_DATA0)
2073#define bfin_write_CAN0_MB00_DATA0(val)		bfin_write16(CAN0_MB00_DATA0, val)
2074#define bfin_read_CAN0_MB00_DATA1()		bfin_read16(CAN0_MB00_DATA1)
2075#define bfin_write_CAN0_MB00_DATA1(val)		bfin_write16(CAN0_MB00_DATA1, val)
2076#define bfin_read_CAN0_MB00_DATA2()		bfin_read16(CAN0_MB00_DATA2)
2077#define bfin_write_CAN0_MB00_DATA2(val)		bfin_write16(CAN0_MB00_DATA2, val)
2078#define bfin_read_CAN0_MB00_DATA3()		bfin_read16(CAN0_MB00_DATA3)
2079#define bfin_write_CAN0_MB00_DATA3(val)		bfin_write16(CAN0_MB00_DATA3, val)
2080#define bfin_read_CAN0_MB00_LENGTH()		bfin_read16(CAN0_MB00_LENGTH)
2081#define bfin_write_CAN0_MB00_LENGTH(val)	bfin_write16(CAN0_MB00_LENGTH, val)
2082#define bfin_read_CAN0_MB00_TIMESTAMP()		bfin_read16(CAN0_MB00_TIMESTAMP)
2083#define bfin_write_CAN0_MB00_TIMESTAMP(val)	bfin_write16(CAN0_MB00_TIMESTAMP, val)
2084#define bfin_read_CAN0_MB00_ID0()		bfin_read16(CAN0_MB00_ID0)
2085#define bfin_write_CAN0_MB00_ID0(val)		bfin_write16(CAN0_MB00_ID0, val)
2086#define bfin_read_CAN0_MB00_ID1()		bfin_read16(CAN0_MB00_ID1)
2087#define bfin_write_CAN0_MB00_ID1(val)		bfin_write16(CAN0_MB00_ID1, val)
2088#define bfin_read_CAN0_MB01_DATA0()		bfin_read16(CAN0_MB01_DATA0)
2089#define bfin_write_CAN0_MB01_DATA0(val)		bfin_write16(CAN0_MB01_DATA0, val)
2090#define bfin_read_CAN0_MB01_DATA1()		bfin_read16(CAN0_MB01_DATA1)
2091#define bfin_write_CAN0_MB01_DATA1(val)		bfin_write16(CAN0_MB01_DATA1, val)
2092#define bfin_read_CAN0_MB01_DATA2()		bfin_read16(CAN0_MB01_DATA2)
2093#define bfin_write_CAN0_MB01_DATA2(val)		bfin_write16(CAN0_MB01_DATA2, val)
2094#define bfin_read_CAN0_MB01_DATA3()		bfin_read16(CAN0_MB01_DATA3)
2095#define bfin_write_CAN0_MB01_DATA3(val)		bfin_write16(CAN0_MB01_DATA3, val)
2096#define bfin_read_CAN0_MB01_LENGTH()		bfin_read16(CAN0_MB01_LENGTH)
2097#define bfin_write_CAN0_MB01_LENGTH(val)	bfin_write16(CAN0_MB01_LENGTH, val)
2098#define bfin_read_CAN0_MB01_TIMESTAMP()		bfin_read16(CAN0_MB01_TIMESTAMP)
2099#define bfin_write_CAN0_MB01_TIMESTAMP(val)	bfin_write16(CAN0_MB01_TIMESTAMP, val)
2100#define bfin_read_CAN0_MB01_ID0()		bfin_read16(CAN0_MB01_ID0)
2101#define bfin_write_CAN0_MB01_ID0(val)		bfin_write16(CAN0_MB01_ID0, val)
2102#define bfin_read_CAN0_MB01_ID1()		bfin_read16(CAN0_MB01_ID1)
2103#define bfin_write_CAN0_MB01_ID1(val)		bfin_write16(CAN0_MB01_ID1, val)
2104#define bfin_read_CAN0_MB02_DATA0()		bfin_read16(CAN0_MB02_DATA0)
2105#define bfin_write_CAN0_MB02_DATA0(val)		bfin_write16(CAN0_MB02_DATA0, val)
2106#define bfin_read_CAN0_MB02_DATA1()		bfin_read16(CAN0_MB02_DATA1)
2107#define bfin_write_CAN0_MB02_DATA1(val)		bfin_write16(CAN0_MB02_DATA1, val)
2108#define bfin_read_CAN0_MB02_DATA2()		bfin_read16(CAN0_MB02_DATA2)
2109#define bfin_write_CAN0_MB02_DATA2(val)		bfin_write16(CAN0_MB02_DATA2, val)
2110#define bfin_read_CAN0_MB02_DATA3()		bfin_read16(CAN0_MB02_DATA3)
2111#define bfin_write_CAN0_MB02_DATA3(val)		bfin_write16(CAN0_MB02_DATA3, val)
2112#define bfin_read_CAN0_MB02_LENGTH()		bfin_read16(CAN0_MB02_LENGTH)
2113#define bfin_write_CAN0_MB02_LENGTH(val)	bfin_write16(CAN0_MB02_LENGTH, val)
2114#define bfin_read_CAN0_MB02_TIMESTAMP()		bfin_read16(CAN0_MB02_TIMESTAMP)
2115#define bfin_write_CAN0_MB02_TIMESTAMP(val)	bfin_write16(CAN0_MB02_TIMESTAMP, val)
2116#define bfin_read_CAN0_MB02_ID0()		bfin_read16(CAN0_MB02_ID0)
2117#define bfin_write_CAN0_MB02_ID0(val)		bfin_write16(CAN0_MB02_ID0, val)
2118#define bfin_read_CAN0_MB02_ID1()		bfin_read16(CAN0_MB02_ID1)
2119#define bfin_write_CAN0_MB02_ID1(val)		bfin_write16(CAN0_MB02_ID1, val)
2120#define bfin_read_CAN0_MB03_DATA0()		bfin_read16(CAN0_MB03_DATA0)
2121#define bfin_write_CAN0_MB03_DATA0(val)		bfin_write16(CAN0_MB03_DATA0, val)
2122#define bfin_read_CAN0_MB03_DATA1()		bfin_read16(CAN0_MB03_DATA1)
2123#define bfin_write_CAN0_MB03_DATA1(val)		bfin_write16(CAN0_MB03_DATA1, val)
2124#define bfin_read_CAN0_MB03_DATA2()		bfin_read16(CAN0_MB03_DATA2)
2125#define bfin_write_CAN0_MB03_DATA2(val)		bfin_write16(CAN0_MB03_DATA2, val)
2126#define bfin_read_CAN0_MB03_DATA3()		bfin_read16(CAN0_MB03_DATA3)
2127#define bfin_write_CAN0_MB03_DATA3(val)		bfin_write16(CAN0_MB03_DATA3, val)
2128#define bfin_read_CAN0_MB03_LENGTH()		bfin_read16(CAN0_MB03_LENGTH)
2129#define bfin_write_CAN0_MB03_LENGTH(val)	bfin_write16(CAN0_MB03_LENGTH, val)
2130#define bfin_read_CAN0_MB03_TIMESTAMP()		bfin_read16(CAN0_MB03_TIMESTAMP)
2131#define bfin_write_CAN0_MB03_TIMESTAMP(val)	bfin_write16(CAN0_MB03_TIMESTAMP, val)
2132#define bfin_read_CAN0_MB03_ID0()		bfin_read16(CAN0_MB03_ID0)
2133#define bfin_write_CAN0_MB03_ID0(val)		bfin_write16(CAN0_MB03_ID0, val)
2134#define bfin_read_CAN0_MB03_ID1()		bfin_read16(CAN0_MB03_ID1)
2135#define bfin_write_CAN0_MB03_ID1(val)		bfin_write16(CAN0_MB03_ID1, val)
2136#define bfin_read_CAN0_MB04_DATA0()		bfin_read16(CAN0_MB04_DATA0)
2137#define bfin_write_CAN0_MB04_DATA0(val)		bfin_write16(CAN0_MB04_DATA0, val)
2138#define bfin_read_CAN0_MB04_DATA1()		bfin_read16(CAN0_MB04_DATA1)
2139#define bfin_write_CAN0_MB04_DATA1(val)		bfin_write16(CAN0_MB04_DATA1, val)
2140#define bfin_read_CAN0_MB04_DATA2()		bfin_read16(CAN0_MB04_DATA2)
2141#define bfin_write_CAN0_MB04_DATA2(val)		bfin_write16(CAN0_MB04_DATA2, val)
2142#define bfin_read_CAN0_MB04_DATA3()		bfin_read16(CAN0_MB04_DATA3)
2143#define bfin_write_CAN0_MB04_DATA3(val)		bfin_write16(CAN0_MB04_DATA3, val)
2144#define bfin_read_CAN0_MB04_LENGTH()		bfin_read16(CAN0_MB04_LENGTH)
2145#define bfin_write_CAN0_MB04_LENGTH(val)	bfin_write16(CAN0_MB04_LENGTH, val)
2146#define bfin_read_CAN0_MB04_TIMESTAMP()		bfin_read16(CAN0_MB04_TIMESTAMP)
2147#define bfin_write_CAN0_MB04_TIMESTAMP(val)	bfin_write16(CAN0_MB04_TIMESTAMP, val)
2148#define bfin_read_CAN0_MB04_ID0()		bfin_read16(CAN0_MB04_ID0)
2149#define bfin_write_CAN0_MB04_ID0(val)		bfin_write16(CAN0_MB04_ID0, val)
2150#define bfin_read_CAN0_MB04_ID1()		bfin_read16(CAN0_MB04_ID1)
2151#define bfin_write_CAN0_MB04_ID1(val)		bfin_write16(CAN0_MB04_ID1, val)
2152#define bfin_read_CAN0_MB05_DATA0()		bfin_read16(CAN0_MB05_DATA0)
2153#define bfin_write_CAN0_MB05_DATA0(val)		bfin_write16(CAN0_MB05_DATA0, val)
2154#define bfin_read_CAN0_MB05_DATA1()		bfin_read16(CAN0_MB05_DATA1)
2155#define bfin_write_CAN0_MB05_DATA1(val)		bfin_write16(CAN0_MB05_DATA1, val)
2156#define bfin_read_CAN0_MB05_DATA2()		bfin_read16(CAN0_MB05_DATA2)
2157#define bfin_write_CAN0_MB05_DATA2(val)		bfin_write16(CAN0_MB05_DATA2, val)
2158#define bfin_read_CAN0_MB05_DATA3()		bfin_read16(CAN0_MB05_DATA3)
2159#define bfin_write_CAN0_MB05_DATA3(val)		bfin_write16(CAN0_MB05_DATA3, val)
2160#define bfin_read_CAN0_MB05_LENGTH()		bfin_read16(CAN0_MB05_LENGTH)
2161#define bfin_write_CAN0_MB05_LENGTH(val)	bfin_write16(CAN0_MB05_LENGTH, val)
2162#define bfin_read_CAN0_MB05_TIMESTAMP()		bfin_read16(CAN0_MB05_TIMESTAMP)
2163#define bfin_write_CAN0_MB05_TIMESTAMP(val)	bfin_write16(CAN0_MB05_TIMESTAMP, val)
2164#define bfin_read_CAN0_MB05_ID0()		bfin_read16(CAN0_MB05_ID0)
2165#define bfin_write_CAN0_MB05_ID0(val)		bfin_write16(CAN0_MB05_ID0, val)
2166#define bfin_read_CAN0_MB05_ID1()		bfin_read16(CAN0_MB05_ID1)
2167#define bfin_write_CAN0_MB05_ID1(val)		bfin_write16(CAN0_MB05_ID1, val)
2168#define bfin_read_CAN0_MB06_DATA0()		bfin_read16(CAN0_MB06_DATA0)
2169#define bfin_write_CAN0_MB06_DATA0(val)		bfin_write16(CAN0_MB06_DATA0, val)
2170#define bfin_read_CAN0_MB06_DATA1()		bfin_read16(CAN0_MB06_DATA1)
2171#define bfin_write_CAN0_MB06_DATA1(val)		bfin_write16(CAN0_MB06_DATA1, val)
2172#define bfin_read_CAN0_MB06_DATA2()		bfin_read16(CAN0_MB06_DATA2)
2173#define bfin_write_CAN0_MB06_DATA2(val)		bfin_write16(CAN0_MB06_DATA2, val)
2174#define bfin_read_CAN0_MB06_DATA3()		bfin_read16(CAN0_MB06_DATA3)
2175#define bfin_write_CAN0_MB06_DATA3(val)		bfin_write16(CAN0_MB06_DATA3, val)
2176#define bfin_read_CAN0_MB06_LENGTH()		bfin_read16(CAN0_MB06_LENGTH)
2177#define bfin_write_CAN0_MB06_LENGTH(val)	bfin_write16(CAN0_MB06_LENGTH, val)
2178#define bfin_read_CAN0_MB06_TIMESTAMP()		bfin_read16(CAN0_MB06_TIMESTAMP)
2179#define bfin_write_CAN0_MB06_TIMESTAMP(val)	bfin_write16(CAN0_MB06_TIMESTAMP, val)
2180#define bfin_read_CAN0_MB06_ID0()		bfin_read16(CAN0_MB06_ID0)
2181#define bfin_write_CAN0_MB06_ID0(val)		bfin_write16(CAN0_MB06_ID0, val)
2182#define bfin_read_CAN0_MB06_ID1()		bfin_read16(CAN0_MB06_ID1)
2183#define bfin_write_CAN0_MB06_ID1(val)		bfin_write16(CAN0_MB06_ID1, val)
2184#define bfin_read_CAN0_MB07_DATA0()		bfin_read16(CAN0_MB07_DATA0)
2185#define bfin_write_CAN0_MB07_DATA0(val)		bfin_write16(CAN0_MB07_DATA0, val)
2186#define bfin_read_CAN0_MB07_DATA1()		bfin_read16(CAN0_MB07_DATA1)
2187#define bfin_write_CAN0_MB07_DATA1(val)		bfin_write16(CAN0_MB07_DATA1, val)
2188#define bfin_read_CAN0_MB07_DATA2()		bfin_read16(CAN0_MB07_DATA2)
2189#define bfin_write_CAN0_MB07_DATA2(val)		bfin_write16(CAN0_MB07_DATA2, val)
2190#define bfin_read_CAN0_MB07_DATA3()		bfin_read16(CAN0_MB07_DATA3)
2191#define bfin_write_CAN0_MB07_DATA3(val)		bfin_write16(CAN0_MB07_DATA3, val)
2192#define bfin_read_CAN0_MB07_LENGTH()		bfin_read16(CAN0_MB07_LENGTH)
2193#define bfin_write_CAN0_MB07_LENGTH(val)	bfin_write16(CAN0_MB07_LENGTH, val)
2194#define bfin_read_CAN0_MB07_TIMESTAMP()		bfin_read16(CAN0_MB07_TIMESTAMP)
2195#define bfin_write_CAN0_MB07_TIMESTAMP(val)	bfin_write16(CAN0_MB07_TIMESTAMP, val)
2196#define bfin_read_CAN0_MB07_ID0()		bfin_read16(CAN0_MB07_ID0)
2197#define bfin_write_CAN0_MB07_ID0(val)		bfin_write16(CAN0_MB07_ID0, val)
2198#define bfin_read_CAN0_MB07_ID1()		bfin_read16(CAN0_MB07_ID1)
2199#define bfin_write_CAN0_MB07_ID1(val)		bfin_write16(CAN0_MB07_ID1, val)
2200#define bfin_read_CAN0_MB08_DATA0()		bfin_read16(CAN0_MB08_DATA0)
2201#define bfin_write_CAN0_MB08_DATA0(val)		bfin_write16(CAN0_MB08_DATA0, val)
2202#define bfin_read_CAN0_MB08_DATA1()		bfin_read16(CAN0_MB08_DATA1)
2203#define bfin_write_CAN0_MB08_DATA1(val)		bfin_write16(CAN0_MB08_DATA1, val)
2204#define bfin_read_CAN0_MB08_DATA2()		bfin_read16(CAN0_MB08_DATA2)
2205#define bfin_write_CAN0_MB08_DATA2(val)		bfin_write16(CAN0_MB08_DATA2, val)
2206#define bfin_read_CAN0_MB08_DATA3()		bfin_read16(CAN0_MB08_DATA3)
2207#define bfin_write_CAN0_MB08_DATA3(val)		bfin_write16(CAN0_MB08_DATA3, val)
2208#define bfin_read_CAN0_MB08_LENGTH()		bfin_read16(CAN0_MB08_LENGTH)
2209#define bfin_write_CAN0_MB08_LENGTH(val)	bfin_write16(CAN0_MB08_LENGTH, val)
2210#define bfin_read_CAN0_MB08_TIMESTAMP()		bfin_read16(CAN0_MB08_TIMESTAMP)
2211#define bfin_write_CAN0_MB08_TIMESTAMP(val)	bfin_write16(CAN0_MB08_TIMESTAMP, val)
2212#define bfin_read_CAN0_MB08_ID0()		bfin_read16(CAN0_MB08_ID0)
2213#define bfin_write_CAN0_MB08_ID0(val)		bfin_write16(CAN0_MB08_ID0, val)
2214#define bfin_read_CAN0_MB08_ID1()		bfin_read16(CAN0_MB08_ID1)
2215#define bfin_write_CAN0_MB08_ID1(val)		bfin_write16(CAN0_MB08_ID1, val)
2216#define bfin_read_CAN0_MB09_DATA0()		bfin_read16(CAN0_MB09_DATA0)
2217#define bfin_write_CAN0_MB09_DATA0(val)		bfin_write16(CAN0_MB09_DATA0, val)
2218#define bfin_read_CAN0_MB09_DATA1()		bfin_read16(CAN0_MB09_DATA1)
2219#define bfin_write_CAN0_MB09_DATA1(val)		bfin_write16(CAN0_MB09_DATA1, val)
2220#define bfin_read_CAN0_MB09_DATA2()		bfin_read16(CAN0_MB09_DATA2)
2221#define bfin_write_CAN0_MB09_DATA2(val)		bfin_write16(CAN0_MB09_DATA2, val)
2222#define bfin_read_CAN0_MB09_DATA3()		bfin_read16(CAN0_MB09_DATA3)
2223#define bfin_write_CAN0_MB09_DATA3(val)		bfin_write16(CAN0_MB09_DATA3, val)
2224#define bfin_read_CAN0_MB09_LENGTH()		bfin_read16(CAN0_MB09_LENGTH)
2225#define bfin_write_CAN0_MB09_LENGTH(val)	bfin_write16(CAN0_MB09_LENGTH, val)
2226#define bfin_read_CAN0_MB09_TIMESTAMP()		bfin_read16(CAN0_MB09_TIMESTAMP)
2227#define bfin_write_CAN0_MB09_TIMESTAMP(val)	bfin_write16(CAN0_MB09_TIMESTAMP, val)
2228#define bfin_read_CAN0_MB09_ID0()		bfin_read16(CAN0_MB09_ID0)
2229#define bfin_write_CAN0_MB09_ID0(val)		bfin_write16(CAN0_MB09_ID0, val)
2230#define bfin_read_CAN0_MB09_ID1()		bfin_read16(CAN0_MB09_ID1)
2231#define bfin_write_CAN0_MB09_ID1(val)		bfin_write16(CAN0_MB09_ID1, val)
2232#define bfin_read_CAN0_MB10_DATA0()		bfin_read16(CAN0_MB10_DATA0)
2233#define bfin_write_CAN0_MB10_DATA0(val)		bfin_write16(CAN0_MB10_DATA0, val)
2234#define bfin_read_CAN0_MB10_DATA1()		bfin_read16(CAN0_MB10_DATA1)
2235#define bfin_write_CAN0_MB10_DATA1(val)		bfin_write16(CAN0_MB10_DATA1, val)
2236#define bfin_read_CAN0_MB10_DATA2()		bfin_read16(CAN0_MB10_DATA2)
2237#define bfin_write_CAN0_MB10_DATA2(val)		bfin_write16(CAN0_MB10_DATA2, val)
2238#define bfin_read_CAN0_MB10_DATA3()		bfin_read16(CAN0_MB10_DATA3)
2239#define bfin_write_CAN0_MB10_DATA3(val)		bfin_write16(CAN0_MB10_DATA3, val)
2240#define bfin_read_CAN0_MB10_LENGTH()		bfin_read16(CAN0_MB10_LENGTH)
2241#define bfin_write_CAN0_MB10_LENGTH(val)	bfin_write16(CAN0_MB10_LENGTH, val)
2242#define bfin_read_CAN0_MB10_TIMESTAMP()		bfin_read16(CAN0_MB10_TIMESTAMP)
2243#define bfin_write_CAN0_MB10_TIMESTAMP(val)	bfin_write16(CAN0_MB10_TIMESTAMP, val)
2244#define bfin_read_CAN0_MB10_ID0()		bfin_read16(CAN0_MB10_ID0)
2245#define bfin_write_CAN0_MB10_ID0(val)		bfin_write16(CAN0_MB10_ID0, val)
2246#define bfin_read_CAN0_MB10_ID1()		bfin_read16(CAN0_MB10_ID1)
2247#define bfin_write_CAN0_MB10_ID1(val)		bfin_write16(CAN0_MB10_ID1, val)
2248#define bfin_read_CAN0_MB11_DATA0()		bfin_read16(CAN0_MB11_DATA0)
2249#define bfin_write_CAN0_MB11_DATA0(val)		bfin_write16(CAN0_MB11_DATA0, val)
2250#define bfin_read_CAN0_MB11_DATA1()		bfin_read16(CAN0_MB11_DATA1)
2251#define bfin_write_CAN0_MB11_DATA1(val)		bfin_write16(CAN0_MB11_DATA1, val)
2252#define bfin_read_CAN0_MB11_DATA2()		bfin_read16(CAN0_MB11_DATA2)
2253#define bfin_write_CAN0_MB11_DATA2(val)		bfin_write16(CAN0_MB11_DATA2, val)
2254#define bfin_read_CAN0_MB11_DATA3()		bfin_read16(CAN0_MB11_DATA3)
2255#define bfin_write_CAN0_MB11_DATA3(val)		bfin_write16(CAN0_MB11_DATA3, val)
2256#define bfin_read_CAN0_MB11_LENGTH()		bfin_read16(CAN0_MB11_LENGTH)
2257#define bfin_write_CAN0_MB11_LENGTH(val)	bfin_write16(CAN0_MB11_LENGTH, val)
2258#define bfin_read_CAN0_MB11_TIMESTAMP()		bfin_read16(CAN0_MB11_TIMESTAMP)
2259#define bfin_write_CAN0_MB11_TIMESTAMP(val)	bfin_write16(CAN0_MB11_TIMESTAMP, val)
2260#define bfin_read_CAN0_MB11_ID0()		bfin_read16(CAN0_MB11_ID0)
2261#define bfin_write_CAN0_MB11_ID0(val)		bfin_write16(CAN0_MB11_ID0, val)
2262#define bfin_read_CAN0_MB11_ID1()		bfin_read16(CAN0_MB11_ID1)
2263#define bfin_write_CAN0_MB11_ID1(val)		bfin_write16(CAN0_MB11_ID1, val)
2264#define bfin_read_CAN0_MB12_DATA0()		bfin_read16(CAN0_MB12_DATA0)
2265#define bfin_write_CAN0_MB12_DATA0(val)		bfin_write16(CAN0_MB12_DATA0, val)
2266#define bfin_read_CAN0_MB12_DATA1()		bfin_read16(CAN0_MB12_DATA1)
2267#define bfin_write_CAN0_MB12_DATA1(val)		bfin_write16(CAN0_MB12_DATA1, val)
2268#define bfin_read_CAN0_MB12_DATA2()		bfin_read16(CAN0_MB12_DATA2)
2269#define bfin_write_CAN0_MB12_DATA2(val)		bfin_write16(CAN0_MB12_DATA2, val)
2270#define bfin_read_CAN0_MB12_DATA3()		bfin_read16(CAN0_MB12_DATA3)
2271#define bfin_write_CAN0_MB12_DATA3(val)		bfin_write16(CAN0_MB12_DATA3, val)
2272#define bfin_read_CAN0_MB12_LENGTH()		bfin_read16(CAN0_MB12_LENGTH)
2273#define bfin_write_CAN0_MB12_LENGTH(val)	bfin_write16(CAN0_MB12_LENGTH, val)
2274#define bfin_read_CAN0_MB12_TIMESTAMP()		bfin_read16(CAN0_MB12_TIMESTAMP)
2275#define bfin_write_CAN0_MB12_TIMESTAMP(val)	bfin_write16(CAN0_MB12_TIMESTAMP, val)
2276#define bfin_read_CAN0_MB12_ID0()		bfin_read16(CAN0_MB12_ID0)
2277#define bfin_write_CAN0_MB12_ID0(val)		bfin_write16(CAN0_MB12_ID0, val)
2278#define bfin_read_CAN0_MB12_ID1()		bfin_read16(CAN0_MB12_ID1)
2279#define bfin_write_CAN0_MB12_ID1(val)		bfin_write16(CAN0_MB12_ID1, val)
2280#define bfin_read_CAN0_MB13_DATA0()		bfin_read16(CAN0_MB13_DATA0)
2281#define bfin_write_CAN0_MB13_DATA0(val)		bfin_write16(CAN0_MB13_DATA0, val)
2282#define bfin_read_CAN0_MB13_DATA1()		bfin_read16(CAN0_MB13_DATA1)
2283#define bfin_write_CAN0_MB13_DATA1(val)		bfin_write16(CAN0_MB13_DATA1, val)
2284#define bfin_read_CAN0_MB13_DATA2()		bfin_read16(CAN0_MB13_DATA2)
2285#define bfin_write_CAN0_MB13_DATA2(val)		bfin_write16(CAN0_MB13_DATA2, val)
2286#define bfin_read_CAN0_MB13_DATA3()		bfin_read16(CAN0_MB13_DATA3)
2287#define bfin_write_CAN0_MB13_DATA3(val)		bfin_write16(CAN0_MB13_DATA3, val)
2288#define bfin_read_CAN0_MB13_LENGTH()		bfin_read16(CAN0_MB13_LENGTH)
2289#define bfin_write_CAN0_MB13_LENGTH(val)	bfin_write16(CAN0_MB13_LENGTH, val)
2290#define bfin_read_CAN0_MB13_TIMESTAMP()		bfin_read16(CAN0_MB13_TIMESTAMP)
2291#define bfin_write_CAN0_MB13_TIMESTAMP(val)	bfin_write16(CAN0_MB13_TIMESTAMP, val)
2292#define bfin_read_CAN0_MB13_ID0()		bfin_read16(CAN0_MB13_ID0)
2293#define bfin_write_CAN0_MB13_ID0(val)		bfin_write16(CAN0_MB13_ID0, val)
2294#define bfin_read_CAN0_MB13_ID1()		bfin_read16(CAN0_MB13_ID1)
2295#define bfin_write_CAN0_MB13_ID1(val)		bfin_write16(CAN0_MB13_ID1, val)
2296#define bfin_read_CAN0_MB14_DATA0()		bfin_read16(CAN0_MB14_DATA0)
2297#define bfin_write_CAN0_MB14_DATA0(val)		bfin_write16(CAN0_MB14_DATA0, val)
2298#define bfin_read_CAN0_MB14_DATA1()		bfin_read16(CAN0_MB14_DATA1)
2299#define bfin_write_CAN0_MB14_DATA1(val)		bfin_write16(CAN0_MB14_DATA1, val)
2300#define bfin_read_CAN0_MB14_DATA2()		bfin_read16(CAN0_MB14_DATA2)
2301#define bfin_write_CAN0_MB14_DATA2(val)		bfin_write16(CAN0_MB14_DATA2, val)
2302#define bfin_read_CAN0_MB14_DATA3()		bfin_read16(CAN0_MB14_DATA3)
2303#define bfin_write_CAN0_MB14_DATA3(val)		bfin_write16(CAN0_MB14_DATA3, val)
2304#define bfin_read_CAN0_MB14_LENGTH()		bfin_read16(CAN0_MB14_LENGTH)
2305#define bfin_write_CAN0_MB14_LENGTH(val)	bfin_write16(CAN0_MB14_LENGTH, val)
2306#define bfin_read_CAN0_MB14_TIMESTAMP()		bfin_read16(CAN0_MB14_TIMESTAMP)
2307#define bfin_write_CAN0_MB14_TIMESTAMP(val)	bfin_write16(CAN0_MB14_TIMESTAMP, val)
2308#define bfin_read_CAN0_MB14_ID0()		bfin_read16(CAN0_MB14_ID0)
2309#define bfin_write_CAN0_MB14_ID0(val)		bfin_write16(CAN0_MB14_ID0, val)
2310#define bfin_read_CAN0_MB14_ID1()		bfin_read16(CAN0_MB14_ID1)
2311#define bfin_write_CAN0_MB14_ID1(val)		bfin_write16(CAN0_MB14_ID1, val)
2312#define bfin_read_CAN0_MB15_DATA0()		bfin_read16(CAN0_MB15_DATA0)
2313#define bfin_write_CAN0_MB15_DATA0(val)		bfin_write16(CAN0_MB15_DATA0, val)
2314#define bfin_read_CAN0_MB15_DATA1()		bfin_read16(CAN0_MB15_DATA1)
2315#define bfin_write_CAN0_MB15_DATA1(val)		bfin_write16(CAN0_MB15_DATA1, val)
2316#define bfin_read_CAN0_MB15_DATA2()		bfin_read16(CAN0_MB15_DATA2)
2317#define bfin_write_CAN0_MB15_DATA2(val)		bfin_write16(CAN0_MB15_DATA2, val)
2318#define bfin_read_CAN0_MB15_DATA3()		bfin_read16(CAN0_MB15_DATA3)
2319#define bfin_write_CAN0_MB15_DATA3(val)		bfin_write16(CAN0_MB15_DATA3, val)
2320#define bfin_read_CAN0_MB15_LENGTH()		bfin_read16(CAN0_MB15_LENGTH)
2321#define bfin_write_CAN0_MB15_LENGTH(val)	bfin_write16(CAN0_MB15_LENGTH, val)
2322#define bfin_read_CAN0_MB15_TIMESTAMP()		bfin_read16(CAN0_MB15_TIMESTAMP)
2323#define bfin_write_CAN0_MB15_TIMESTAMP(val)	bfin_write16(CAN0_MB15_TIMESTAMP, val)
2324#define bfin_read_CAN0_MB15_ID0()		bfin_read16(CAN0_MB15_ID0)
2325#define bfin_write_CAN0_MB15_ID0(val)		bfin_write16(CAN0_MB15_ID0, val)
2326#define bfin_read_CAN0_MB15_ID1()		bfin_read16(CAN0_MB15_ID1)
2327#define bfin_write_CAN0_MB15_ID1(val)		bfin_write16(CAN0_MB15_ID1, val)
2328
2329/* CAN Controller 0 Mailbox Data Registers */
2330
2331#define bfin_read_CAN0_MB16_DATA0()		bfin_read16(CAN0_MB16_DATA0)
2332#define bfin_write_CAN0_MB16_DATA0(val)		bfin_write16(CAN0_MB16_DATA0, val)
2333#define bfin_read_CAN0_MB16_DATA1()		bfin_read16(CAN0_MB16_DATA1)
2334#define bfin_write_CAN0_MB16_DATA1(val)		bfin_write16(CAN0_MB16_DATA1, val)
2335#define bfin_read_CAN0_MB16_DATA2()		bfin_read16(CAN0_MB16_DATA2)
2336#define bfin_write_CAN0_MB16_DATA2(val)		bfin_write16(CAN0_MB16_DATA2, val)
2337#define bfin_read_CAN0_MB16_DATA3()		bfin_read16(CAN0_MB16_DATA3)
2338#define bfin_write_CAN0_MB16_DATA3(val)		bfin_write16(CAN0_MB16_DATA3, val)
2339#define bfin_read_CAN0_MB16_LENGTH()		bfin_read16(CAN0_MB16_LENGTH)
2340#define bfin_write_CAN0_MB16_LENGTH(val)	bfin_write16(CAN0_MB16_LENGTH, val)
2341#define bfin_read_CAN0_MB16_TIMESTAMP()		bfin_read16(CAN0_MB16_TIMESTAMP)
2342#define bfin_write_CAN0_MB16_TIMESTAMP(val)	bfin_write16(CAN0_MB16_TIMESTAMP, val)
2343#define bfin_read_CAN0_MB16_ID0()		bfin_read16(CAN0_MB16_ID0)
2344#define bfin_write_CAN0_MB16_ID0(val)		bfin_write16(CAN0_MB16_ID0, val)
2345#define bfin_read_CAN0_MB16_ID1()		bfin_read16(CAN0_MB16_ID1)
2346#define bfin_write_CAN0_MB16_ID1(val)		bfin_write16(CAN0_MB16_ID1, val)
2347#define bfin_read_CAN0_MB17_DATA0()		bfin_read16(CAN0_MB17_DATA0)
2348#define bfin_write_CAN0_MB17_DATA0(val)		bfin_write16(CAN0_MB17_DATA0, val)
2349#define bfin_read_CAN0_MB17_DATA1()		bfin_read16(CAN0_MB17_DATA1)
2350#define bfin_write_CAN0_MB17_DATA1(val)		bfin_write16(CAN0_MB17_DATA1, val)
2351#define bfin_read_CAN0_MB17_DATA2()		bfin_read16(CAN0_MB17_DATA2)
2352#define bfin_write_CAN0_MB17_DATA2(val)		bfin_write16(CAN0_MB17_DATA2, val)
2353#define bfin_read_CAN0_MB17_DATA3()		bfin_read16(CAN0_MB17_DATA3)
2354#define bfin_write_CAN0_MB17_DATA3(val)		bfin_write16(CAN0_MB17_DATA3, val)
2355#define bfin_read_CAN0_MB17_LENGTH()		bfin_read16(CAN0_MB17_LENGTH)
2356#define bfin_write_CAN0_MB17_LENGTH(val)	bfin_write16(CAN0_MB17_LENGTH, val)
2357#define bfin_read_CAN0_MB17_TIMESTAMP()		bfin_read16(CAN0_MB17_TIMESTAMP)
2358#define bfin_write_CAN0_MB17_TIMESTAMP(val)	bfin_write16(CAN0_MB17_TIMESTAMP, val)
2359#define bfin_read_CAN0_MB17_ID0()		bfin_read16(CAN0_MB17_ID0)
2360#define bfin_write_CAN0_MB17_ID0(val)		bfin_write16(CAN0_MB17_ID0, val)
2361#define bfin_read_CAN0_MB17_ID1()		bfin_read16(CAN0_MB17_ID1)
2362#define bfin_write_CAN0_MB17_ID1(val)		bfin_write16(CAN0_MB17_ID1, val)
2363#define bfin_read_CAN0_MB18_DATA0()		bfin_read16(CAN0_MB18_DATA0)
2364#define bfin_write_CAN0_MB18_DATA0(val)		bfin_write16(CAN0_MB18_DATA0, val)
2365#define bfin_read_CAN0_MB18_DATA1()		bfin_read16(CAN0_MB18_DATA1)
2366#define bfin_write_CAN0_MB18_DATA1(val)		bfin_write16(CAN0_MB18_DATA1, val)
2367#define bfin_read_CAN0_MB18_DATA2()		bfin_read16(CAN0_MB18_DATA2)
2368#define bfin_write_CAN0_MB18_DATA2(val)		bfin_write16(CAN0_MB18_DATA2, val)
2369#define bfin_read_CAN0_MB18_DATA3()		bfin_read16(CAN0_MB18_DATA3)
2370#define bfin_write_CAN0_MB18_DATA3(val)		bfin_write16(CAN0_MB18_DATA3, val)
2371#define bfin_read_CAN0_MB18_LENGTH()		bfin_read16(CAN0_MB18_LENGTH)
2372#define bfin_write_CAN0_MB18_LENGTH(val)	bfin_write16(CAN0_MB18_LENGTH, val)
2373#define bfin_read_CAN0_MB18_TIMESTAMP()		bfin_read16(CAN0_MB18_TIMESTAMP)
2374#define bfin_write_CAN0_MB18_TIMESTAMP(val)	bfin_write16(CAN0_MB18_TIMESTAMP, val)
2375#define bfin_read_CAN0_MB18_ID0()		bfin_read16(CAN0_MB18_ID0)
2376#define bfin_write_CAN0_MB18_ID0(val)		bfin_write16(CAN0_MB18_ID0, val)
2377#define bfin_read_CAN0_MB18_ID1()		bfin_read16(CAN0_MB18_ID1)
2378#define bfin_write_CAN0_MB18_ID1(val)		bfin_write16(CAN0_MB18_ID1, val)
2379#define bfin_read_CAN0_MB19_DATA0()		bfin_read16(CAN0_MB19_DATA0)
2380#define bfin_write_CAN0_MB19_DATA0(val)		bfin_write16(CAN0_MB19_DATA0, val)
2381#define bfin_read_CAN0_MB19_DATA1()		bfin_read16(CAN0_MB19_DATA1)
2382#define bfin_write_CAN0_MB19_DATA1(val)		bfin_write16(CAN0_MB19_DATA1, val)
2383#define bfin_read_CAN0_MB19_DATA2()		bfin_read16(CAN0_MB19_DATA2)
2384#define bfin_write_CAN0_MB19_DATA2(val)		bfin_write16(CAN0_MB19_DATA2, val)
2385#define bfin_read_CAN0_MB19_DATA3()		bfin_read16(CAN0_MB19_DATA3)
2386#define bfin_write_CAN0_MB19_DATA3(val)		bfin_write16(CAN0_MB19_DATA3, val)
2387#define bfin_read_CAN0_MB19_LENGTH()		bfin_read16(CAN0_MB19_LENGTH)
2388#define bfin_write_CAN0_MB19_LENGTH(val)	bfin_write16(CAN0_MB19_LENGTH, val)
2389#define bfin_read_CAN0_MB19_TIMESTAMP()		bfin_read16(CAN0_MB19_TIMESTAMP)
2390#define bfin_write_CAN0_MB19_TIMESTAMP(val)	bfin_write16(CAN0_MB19_TIMESTAMP, val)
2391#define bfin_read_CAN0_MB19_ID0()		bfin_read16(CAN0_MB19_ID0)
2392#define bfin_write_CAN0_MB19_ID0(val)		bfin_write16(CAN0_MB19_ID0, val)
2393#define bfin_read_CAN0_MB19_ID1()		bfin_read16(CAN0_MB19_ID1)
2394#define bfin_write_CAN0_MB19_ID1(val)		bfin_write16(CAN0_MB19_ID1, val)
2395#define bfin_read_CAN0_MB20_DATA0()		bfin_read16(CAN0_MB20_DATA0)
2396#define bfin_write_CAN0_MB20_DATA0(val)		bfin_write16(CAN0_MB20_DATA0, val)
2397#define bfin_read_CAN0_MB20_DATA1()		bfin_read16(CAN0_MB20_DATA1)
2398#define bfin_write_CAN0_MB20_DATA1(val)		bfin_write16(CAN0_MB20_DATA1, val)
2399#define bfin_read_CAN0_MB20_DATA2()		bfin_read16(CAN0_MB20_DATA2)
2400#define bfin_write_CAN0_MB20_DATA2(val)		bfin_write16(CAN0_MB20_DATA2, val)
2401#define bfin_read_CAN0_MB20_DATA3()		bfin_read16(CAN0_MB20_DATA3)
2402#define bfin_write_CAN0_MB20_DATA3(val)		bfin_write16(CAN0_MB20_DATA3, val)
2403#define bfin_read_CAN0_MB20_LENGTH()		bfin_read16(CAN0_MB20_LENGTH)
2404#define bfin_write_CAN0_MB20_LENGTH(val)	bfin_write16(CAN0_MB20_LENGTH, val)
2405#define bfin_read_CAN0_MB20_TIMESTAMP()		bfin_read16(CAN0_MB20_TIMESTAMP)
2406#define bfin_write_CAN0_MB20_TIMESTAMP(val)	bfin_write16(CAN0_MB20_TIMESTAMP, val)
2407#define bfin_read_CAN0_MB20_ID0()		bfin_read16(CAN0_MB20_ID0)
2408#define bfin_write_CAN0_MB20_ID0(val)		bfin_write16(CAN0_MB20_ID0, val)
2409#define bfin_read_CAN0_MB20_ID1()		bfin_read16(CAN0_MB20_ID1)
2410#define bfin_write_CAN0_MB20_ID1(val)		bfin_write16(CAN0_MB20_ID1, val)
2411#define bfin_read_CAN0_MB21_DATA0()		bfin_read16(CAN0_MB21_DATA0)
2412#define bfin_write_CAN0_MB21_DATA0(val)		bfin_write16(CAN0_MB21_DATA0, val)
2413#define bfin_read_CAN0_MB21_DATA1()		bfin_read16(CAN0_MB21_DATA1)
2414#define bfin_write_CAN0_MB21_DATA1(val)		bfin_write16(CAN0_MB21_DATA1, val)
2415#define bfin_read_CAN0_MB21_DATA2()		bfin_read16(CAN0_MB21_DATA2)
2416#define bfin_write_CAN0_MB21_DATA2(val)		bfin_write16(CAN0_MB21_DATA2, val)
2417#define bfin_read_CAN0_MB21_DATA3()		bfin_read16(CAN0_MB21_DATA3)
2418#define bfin_write_CAN0_MB21_DATA3(val)		bfin_write16(CAN0_MB21_DATA3, val)
2419#define bfin_read_CAN0_MB21_LENGTH()		bfin_read16(CAN0_MB21_LENGTH)
2420#define bfin_write_CAN0_MB21_LENGTH(val)	bfin_write16(CAN0_MB21_LENGTH, val)
2421#define bfin_read_CAN0_MB21_TIMESTAMP()		bfin_read16(CAN0_MB21_TIMESTAMP)
2422#define bfin_write_CAN0_MB21_TIMESTAMP(val)	bfin_write16(CAN0_MB21_TIMESTAMP, val)
2423#define bfin_read_CAN0_MB21_ID0()		bfin_read16(CAN0_MB21_ID0)
2424#define bfin_write_CAN0_MB21_ID0(val)		bfin_write16(CAN0_MB21_ID0, val)
2425#define bfin_read_CAN0_MB21_ID1()		bfin_read16(CAN0_MB21_ID1)
2426#define bfin_write_CAN0_MB21_ID1(val)		bfin_write16(CAN0_MB21_ID1, val)
2427#define bfin_read_CAN0_MB22_DATA0()		bfin_read16(CAN0_MB22_DATA0)
2428#define bfin_write_CAN0_MB22_DATA0(val)		bfin_write16(CAN0_MB22_DATA0, val)
2429#define bfin_read_CAN0_MB22_DATA1()		bfin_read16(CAN0_MB22_DATA1)
2430#define bfin_write_CAN0_MB22_DATA1(val)		bfin_write16(CAN0_MB22_DATA1, val)
2431#define bfin_read_CAN0_MB22_DATA2()		bfin_read16(CAN0_MB22_DATA2)
2432#define bfin_write_CAN0_MB22_DATA2(val)		bfin_write16(CAN0_MB22_DATA2, val)
2433#define bfin_read_CAN0_MB22_DATA3()		bfin_read16(CAN0_MB22_DATA3)
2434#define bfin_write_CAN0_MB22_DATA3(val)		bfin_write16(CAN0_MB22_DATA3, val)
2435#define bfin_read_CAN0_MB22_LENGTH()		bfin_read16(CAN0_MB22_LENGTH)
2436#define bfin_write_CAN0_MB22_LENGTH(val)	bfin_write16(CAN0_MB22_LENGTH, val)
2437#define bfin_read_CAN0_MB22_TIMESTAMP()		bfin_read16(CAN0_MB22_TIMESTAMP)
2438#define bfin_write_CAN0_MB22_TIMESTAMP(val)	bfin_write16(CAN0_MB22_TIMESTAMP, val)
2439#define bfin_read_CAN0_MB22_ID0()		bfin_read16(CAN0_MB22_ID0)
2440#define bfin_write_CAN0_MB22_ID0(val)		bfin_write16(CAN0_MB22_ID0, val)
2441#define bfin_read_CAN0_MB22_ID1()		bfin_read16(CAN0_MB22_ID1)
2442#define bfin_write_CAN0_MB22_ID1(val)		bfin_write16(CAN0_MB22_ID1, val)
2443#define bfin_read_CAN0_MB23_DATA0()		bfin_read16(CAN0_MB23_DATA0)
2444#define bfin_write_CAN0_MB23_DATA0(val)		bfin_write16(CAN0_MB23_DATA0, val)
2445#define bfin_read_CAN0_MB23_DATA1()		bfin_read16(CAN0_MB23_DATA1)
2446#define bfin_write_CAN0_MB23_DATA1(val)		bfin_write16(CAN0_MB23_DATA1, val)
2447#define bfin_read_CAN0_MB23_DATA2()		bfin_read16(CAN0_MB23_DATA2)
2448#define bfin_write_CAN0_MB23_DATA2(val)		bfin_write16(CAN0_MB23_DATA2, val)
2449#define bfin_read_CAN0_MB23_DATA3()		bfin_read16(CAN0_MB23_DATA3)
2450#define bfin_write_CAN0_MB23_DATA3(val)		bfin_write16(CAN0_MB23_DATA3, val)
2451#define bfin_read_CAN0_MB23_LENGTH()		bfin_read16(CAN0_MB23_LENGTH)
2452#define bfin_write_CAN0_MB23_LENGTH(val)	bfin_write16(CAN0_MB23_LENGTH, val)
2453#define bfin_read_CAN0_MB23_TIMESTAMP()		bfin_read16(CAN0_MB23_TIMESTAMP)
2454#define bfin_write_CAN0_MB23_TIMESTAMP(val)	bfin_write16(CAN0_MB23_TIMESTAMP, val)
2455#define bfin_read_CAN0_MB23_ID0()		bfin_read16(CAN0_MB23_ID0)
2456#define bfin_write_CAN0_MB23_ID0(val)		bfin_write16(CAN0_MB23_ID0, val)
2457#define bfin_read_CAN0_MB23_ID1()		bfin_read16(CAN0_MB23_ID1)
2458#define bfin_write_CAN0_MB23_ID1(val)		bfin_write16(CAN0_MB23_ID1, val)
2459#define bfin_read_CAN0_MB24_DATA0()		bfin_read16(CAN0_MB24_DATA0)
2460#define bfin_write_CAN0_MB24_DATA0(val)		bfin_write16(CAN0_MB24_DATA0, val)
2461#define bfin_read_CAN0_MB24_DATA1()		bfin_read16(CAN0_MB24_DATA1)
2462#define bfin_write_CAN0_MB24_DATA1(val)		bfin_write16(CAN0_MB24_DATA1, val)
2463#define bfin_read_CAN0_MB24_DATA2()		bfin_read16(CAN0_MB24_DATA2)
2464#define bfin_write_CAN0_MB24_DATA2(val)		bfin_write16(CAN0_MB24_DATA2, val)
2465#define bfin_read_CAN0_MB24_DATA3()		bfin_read16(CAN0_MB24_DATA3)
2466#define bfin_write_CAN0_MB24_DATA3(val)		bfin_write16(CAN0_MB24_DATA3, val)
2467#define bfin_read_CAN0_MB24_LENGTH()		bfin_read16(CAN0_MB24_LENGTH)
2468#define bfin_write_CAN0_MB24_LENGTH(val)	bfin_write16(CAN0_MB24_LENGTH, val)
2469#define bfin_read_CAN0_MB24_TIMESTAMP()		bfin_read16(CAN0_MB24_TIMESTAMP)
2470#define bfin_write_CAN0_MB24_TIMESTAMP(val)	bfin_write16(CAN0_MB24_TIMESTAMP, val)
2471#define bfin_read_CAN0_MB24_ID0()		bfin_read16(CAN0_MB24_ID0)
2472#define bfin_write_CAN0_MB24_ID0(val)		bfin_write16(CAN0_MB24_ID0, val)
2473#define bfin_read_CAN0_MB24_ID1()		bfin_read16(CAN0_MB24_ID1)
2474#define bfin_write_CAN0_MB24_ID1(val)		bfin_write16(CAN0_MB24_ID1, val)
2475#define bfin_read_CAN0_MB25_DATA0()		bfin_read16(CAN0_MB25_DATA0)
2476#define bfin_write_CAN0_MB25_DATA0(val)		bfin_write16(CAN0_MB25_DATA0, val)
2477#define bfin_read_CAN0_MB25_DATA1()		bfin_read16(CAN0_MB25_DATA1)
2478#define bfin_write_CAN0_MB25_DATA1(val)		bfin_write16(CAN0_MB25_DATA1, val)
2479#define bfin_read_CAN0_MB25_DATA2()		bfin_read16(CAN0_MB25_DATA2)
2480#define bfin_write_CAN0_MB25_DATA2(val)		bfin_write16(CAN0_MB25_DATA2, val)
2481#define bfin_read_CAN0_MB25_DATA3()		bfin_read16(CAN0_MB25_DATA3)
2482#define bfin_write_CAN0_MB25_DATA3(val)		bfin_write16(CAN0_MB25_DATA3, val)
2483#define bfin_read_CAN0_MB25_LENGTH()		bfin_read16(CAN0_MB25_LENGTH)
2484#define bfin_write_CAN0_MB25_LENGTH(val)	bfin_write16(CAN0_MB25_LENGTH, val)
2485#define bfin_read_CAN0_MB25_TIMESTAMP()		bfin_read16(CAN0_MB25_TIMESTAMP)
2486#define bfin_write_CAN0_MB25_TIMESTAMP(val)	bfin_write16(CAN0_MB25_TIMESTAMP, val)
2487#define bfin_read_CAN0_MB25_ID0()		bfin_read16(CAN0_MB25_ID0)
2488#define bfin_write_CAN0_MB25_ID0(val)		bfin_write16(CAN0_MB25_ID0, val)
2489#define bfin_read_CAN0_MB25_ID1()		bfin_read16(CAN0_MB25_ID1)
2490#define bfin_write_CAN0_MB25_ID1(val)		bfin_write16(CAN0_MB25_ID1, val)
2491#define bfin_read_CAN0_MB26_DATA0()		bfin_read16(CAN0_MB26_DATA0)
2492#define bfin_write_CAN0_MB26_DATA0(val)		bfin_write16(CAN0_MB26_DATA0, val)
2493#define bfin_read_CAN0_MB26_DATA1()		bfin_read16(CAN0_MB26_DATA1)
2494#define bfin_write_CAN0_MB26_DATA1(val)		bfin_write16(CAN0_MB26_DATA1, val)
2495#define bfin_read_CAN0_MB26_DATA2()		bfin_read16(CAN0_MB26_DATA2)
2496#define bfin_write_CAN0_MB26_DATA2(val)		bfin_write16(CAN0_MB26_DATA2, val)
2497#define bfin_read_CAN0_MB26_DATA3()		bfin_read16(CAN0_MB26_DATA3)
2498#define bfin_write_CAN0_MB26_DATA3(val)		bfin_write16(CAN0_MB26_DATA3, val)
2499#define bfin_read_CAN0_MB26_LENGTH()		bfin_read16(CAN0_MB26_LENGTH)
2500#define bfin_write_CAN0_MB26_LENGTH(val)	bfin_write16(CAN0_MB26_LENGTH, val)
2501#define bfin_read_CAN0_MB26_TIMESTAMP()		bfin_read16(CAN0_MB26_TIMESTAMP)
2502#define bfin_write_CAN0_MB26_TIMESTAMP(val)	bfin_write16(CAN0_MB26_TIMESTAMP, val)
2503#define bfin_read_CAN0_MB26_ID0()		bfin_read16(CAN0_MB26_ID0)
2504#define bfin_write_CAN0_MB26_ID0(val)		bfin_write16(CAN0_MB26_ID0, val)
2505#define bfin_read_CAN0_MB26_ID1()		bfin_read16(CAN0_MB26_ID1)
2506#define bfin_write_CAN0_MB26_ID1(val)		bfin_write16(CAN0_MB26_ID1, val)
2507#define bfin_read_CAN0_MB27_DATA0()		bfin_read16(CAN0_MB27_DATA0)
2508#define bfin_write_CAN0_MB27_DATA0(val)		bfin_write16(CAN0_MB27_DATA0, val)
2509#define bfin_read_CAN0_MB27_DATA1()		bfin_read16(CAN0_MB27_DATA1)
2510#define bfin_write_CAN0_MB27_DATA1(val)		bfin_write16(CAN0_MB27_DATA1, val)
2511#define bfin_read_CAN0_MB27_DATA2()		bfin_read16(CAN0_MB27_DATA2)
2512#define bfin_write_CAN0_MB27_DATA2(val)		bfin_write16(CAN0_MB27_DATA2, val)
2513#define bfin_read_CAN0_MB27_DATA3()		bfin_read16(CAN0_MB27_DATA3)
2514#define bfin_write_CAN0_MB27_DATA3(val)		bfin_write16(CAN0_MB27_DATA3, val)
2515#define bfin_read_CAN0_MB27_LENGTH()		bfin_read16(CAN0_MB27_LENGTH)
2516#define bfin_write_CAN0_MB27_LENGTH(val)	bfin_write16(CAN0_MB27_LENGTH, val)
2517#define bfin_read_CAN0_MB27_TIMESTAMP()		bfin_read16(CAN0_MB27_TIMESTAMP)
2518#define bfin_write_CAN0_MB27_TIMESTAMP(val)	bfin_write16(CAN0_MB27_TIMESTAMP, val)
2519#define bfin_read_CAN0_MB27_ID0()		bfin_read16(CAN0_MB27_ID0)
2520#define bfin_write_CAN0_MB27_ID0(val)		bfin_write16(CAN0_MB27_ID0, val)
2521#define bfin_read_CAN0_MB27_ID1()		bfin_read16(CAN0_MB27_ID1)
2522#define bfin_write_CAN0_MB27_ID1(val)		bfin_write16(CAN0_MB27_ID1, val)
2523#define bfin_read_CAN0_MB28_DATA0()		bfin_read16(CAN0_MB28_DATA0)
2524#define bfin_write_CAN0_MB28_DATA0(val)		bfin_write16(CAN0_MB28_DATA0, val)
2525#define bfin_read_CAN0_MB28_DATA1()		bfin_read16(CAN0_MB28_DATA1)
2526#define bfin_write_CAN0_MB28_DATA1(val)		bfin_write16(CAN0_MB28_DATA1, val)
2527#define bfin_read_CAN0_MB28_DATA2()		bfin_read16(CAN0_MB28_DATA2)
2528#define bfin_write_CAN0_MB28_DATA2(val)		bfin_write16(CAN0_MB28_DATA2, val)
2529#define bfin_read_CAN0_MB28_DATA3()		bfin_read16(CAN0_MB28_DATA3)
2530#define bfin_write_CAN0_MB28_DATA3(val)		bfin_write16(CAN0_MB28_DATA3, val)
2531#define bfin_read_CAN0_MB28_LENGTH()		bfin_read16(CAN0_MB28_LENGTH)
2532#define bfin_write_CAN0_MB28_LENGTH(val)	bfin_write16(CAN0_MB28_LENGTH, val)
2533#define bfin_read_CAN0_MB28_TIMESTAMP()		bfin_read16(CAN0_MB28_TIMESTAMP)
2534#define bfin_write_CAN0_MB28_TIMESTAMP(val)	bfin_write16(CAN0_MB28_TIMESTAMP, val)
2535#define bfin_read_CAN0_MB28_ID0()		bfin_read16(CAN0_MB28_ID0)
2536#define bfin_write_CAN0_MB28_ID0(val)		bfin_write16(CAN0_MB28_ID0, val)
2537#define bfin_read_CAN0_MB28_ID1()		bfin_read16(CAN0_MB28_ID1)
2538#define bfin_write_CAN0_MB28_ID1(val)		bfin_write16(CAN0_MB28_ID1, val)
2539#define bfin_read_CAN0_MB29_DATA0()		bfin_read16(CAN0_MB29_DATA0)
2540#define bfin_write_CAN0_MB29_DATA0(val)		bfin_write16(CAN0_MB29_DATA0, val)
2541#define bfin_read_CAN0_MB29_DATA1()		bfin_read16(CAN0_MB29_DATA1)
2542#define bfin_write_CAN0_MB29_DATA1(val)		bfin_write16(CAN0_MB29_DATA1, val)
2543#define bfin_read_CAN0_MB29_DATA2()		bfin_read16(CAN0_MB29_DATA2)
2544#define bfin_write_CAN0_MB29_DATA2(val)		bfin_write16(CAN0_MB29_DATA2, val)
2545#define bfin_read_CAN0_MB29_DATA3()		bfin_read16(CAN0_MB29_DATA3)
2546#define bfin_write_CAN0_MB29_DATA3(val)		bfin_write16(CAN0_MB29_DATA3, val)
2547#define bfin_read_CAN0_MB29_LENGTH()		bfin_read16(CAN0_MB29_LENGTH)
2548#define bfin_write_CAN0_MB29_LENGTH(val)	bfin_write16(CAN0_MB29_LENGTH, val)
2549#define bfin_read_CAN0_MB29_TIMESTAMP()		bfin_read16(CAN0_MB29_TIMESTAMP)
2550#define bfin_write_CAN0_MB29_TIMESTAMP(val)	bfin_write16(CAN0_MB29_TIMESTAMP, val)
2551#define bfin_read_CAN0_MB29_ID0()		bfin_read16(CAN0_MB29_ID0)
2552#define bfin_write_CAN0_MB29_ID0(val)		bfin_write16(CAN0_MB29_ID0, val)
2553#define bfin_read_CAN0_MB29_ID1()		bfin_read16(CAN0_MB29_ID1)
2554#define bfin_write_CAN0_MB29_ID1(val)		bfin_write16(CAN0_MB29_ID1, val)
2555#define bfin_read_CAN0_MB30_DATA0()		bfin_read16(CAN0_MB30_DATA0)
2556#define bfin_write_CAN0_MB30_DATA0(val)		bfin_write16(CAN0_MB30_DATA0, val)
2557#define bfin_read_CAN0_MB30_DATA1()		bfin_read16(CAN0_MB30_DATA1)
2558#define bfin_write_CAN0_MB30_DATA1(val)		bfin_write16(CAN0_MB30_DATA1, val)
2559#define bfin_read_CAN0_MB30_DATA2()		bfin_read16(CAN0_MB30_DATA2)
2560#define bfin_write_CAN0_MB30_DATA2(val)		bfin_write16(CAN0_MB30_DATA2, val)
2561#define bfin_read_CAN0_MB30_DATA3()		bfin_read16(CAN0_MB30_DATA3)
2562#define bfin_write_CAN0_MB30_DATA3(val)		bfin_write16(CAN0_MB30_DATA3, val)
2563#define bfin_read_CAN0_MB30_LENGTH()		bfin_read16(CAN0_MB30_LENGTH)
2564#define bfin_write_CAN0_MB30_LENGTH(val)	bfin_write16(CAN0_MB30_LENGTH, val)
2565#define bfin_read_CAN0_MB30_TIMESTAMP()		bfin_read16(CAN0_MB30_TIMESTAMP)
2566#define bfin_write_CAN0_MB30_TIMESTAMP(val)	bfin_write16(CAN0_MB30_TIMESTAMP, val)
2567#define bfin_read_CAN0_MB30_ID0()		bfin_read16(CAN0_MB30_ID0)
2568#define bfin_write_CAN0_MB30_ID0(val)		bfin_write16(CAN0_MB30_ID0, val)
2569#define bfin_read_CAN0_MB30_ID1()		bfin_read16(CAN0_MB30_ID1)
2570#define bfin_write_CAN0_MB30_ID1(val)		bfin_write16(CAN0_MB30_ID1, val)
2571#define bfin_read_CAN0_MB31_DATA0()		bfin_read16(CAN0_MB31_DATA0)
2572#define bfin_write_CAN0_MB31_DATA0(val)		bfin_write16(CAN0_MB31_DATA0, val)
2573#define bfin_read_CAN0_MB31_DATA1()		bfin_read16(CAN0_MB31_DATA1)
2574#define bfin_write_CAN0_MB31_DATA1(val)		bfin_write16(CAN0_MB31_DATA1, val)
2575#define bfin_read_CAN0_MB31_DATA2()		bfin_read16(CAN0_MB31_DATA2)
2576#define bfin_write_CAN0_MB31_DATA2(val)		bfin_write16(CAN0_MB31_DATA2, val)
2577#define bfin_read_CAN0_MB31_DATA3()		bfin_read16(CAN0_MB31_DATA3)
2578#define bfin_write_CAN0_MB31_DATA3(val)		bfin_write16(CAN0_MB31_DATA3, val)
2579#define bfin_read_CAN0_MB31_LENGTH()		bfin_read16(CAN0_MB31_LENGTH)
2580#define bfin_write_CAN0_MB31_LENGTH(val)	bfin_write16(CAN0_MB31_LENGTH, val)
2581#define bfin_read_CAN0_MB31_TIMESTAMP()		bfin_read16(CAN0_MB31_TIMESTAMP)
2582#define bfin_write_CAN0_MB31_TIMESTAMP(val)	bfin_write16(CAN0_MB31_TIMESTAMP, val)
2583#define bfin_read_CAN0_MB31_ID0()		bfin_read16(CAN0_MB31_ID0)
2584#define bfin_write_CAN0_MB31_ID0(val)		bfin_write16(CAN0_MB31_ID0, val)
2585#define bfin_read_CAN0_MB31_ID1()		bfin_read16(CAN0_MB31_ID1)
2586#define bfin_write_CAN0_MB31_ID1(val)		bfin_write16(CAN0_MB31_ID1, val)
2587
2588/* UART3 Registers */
2589
2590#define bfin_read_UART3_DLL()		bfin_read16(UART3_DLL)
2591#define bfin_write_UART3_DLL(val)	bfin_write16(UART3_DLL, val)
2592#define bfin_read_UART3_DLH()		bfin_read16(UART3_DLH)
2593#define bfin_write_UART3_DLH(val)	bfin_write16(UART3_DLH, val)
2594#define bfin_read_UART3_GCTL()		bfin_read16(UART3_GCTL)
2595#define bfin_write_UART3_GCTL(val)	bfin_write16(UART3_GCTL, val)
2596#define bfin_read_UART3_LCR()		bfin_read16(UART3_LCR)
2597#define bfin_write_UART3_LCR(val)	bfin_write16(UART3_LCR, val)
2598#define bfin_read_UART3_MCR()		bfin_read16(UART3_MCR)
2599#define bfin_write_UART3_MCR(val)	bfin_write16(UART3_MCR, val)
2600#define bfin_read_UART3_LSR()		bfin_read16(UART3_LSR)
2601#define bfin_write_UART3_LSR(val)	bfin_write16(UART3_LSR, val)
2602#define bfin_read_UART3_MSR()		bfin_read16(UART3_MSR)
2603#define bfin_write_UART3_MSR(val)	bfin_write16(UART3_MSR, val)
2604#define bfin_read_UART3_SCR()		bfin_read16(UART3_SCR)
2605#define bfin_write_UART3_SCR(val)	bfin_write16(UART3_SCR, val)
2606#define bfin_read_UART3_IER_SET()	bfin_read16(UART3_IER_SET)
2607#define bfin_write_UART3_IER_SET(val)	bfin_write16(UART3_IER_SET, val)
2608#define bfin_read_UART3_IER_CLEAR()	bfin_read16(UART3_IER_CLEAR)
2609#define bfin_write_UART3_IER_CLEAR(val)	bfin_write16(UART3_IER_CLEAR, val)
2610#define bfin_read_UART3_THR()		bfin_read16(UART3_THR)
2611#define bfin_write_UART3_THR(val)	bfin_write16(UART3_THR, val)
2612#define bfin_read_UART3_RBR()		bfin_read16(UART3_RBR)
2613#define bfin_write_UART3_RBR(val)	bfin_write16(UART3_RBR, val)
2614
2615/* NFC Registers */
2616
2617#define bfin_read_NFC_CTL()		bfin_read16(NFC_CTL)
2618#define bfin_write_NFC_CTL(val)		bfin_write16(NFC_CTL, val)
2619#define bfin_read_NFC_STAT()		bfin_read16(NFC_STAT)
2620#define bfin_write_NFC_STAT(val)	bfin_write16(NFC_STAT, val)
2621#define bfin_read_NFC_IRQSTAT()		bfin_read16(NFC_IRQSTAT)
2622#define bfin_write_NFC_IRQSTAT(val)	bfin_write16(NFC_IRQSTAT, val)
2623#define bfin_read_NFC_IRQMASK()		bfin_read16(NFC_IRQMASK)
2624#define bfin_write_NFC_IRQMASK(val)	bfin_write16(NFC_IRQMASK, val)
2625#define bfin_read_NFC_ECC0()		bfin_read16(NFC_ECC0)
2626#define bfin_write_NFC_ECC0(val)	bfin_write16(NFC_ECC0, val)
2627#define bfin_read_NFC_ECC1()		bfin_read16(NFC_ECC1)
2628#define bfin_write_NFC_ECC1(val)	bfin_write16(NFC_ECC1, val)
2629#define bfin_read_NFC_ECC2()		bfin_read16(NFC_ECC2)
2630#define bfin_write_NFC_ECC2(val)	bfin_write16(NFC_ECC2, val)
2631#define bfin_read_NFC_ECC3()		bfin_read16(NFC_ECC3)
2632#define bfin_write_NFC_ECC3(val)	bfin_write16(NFC_ECC3, val)
2633#define bfin_read_NFC_COUNT()		bfin_read16(NFC_COUNT)
2634#define bfin_write_NFC_COUNT(val)	bfin_write16(NFC_COUNT, val)
2635#define bfin_read_NFC_RST()		bfin_read16(NFC_RST)
2636#define bfin_write_NFC_RST(val)		bfin_write16(NFC_RST, val)
2637#define bfin_read_NFC_PGCTL()		bfin_read16(NFC_PGCTL)
2638#define bfin_write_NFC_PGCTL(val)	bfin_write16(NFC_PGCTL, val)
2639#define bfin_read_NFC_READ()		bfin_read16(NFC_READ)
2640#define bfin_write_NFC_READ(val)	bfin_write16(NFC_READ, val)
2641#define bfin_read_NFC_ADDR()		bfin_read16(NFC_ADDR)
2642#define bfin_write_NFC_ADDR(val)	bfin_write16(NFC_ADDR, val)
2643#define bfin_read_NFC_CMD()		bfin_read16(NFC_CMD)
2644#define bfin_write_NFC_CMD(val)		bfin_write16(NFC_CMD, val)
2645#define bfin_read_NFC_DATA_WR()		bfin_read16(NFC_DATA_WR)
2646#define bfin_write_NFC_DATA_WR(val)	bfin_write16(NFC_DATA_WR, val)
2647#define bfin_read_NFC_DATA_RD()		bfin_read16(NFC_DATA_RD)
2648#define bfin_write_NFC_DATA_RD(val)	bfin_write16(NFC_DATA_RD, val)
2649
2650/* Counter Registers */
2651
2652#define bfin_read_CNT_CONFIG()		bfin_read16(CNT_CONFIG)
2653#define bfin_write_CNT_CONFIG(val)	bfin_write16(CNT_CONFIG, val)
2654#define bfin_read_CNT_IMASK()		bfin_read16(CNT_IMASK)
2655#define bfin_write_CNT_IMASK(val)	bfin_write16(CNT_IMASK, val)
2656#define bfin_read_CNT_STATUS()		bfin_read16(CNT_STATUS)
2657#define bfin_write_CNT_STATUS(val)	bfin_write16(CNT_STATUS, val)
2658#define bfin_read_CNT_COMMAND()		bfin_read16(CNT_COMMAND)
2659#define bfin_write_CNT_COMMAND(val)	bfin_write16(CNT_COMMAND, val)
2660#define bfin_read_CNT_DEBOUNCE()	bfin_read16(CNT_DEBOUNCE)
2661#define bfin_write_CNT_DEBOUNCE(val)	bfin_write16(CNT_DEBOUNCE, val)
2662#define bfin_read_CNT_COUNTER()		bfin_read32(CNT_COUNTER)
2663#define bfin_write_CNT_COUNTER(val)	bfin_write32(CNT_COUNTER, val)
2664#define bfin_read_CNT_MAX()		bfin_read32(CNT_MAX)
2665#define bfin_write_CNT_MAX(val)		bfin_write32(CNT_MAX, val)
2666#define bfin_read_CNT_MIN()		bfin_read32(CNT_MIN)
2667#define bfin_write_CNT_MIN(val)		bfin_write32(CNT_MIN, val)
2668
2669/* OTP/FUSE Registers */
2670
2671#define bfin_read_OTP_CONTROL()		bfin_read16(OTP_CONTROL)
2672#define bfin_write_OTP_CONTROL(val)	bfin_write16(OTP_CONTROL, val)
2673#define bfin_read_OTP_BEN()		bfin_read16(OTP_BEN)
2674#define bfin_write_OTP_BEN(val)		bfin_write16(OTP_BEN, val)
2675#define bfin_read_OTP_STATUS()		bfin_read16(OTP_STATUS)
2676#define bfin_write_OTP_STATUS(val)	bfin_write16(OTP_STATUS, val)
2677#define bfin_read_OTP_TIMING()		bfin_read32(OTP_TIMING)
2678#define bfin_write_OTP_TIMING(val)	bfin_write32(OTP_TIMING, val)
2679
2680/* Security Registers */
2681
2682#define bfin_read_SECURE_SYSSWT()	bfin_read32(SECURE_SYSSWT)
2683#define bfin_write_SECURE_SYSSWT(val)	bfin_write32(SECURE_SYSSWT, val)
2684#define bfin_read_SECURE_CONTROL()	bfin_read16(SECURE_CONTROL)
2685#define bfin_write_SECURE_CONTROL(val)	bfin_write16(SECURE_CONTROL, val)
2686#define bfin_read_SECURE_STATUS()	bfin_read16(SECURE_STATUS)
2687#define bfin_write_SECURE_STATUS(val)	bfin_write16(SECURE_STATUS, val)
2688
2689/* DMA Peribfin_read_()heral Mux Register */
2690
2691#define bfin_read_DMAC1_PERIMUX()	bfin_read16(DMAC1_PERIMUX)
2692#define bfin_write_DMAC1_PERIMUX(val)	bfin_write16(DMAC1_PERIMUX, val)
2693
2694/* OTP Read/Write Data Buffer Registers */
2695
2696#define bfin_read_OTP_DATA0()		bfin_read32(OTP_DATA0)
2697#define bfin_write_OTP_DATA0(val)	bfin_write32(OTP_DATA0, val)
2698#define bfin_read_OTP_DATA1()		bfin_read32(OTP_DATA1)
2699#define bfin_write_OTP_DATA1(val)	bfin_write32(OTP_DATA1, val)
2700#define bfin_read_OTP_DATA2()		bfin_read32(OTP_DATA2)
2701#define bfin_write_OTP_DATA2(val)	bfin_write32(OTP_DATA2, val)
2702#define bfin_read_OTP_DATA3()		bfin_read32(OTP_DATA3)
2703#define bfin_write_OTP_DATA3(val)	bfin_write32(OTP_DATA3, val)
2704
2705/* Handshake MDMA is not defined in the shared file because it is not available on the ADSP-BF542 bfin_read_()rocessor */
2706
2707/* legacy definitions */
2708#define bfin_read_EBIU_AMCBCTL0		bfin_read_EBIU_AMBCTL0
2709#define bfin_write_EBIU_AMCBCTL0	bfin_write_EBIU_AMBCTL0
2710#define bfin_read_EBIU_AMCBCTL1		bfin_read_EBIU_AMBCTL1
2711#define bfin_write_EBIU_AMCBCTL1	bfin_write_EBIU_AMBCTL1
2712#define bfin_read_PINT0_IRQ		bfin_read_PINT0_REQUEST
2713#define bfin_write_PINT0_IRQ		bfin_write_PINT0_REQUEST
2714#define bfin_read_PINT1_IRQ		bfin_read_PINT1_REQUEST
2715#define bfin_write_PINT1_IRQ		bfin_write_PINT1_REQUEST
2716#define bfin_read_PINT2_IRQ		bfin_read_PINT2_REQUEST
2717#define bfin_write_PINT2_IRQ		bfin_write_PINT2_REQUEST
2718#define bfin_read_PINT3_IRQ		bfin_read_PINT3_REQUEST
2719#define bfin_write_PINT3_IRQ		bfin_write_PINT3_REQUEST
2720
2721#endif /* _CDEF_BF54X_H */
2722