• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /netgear-R7000-V1.0.7.12_1.2.5/components/opensource/linux/linux-2.6.36/sound/soc/codecs/
1/*
2 * wm8903.h - WM8903 audio codec interface
3 *
4 * Copyright 2008 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 *  This program is free software; you can redistribute  it and/or modify it
8 *  under  the terms of  the GNU General  Public License as published by the
9 *  Free Software Foundation;  either version 2 of the  License, or (at your
10 *  option) any later version.
11 */
12
13#ifndef _WM8903_H
14#define _WM8903_H
15
16#include <linux/i2c.h>
17
18extern struct snd_soc_dai wm8903_dai;
19extern struct snd_soc_codec_device soc_codec_dev_wm8903;
20
21extern int wm8903_mic_detect(struct snd_soc_codec *codec,
22			     struct snd_soc_jack *jack,
23			     int det, int shrt);
24
25#define WM8903_MCLK_DIV_2 1
26#define WM8903_CLK_SYS    2
27#define WM8903_BCLK       3
28#define WM8903_LRCLK      4
29
30/*
31 * Register values.
32 */
33#define WM8903_SW_RESET_AND_ID                  0x00
34#define WM8903_REVISION_NUMBER                  0x01
35#define WM8903_BIAS_CONTROL_0                   0x04
36#define WM8903_VMID_CONTROL_0                   0x05
37#define WM8903_MIC_BIAS_CONTROL_0               0x06
38#define WM8903_ANALOGUE_DAC_0                   0x08
39#define WM8903_ANALOGUE_ADC_0                   0x0A
40#define WM8903_POWER_MANAGEMENT_0               0x0C
41#define WM8903_POWER_MANAGEMENT_1               0x0D
42#define WM8903_POWER_MANAGEMENT_2               0x0E
43#define WM8903_POWER_MANAGEMENT_3               0x0F
44#define WM8903_POWER_MANAGEMENT_4               0x10
45#define WM8903_POWER_MANAGEMENT_5               0x11
46#define WM8903_POWER_MANAGEMENT_6               0x12
47#define WM8903_CLOCK_RATES_0                    0x14
48#define WM8903_CLOCK_RATES_1                    0x15
49#define WM8903_CLOCK_RATES_2                    0x16
50#define WM8903_AUDIO_INTERFACE_0                0x18
51#define WM8903_AUDIO_INTERFACE_1                0x19
52#define WM8903_AUDIO_INTERFACE_2                0x1A
53#define WM8903_AUDIO_INTERFACE_3                0x1B
54#define WM8903_DAC_DIGITAL_VOLUME_LEFT          0x1E
55#define WM8903_DAC_DIGITAL_VOLUME_RIGHT         0x1F
56#define WM8903_DAC_DIGITAL_0                    0x20
57#define WM8903_DAC_DIGITAL_1                    0x21
58#define WM8903_ADC_DIGITAL_VOLUME_LEFT          0x24
59#define WM8903_ADC_DIGITAL_VOLUME_RIGHT         0x25
60#define WM8903_ADC_DIGITAL_0                    0x26
61#define WM8903_DIGITAL_MICROPHONE_0             0x27
62#define WM8903_DRC_0                            0x28
63#define WM8903_DRC_1                            0x29
64#define WM8903_DRC_2                            0x2A
65#define WM8903_DRC_3                            0x2B
66#define WM8903_ANALOGUE_LEFT_INPUT_0            0x2C
67#define WM8903_ANALOGUE_RIGHT_INPUT_0           0x2D
68#define WM8903_ANALOGUE_LEFT_INPUT_1            0x2E
69#define WM8903_ANALOGUE_RIGHT_INPUT_1           0x2F
70#define WM8903_ANALOGUE_LEFT_MIX_0              0x32
71#define WM8903_ANALOGUE_RIGHT_MIX_0             0x33
72#define WM8903_ANALOGUE_SPK_MIX_LEFT_0          0x34
73#define WM8903_ANALOGUE_SPK_MIX_LEFT_1          0x35
74#define WM8903_ANALOGUE_SPK_MIX_RIGHT_0         0x36
75#define WM8903_ANALOGUE_SPK_MIX_RIGHT_1         0x37
76#define WM8903_ANALOGUE_OUT1_LEFT               0x39
77#define WM8903_ANALOGUE_OUT1_RIGHT              0x3A
78#define WM8903_ANALOGUE_OUT2_LEFT               0x3B
79#define WM8903_ANALOGUE_OUT2_RIGHT              0x3C
80#define WM8903_ANALOGUE_OUT3_LEFT               0x3E
81#define WM8903_ANALOGUE_OUT3_RIGHT              0x3F
82#define WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0    0x41
83#define WM8903_DC_SERVO_0                       0x43
84#define WM8903_DC_SERVO_2                       0x45
85#define WM8903_ANALOGUE_HP_0                    0x5A
86#define WM8903_ANALOGUE_LINEOUT_0               0x5E
87#define WM8903_CHARGE_PUMP_0                    0x62
88#define WM8903_CLASS_W_0                        0x68
89#define WM8903_WRITE_SEQUENCER_0                0x6C
90#define WM8903_WRITE_SEQUENCER_1                0x6D
91#define WM8903_WRITE_SEQUENCER_2                0x6E
92#define WM8903_WRITE_SEQUENCER_3                0x6F
93#define WM8903_WRITE_SEQUENCER_4                0x70
94#define WM8903_CONTROL_INTERFACE                0x72
95#define WM8903_GPIO_CONTROL_1                   0x74
96#define WM8903_GPIO_CONTROL_2                   0x75
97#define WM8903_GPIO_CONTROL_3                   0x76
98#define WM8903_GPIO_CONTROL_4                   0x77
99#define WM8903_GPIO_CONTROL_5                   0x78
100#define WM8903_INTERRUPT_STATUS_1               0x79
101#define WM8903_INTERRUPT_STATUS_1_MASK          0x7A
102#define WM8903_INTERRUPT_POLARITY_1             0x7B
103#define WM8903_INTERRUPT_CONTROL                0x7E
104#define WM8903_CONTROL_INTERFACE_TEST_1         0x81
105#define WM8903_CHARGE_PUMP_TEST_1               0x95
106#define WM8903_CLOCK_RATE_TEST_4                0xA4
107#define WM8903_ANALOGUE_OUTPUT_BIAS_0           0xAC
108
109#define WM8903_REGISTER_COUNT                   75
110#define WM8903_MAX_REGISTER                     0xAC
111
112/*
113 * Field Definitions.
114 */
115
116/*
117 * R0 (0x00) - SW Reset and ID
118 */
119#define WM8903_SW_RESET_DEV_ID1_MASK            0xFFFF  /* SW_RESET_DEV_ID1 - [15:0] */
120#define WM8903_SW_RESET_DEV_ID1_SHIFT                0  /* SW_RESET_DEV_ID1 - [15:0] */
121#define WM8903_SW_RESET_DEV_ID1_WIDTH               16  /* SW_RESET_DEV_ID1 - [15:0] */
122
123/*
124 * R1 (0x01) - Revision Number
125 */
126#define WM8903_CHIP_REV_MASK                    0x000F  /* CHIP_REV - [3:0] */
127#define WM8903_CHIP_REV_SHIFT                        0  /* CHIP_REV - [3:0] */
128#define WM8903_CHIP_REV_WIDTH                        4  /* CHIP_REV - [3:0] */
129
130/*
131 * R4 (0x04) - Bias Control 0
132 */
133#define WM8903_POBCTRL                          0x0010  /* POBCTRL */
134#define WM8903_POBCTRL_MASK                     0x0010  /* POBCTRL */
135#define WM8903_POBCTRL_SHIFT                         4  /* POBCTRL */
136#define WM8903_POBCTRL_WIDTH                         1  /* POBCTRL */
137#define WM8903_ISEL_MASK                        0x000C  /* ISEL - [3:2] */
138#define WM8903_ISEL_SHIFT                            2  /* ISEL - [3:2] */
139#define WM8903_ISEL_WIDTH                            2  /* ISEL - [3:2] */
140#define WM8903_STARTUP_BIAS_ENA                 0x0002  /* STARTUP_BIAS_ENA */
141#define WM8903_STARTUP_BIAS_ENA_MASK            0x0002  /* STARTUP_BIAS_ENA */
142#define WM8903_STARTUP_BIAS_ENA_SHIFT                1  /* STARTUP_BIAS_ENA */
143#define WM8903_STARTUP_BIAS_ENA_WIDTH                1  /* STARTUP_BIAS_ENA */
144#define WM8903_BIAS_ENA                         0x0001  /* BIAS_ENA */
145#define WM8903_BIAS_ENA_MASK                    0x0001  /* BIAS_ENA */
146#define WM8903_BIAS_ENA_SHIFT                        0  /* BIAS_ENA */
147#define WM8903_BIAS_ENA_WIDTH                        1  /* BIAS_ENA */
148
149/*
150 * R5 (0x05) - VMID Control 0
151 */
152#define WM8903_VMID_TIE_ENA                     0x0080  /* VMID_TIE_ENA */
153#define WM8903_VMID_TIE_ENA_MASK                0x0080  /* VMID_TIE_ENA */
154#define WM8903_VMID_TIE_ENA_SHIFT                    7  /* VMID_TIE_ENA */
155#define WM8903_VMID_TIE_ENA_WIDTH                    1  /* VMID_TIE_ENA */
156#define WM8903_BUFIO_ENA                        0x0040  /* BUFIO_ENA */
157#define WM8903_BUFIO_ENA_MASK                   0x0040  /* BUFIO_ENA */
158#define WM8903_BUFIO_ENA_SHIFT                       6  /* BUFIO_ENA */
159#define WM8903_BUFIO_ENA_WIDTH                       1  /* BUFIO_ENA */
160#define WM8903_VMID_IO_ENA                      0x0020  /* VMID_IO_ENA */
161#define WM8903_VMID_IO_ENA_MASK                 0x0020  /* VMID_IO_ENA */
162#define WM8903_VMID_IO_ENA_SHIFT                     5  /* VMID_IO_ENA */
163#define WM8903_VMID_IO_ENA_WIDTH                     1  /* VMID_IO_ENA */
164#define WM8903_VMID_SOFT_MASK                   0x0018  /* VMID_SOFT - [4:3] */
165#define WM8903_VMID_SOFT_SHIFT                       3  /* VMID_SOFT - [4:3] */
166#define WM8903_VMID_SOFT_WIDTH                       2  /* VMID_SOFT - [4:3] */
167#define WM8903_VMID_RES_MASK                    0x0006  /* VMID_RES - [2:1] */
168#define WM8903_VMID_RES_SHIFT                        1  /* VMID_RES - [2:1] */
169#define WM8903_VMID_RES_WIDTH                        2  /* VMID_RES - [2:1] */
170#define WM8903_VMID_BUF_ENA                     0x0001  /* VMID_BUF_ENA */
171#define WM8903_VMID_BUF_ENA_MASK                0x0001  /* VMID_BUF_ENA */
172#define WM8903_VMID_BUF_ENA_SHIFT                    0  /* VMID_BUF_ENA */
173#define WM8903_VMID_BUF_ENA_WIDTH                    1  /* VMID_BUF_ENA */
174
175#define WM8903_VMID_RES_50K                          2
176#define WM8903_VMID_RES_250K                         3
177#define WM8903_VMID_RES_5K                           4
178
179/*
180 * R8 (0x08) - Analogue DAC 0
181 */
182#define WM8903_DACBIAS_SEL_MASK                 0x0018  /* DACBIAS_SEL - [4:3] */
183#define WM8903_DACBIAS_SEL_SHIFT                     3  /* DACBIAS_SEL - [4:3] */
184#define WM8903_DACBIAS_SEL_WIDTH                     2  /* DACBIAS_SEL - [4:3] */
185#define WM8903_DACVMID_BIAS_SEL_MASK            0x0006  /* DACVMID_BIAS_SEL - [2:1] */
186#define WM8903_DACVMID_BIAS_SEL_SHIFT                1  /* DACVMID_BIAS_SEL - [2:1] */
187#define WM8903_DACVMID_BIAS_SEL_WIDTH                2  /* DACVMID_BIAS_SEL - [2:1] */
188
189/*
190 * R10 (0x0A) - Analogue ADC 0
191 */
192#define WM8903_ADC_OSR128                       0x0001  /* ADC_OSR128 */
193#define WM8903_ADC_OSR128_MASK                  0x0001  /* ADC_OSR128 */
194#define WM8903_ADC_OSR128_SHIFT                      0  /* ADC_OSR128 */
195#define WM8903_ADC_OSR128_WIDTH                      1  /* ADC_OSR128 */
196
197/*
198 * R12 (0x0C) - Power Management 0
199 */
200#define WM8903_INL_ENA                          0x0002  /* INL_ENA */
201#define WM8903_INL_ENA_MASK                     0x0002  /* INL_ENA */
202#define WM8903_INL_ENA_SHIFT                         1  /* INL_ENA */
203#define WM8903_INL_ENA_WIDTH                         1  /* INL_ENA */
204#define WM8903_INR_ENA                          0x0001  /* INR_ENA */
205#define WM8903_INR_ENA_MASK                     0x0001  /* INR_ENA */
206#define WM8903_INR_ENA_SHIFT                         0  /* INR_ENA */
207#define WM8903_INR_ENA_WIDTH                         1  /* INR_ENA */
208
209/*
210 * R13 (0x0D) - Power Management 1
211 */
212#define WM8903_MIXOUTL_ENA                      0x0002  /* MIXOUTL_ENA */
213#define WM8903_MIXOUTL_ENA_MASK                 0x0002  /* MIXOUTL_ENA */
214#define WM8903_MIXOUTL_ENA_SHIFT                     1  /* MIXOUTL_ENA */
215#define WM8903_MIXOUTL_ENA_WIDTH                     1  /* MIXOUTL_ENA */
216#define WM8903_MIXOUTR_ENA                      0x0001  /* MIXOUTR_ENA */
217#define WM8903_MIXOUTR_ENA_MASK                 0x0001  /* MIXOUTR_ENA */
218#define WM8903_MIXOUTR_ENA_SHIFT                     0  /* MIXOUTR_ENA */
219#define WM8903_MIXOUTR_ENA_WIDTH                     1  /* MIXOUTR_ENA */
220
221/*
222 * R14 (0x0E) - Power Management 2
223 */
224#define WM8903_HPL_PGA_ENA                      0x0002  /* HPL_PGA_ENA */
225#define WM8903_HPL_PGA_ENA_MASK                 0x0002  /* HPL_PGA_ENA */
226#define WM8903_HPL_PGA_ENA_SHIFT                     1  /* HPL_PGA_ENA */
227#define WM8903_HPL_PGA_ENA_WIDTH                     1  /* HPL_PGA_ENA */
228#define WM8903_HPR_PGA_ENA                      0x0001  /* HPR_PGA_ENA */
229#define WM8903_HPR_PGA_ENA_MASK                 0x0001  /* HPR_PGA_ENA */
230#define WM8903_HPR_PGA_ENA_SHIFT                     0  /* HPR_PGA_ENA */
231#define WM8903_HPR_PGA_ENA_WIDTH                     1  /* HPR_PGA_ENA */
232
233/*
234 * R15 (0x0F) - Power Management 3
235 */
236#define WM8903_LINEOUTL_PGA_ENA                 0x0002  /* LINEOUTL_PGA_ENA */
237#define WM8903_LINEOUTL_PGA_ENA_MASK            0x0002  /* LINEOUTL_PGA_ENA */
238#define WM8903_LINEOUTL_PGA_ENA_SHIFT                1  /* LINEOUTL_PGA_ENA */
239#define WM8903_LINEOUTL_PGA_ENA_WIDTH                1  /* LINEOUTL_PGA_ENA */
240#define WM8903_LINEOUTR_PGA_ENA                 0x0001  /* LINEOUTR_PGA_ENA */
241#define WM8903_LINEOUTR_PGA_ENA_MASK            0x0001  /* LINEOUTR_PGA_ENA */
242#define WM8903_LINEOUTR_PGA_ENA_SHIFT                0  /* LINEOUTR_PGA_ENA */
243#define WM8903_LINEOUTR_PGA_ENA_WIDTH                1  /* LINEOUTR_PGA_ENA */
244
245/*
246 * R16 (0x10) - Power Management 4
247 */
248#define WM8903_MIXSPKL_ENA                      0x0002  /* MIXSPKL_ENA */
249#define WM8903_MIXSPKL_ENA_MASK                 0x0002  /* MIXSPKL_ENA */
250#define WM8903_MIXSPKL_ENA_SHIFT                     1  /* MIXSPKL_ENA */
251#define WM8903_MIXSPKL_ENA_WIDTH                     1  /* MIXSPKL_ENA */
252#define WM8903_MIXSPKR_ENA                      0x0001  /* MIXSPKR_ENA */
253#define WM8903_MIXSPKR_ENA_MASK                 0x0001  /* MIXSPKR_ENA */
254#define WM8903_MIXSPKR_ENA_SHIFT                     0  /* MIXSPKR_ENA */
255#define WM8903_MIXSPKR_ENA_WIDTH                     1  /* MIXSPKR_ENA */
256
257/*
258 * R17 (0x11) - Power Management 5
259 */
260#define WM8903_SPKL_ENA                         0x0002  /* SPKL_ENA */
261#define WM8903_SPKL_ENA_MASK                    0x0002  /* SPKL_ENA */
262#define WM8903_SPKL_ENA_SHIFT                        1  /* SPKL_ENA */
263#define WM8903_SPKL_ENA_WIDTH                        1  /* SPKL_ENA */
264#define WM8903_SPKR_ENA                         0x0001  /* SPKR_ENA */
265#define WM8903_SPKR_ENA_MASK                    0x0001  /* SPKR_ENA */
266#define WM8903_SPKR_ENA_SHIFT                        0  /* SPKR_ENA */
267#define WM8903_SPKR_ENA_WIDTH                        1  /* SPKR_ENA */
268
269/*
270 * R18 (0x12) - Power Management 6
271 */
272#define WM8903_DACL_ENA                         0x0008  /* DACL_ENA */
273#define WM8903_DACL_ENA_MASK                    0x0008  /* DACL_ENA */
274#define WM8903_DACL_ENA_SHIFT                        3  /* DACL_ENA */
275#define WM8903_DACL_ENA_WIDTH                        1  /* DACL_ENA */
276#define WM8903_DACR_ENA                         0x0004  /* DACR_ENA */
277#define WM8903_DACR_ENA_MASK                    0x0004  /* DACR_ENA */
278#define WM8903_DACR_ENA_SHIFT                        2  /* DACR_ENA */
279#define WM8903_DACR_ENA_WIDTH                        1  /* DACR_ENA */
280#define WM8903_ADCL_ENA                         0x0002  /* ADCL_ENA */
281#define WM8903_ADCL_ENA_MASK                    0x0002  /* ADCL_ENA */
282#define WM8903_ADCL_ENA_SHIFT                        1  /* ADCL_ENA */
283#define WM8903_ADCL_ENA_WIDTH                        1  /* ADCL_ENA */
284#define WM8903_ADCR_ENA                         0x0001  /* ADCR_ENA */
285#define WM8903_ADCR_ENA_MASK                    0x0001  /* ADCR_ENA */
286#define WM8903_ADCR_ENA_SHIFT                        0  /* ADCR_ENA */
287#define WM8903_ADCR_ENA_WIDTH                        1  /* ADCR_ENA */
288
289/*
290 * R20 (0x14) - Clock Rates 0
291 */
292#define WM8903_MCLKDIV2                         0x0001  /* MCLKDIV2 */
293#define WM8903_MCLKDIV2_MASK                    0x0001  /* MCLKDIV2 */
294#define WM8903_MCLKDIV2_SHIFT                        0  /* MCLKDIV2 */
295#define WM8903_MCLKDIV2_WIDTH                        1  /* MCLKDIV2 */
296
297/*
298 * R21 (0x15) - Clock Rates 1
299 */
300#define WM8903_CLK_SYS_RATE_MASK                0x3C00  /* CLK_SYS_RATE - [13:10] */
301#define WM8903_CLK_SYS_RATE_SHIFT                   10  /* CLK_SYS_RATE - [13:10] */
302#define WM8903_CLK_SYS_RATE_WIDTH                    4  /* CLK_SYS_RATE - [13:10] */
303#define WM8903_CLK_SYS_MODE_MASK                0x0300  /* CLK_SYS_MODE - [9:8] */
304#define WM8903_CLK_SYS_MODE_SHIFT                    8  /* CLK_SYS_MODE - [9:8] */
305#define WM8903_CLK_SYS_MODE_WIDTH                    2  /* CLK_SYS_MODE - [9:8] */
306#define WM8903_SAMPLE_RATE_MASK                 0x000F  /* SAMPLE_RATE - [3:0] */
307#define WM8903_SAMPLE_RATE_SHIFT                     0  /* SAMPLE_RATE - [3:0] */
308#define WM8903_SAMPLE_RATE_WIDTH                     4  /* SAMPLE_RATE - [3:0] */
309
310/*
311 * R22 (0x16) - Clock Rates 2
312 */
313#define WM8903_CLK_SYS_ENA                      0x0004  /* CLK_SYS_ENA */
314#define WM8903_CLK_SYS_ENA_MASK                 0x0004  /* CLK_SYS_ENA */
315#define WM8903_CLK_SYS_ENA_SHIFT                     2  /* CLK_SYS_ENA */
316#define WM8903_CLK_SYS_ENA_WIDTH                     1  /* CLK_SYS_ENA */
317#define WM8903_CLK_DSP_ENA                      0x0002  /* CLK_DSP_ENA */
318#define WM8903_CLK_DSP_ENA_MASK                 0x0002  /* CLK_DSP_ENA */
319#define WM8903_CLK_DSP_ENA_SHIFT                     1  /* CLK_DSP_ENA */
320#define WM8903_CLK_DSP_ENA_WIDTH                     1  /* CLK_DSP_ENA */
321#define WM8903_TO_ENA                           0x0001  /* TO_ENA */
322#define WM8903_TO_ENA_MASK                      0x0001  /* TO_ENA */
323#define WM8903_TO_ENA_SHIFT                          0  /* TO_ENA */
324#define WM8903_TO_ENA_WIDTH                          1  /* TO_ENA */
325
326/*
327 * R24 (0x18) - Audio Interface 0
328 */
329#define WM8903_DACL_DATINV                      0x1000  /* DACL_DATINV */
330#define WM8903_DACL_DATINV_MASK                 0x1000  /* DACL_DATINV */
331#define WM8903_DACL_DATINV_SHIFT                    12  /* DACL_DATINV */
332#define WM8903_DACL_DATINV_WIDTH                     1  /* DACL_DATINV */
333#define WM8903_DACR_DATINV                      0x0800  /* DACR_DATINV */
334#define WM8903_DACR_DATINV_MASK                 0x0800  /* DACR_DATINV */
335#define WM8903_DACR_DATINV_SHIFT                    11  /* DACR_DATINV */
336#define WM8903_DACR_DATINV_WIDTH                     1  /* DACR_DATINV */
337#define WM8903_DAC_BOOST_MASK                   0x0600  /* DAC_BOOST - [10:9] */
338#define WM8903_DAC_BOOST_SHIFT                       9  /* DAC_BOOST - [10:9] */
339#define WM8903_DAC_BOOST_WIDTH                       2  /* DAC_BOOST - [10:9] */
340#define WM8903_LOOPBACK                         0x0100  /* LOOPBACK */
341#define WM8903_LOOPBACK_MASK                    0x0100  /* LOOPBACK */
342#define WM8903_LOOPBACK_SHIFT                        8  /* LOOPBACK */
343#define WM8903_LOOPBACK_WIDTH                        1  /* LOOPBACK */
344#define WM8903_AIFADCL_SRC                      0x0080  /* AIFADCL_SRC */
345#define WM8903_AIFADCL_SRC_MASK                 0x0080  /* AIFADCL_SRC */
346#define WM8903_AIFADCL_SRC_SHIFT                     7  /* AIFADCL_SRC */
347#define WM8903_AIFADCL_SRC_WIDTH                     1  /* AIFADCL_SRC */
348#define WM8903_AIFADCR_SRC                      0x0040  /* AIFADCR_SRC */
349#define WM8903_AIFADCR_SRC_MASK                 0x0040  /* AIFADCR_SRC */
350#define WM8903_AIFADCR_SRC_SHIFT                     6  /* AIFADCR_SRC */
351#define WM8903_AIFADCR_SRC_WIDTH                     1  /* AIFADCR_SRC */
352#define WM8903_AIFDACL_SRC                      0x0020  /* AIFDACL_SRC */
353#define WM8903_AIFDACL_SRC_MASK                 0x0020  /* AIFDACL_SRC */
354#define WM8903_AIFDACL_SRC_SHIFT                     5  /* AIFDACL_SRC */
355#define WM8903_AIFDACL_SRC_WIDTH                     1  /* AIFDACL_SRC */
356#define WM8903_AIFDACR_SRC                      0x0010  /* AIFDACR_SRC */
357#define WM8903_AIFDACR_SRC_MASK                 0x0010  /* AIFDACR_SRC */
358#define WM8903_AIFDACR_SRC_SHIFT                     4  /* AIFDACR_SRC */
359#define WM8903_AIFDACR_SRC_WIDTH                     1  /* AIFDACR_SRC */
360#define WM8903_ADC_COMP                         0x0008  /* ADC_COMP */
361#define WM8903_ADC_COMP_MASK                    0x0008  /* ADC_COMP */
362#define WM8903_ADC_COMP_SHIFT                        3  /* ADC_COMP */
363#define WM8903_ADC_COMP_WIDTH                        1  /* ADC_COMP */
364#define WM8903_ADC_COMPMODE                     0x0004  /* ADC_COMPMODE */
365#define WM8903_ADC_COMPMODE_MASK                0x0004  /* ADC_COMPMODE */
366#define WM8903_ADC_COMPMODE_SHIFT                    2  /* ADC_COMPMODE */
367#define WM8903_ADC_COMPMODE_WIDTH                    1  /* ADC_COMPMODE */
368#define WM8903_DAC_COMP                         0x0002  /* DAC_COMP */
369#define WM8903_DAC_COMP_MASK                    0x0002  /* DAC_COMP */
370#define WM8903_DAC_COMP_SHIFT                        1  /* DAC_COMP */
371#define WM8903_DAC_COMP_WIDTH                        1  /* DAC_COMP */
372#define WM8903_DAC_COMPMODE                     0x0001  /* DAC_COMPMODE */
373#define WM8903_DAC_COMPMODE_MASK                0x0001  /* DAC_COMPMODE */
374#define WM8903_DAC_COMPMODE_SHIFT                    0  /* DAC_COMPMODE */
375#define WM8903_DAC_COMPMODE_WIDTH                    1  /* DAC_COMPMODE */
376
377/*
378 * R25 (0x19) - Audio Interface 1
379 */
380#define WM8903_AIFDAC_TDM                       0x2000  /* AIFDAC_TDM */
381#define WM8903_AIFDAC_TDM_MASK                  0x2000  /* AIFDAC_TDM */
382#define WM8903_AIFDAC_TDM_SHIFT                     13  /* AIFDAC_TDM */
383#define WM8903_AIFDAC_TDM_WIDTH                      1  /* AIFDAC_TDM */
384#define WM8903_AIFDAC_TDM_CHAN                  0x1000  /* AIFDAC_TDM_CHAN */
385#define WM8903_AIFDAC_TDM_CHAN_MASK             0x1000  /* AIFDAC_TDM_CHAN */
386#define WM8903_AIFDAC_TDM_CHAN_SHIFT                12  /* AIFDAC_TDM_CHAN */
387#define WM8903_AIFDAC_TDM_CHAN_WIDTH                 1  /* AIFDAC_TDM_CHAN */
388#define WM8903_AIFADC_TDM                       0x0800  /* AIFADC_TDM */
389#define WM8903_AIFADC_TDM_MASK                  0x0800  /* AIFADC_TDM */
390#define WM8903_AIFADC_TDM_SHIFT                     11  /* AIFADC_TDM */
391#define WM8903_AIFADC_TDM_WIDTH                      1  /* AIFADC_TDM */
392#define WM8903_AIFADC_TDM_CHAN                  0x0400  /* AIFADC_TDM_CHAN */
393#define WM8903_AIFADC_TDM_CHAN_MASK             0x0400  /* AIFADC_TDM_CHAN */
394#define WM8903_AIFADC_TDM_CHAN_SHIFT                10  /* AIFADC_TDM_CHAN */
395#define WM8903_AIFADC_TDM_CHAN_WIDTH                 1  /* AIFADC_TDM_CHAN */
396#define WM8903_LRCLK_DIR                        0x0200  /* LRCLK_DIR */
397#define WM8903_LRCLK_DIR_MASK                   0x0200  /* LRCLK_DIR */
398#define WM8903_LRCLK_DIR_SHIFT                       9  /* LRCLK_DIR */
399#define WM8903_LRCLK_DIR_WIDTH                       1  /* LRCLK_DIR */
400#define WM8903_AIF_BCLK_INV                     0x0080  /* AIF_BCLK_INV */
401#define WM8903_AIF_BCLK_INV_MASK                0x0080  /* AIF_BCLK_INV */
402#define WM8903_AIF_BCLK_INV_SHIFT                    7  /* AIF_BCLK_INV */
403#define WM8903_AIF_BCLK_INV_WIDTH                    1  /* AIF_BCLK_INV */
404#define WM8903_BCLK_DIR                         0x0040  /* BCLK_DIR */
405#define WM8903_BCLK_DIR_MASK                    0x0040  /* BCLK_DIR */
406#define WM8903_BCLK_DIR_SHIFT                        6  /* BCLK_DIR */
407#define WM8903_BCLK_DIR_WIDTH                        1  /* BCLK_DIR */
408#define WM8903_AIF_LRCLK_INV                    0x0010  /* AIF_LRCLK_INV */
409#define WM8903_AIF_LRCLK_INV_MASK               0x0010  /* AIF_LRCLK_INV */
410#define WM8903_AIF_LRCLK_INV_SHIFT                   4  /* AIF_LRCLK_INV */
411#define WM8903_AIF_LRCLK_INV_WIDTH                   1  /* AIF_LRCLK_INV */
412#define WM8903_AIF_WL_MASK                      0x000C  /* AIF_WL - [3:2] */
413#define WM8903_AIF_WL_SHIFT                          2  /* AIF_WL - [3:2] */
414#define WM8903_AIF_WL_WIDTH                          2  /* AIF_WL - [3:2] */
415#define WM8903_AIF_FMT_MASK                     0x0003  /* AIF_FMT - [1:0] */
416#define WM8903_AIF_FMT_SHIFT                         0  /* AIF_FMT - [1:0] */
417#define WM8903_AIF_FMT_WIDTH                         2  /* AIF_FMT - [1:0] */
418
419/*
420 * R26 (0x1A) - Audio Interface 2
421 */
422#define WM8903_BCLK_DIV_MASK                    0x001F  /* BCLK_DIV - [4:0] */
423#define WM8903_BCLK_DIV_SHIFT                        0  /* BCLK_DIV - [4:0] */
424#define WM8903_BCLK_DIV_WIDTH                        5  /* BCLK_DIV - [4:0] */
425
426/*
427 * R27 (0x1B) - Audio Interface 3
428 */
429#define WM8903_LRCLK_RATE_MASK                  0x07FF  /* LRCLK_RATE - [10:0] */
430#define WM8903_LRCLK_RATE_SHIFT                      0  /* LRCLK_RATE - [10:0] */
431#define WM8903_LRCLK_RATE_WIDTH                     11  /* LRCLK_RATE - [10:0] */
432
433/*
434 * R30 (0x1E) - DAC Digital Volume Left
435 */
436#define WM8903_DACVU                            0x0100  /* DACVU */
437#define WM8903_DACVU_MASK                       0x0100  /* DACVU */
438#define WM8903_DACVU_SHIFT                           8  /* DACVU */
439#define WM8903_DACVU_WIDTH                           1  /* DACVU */
440#define WM8903_DACL_VOL_MASK                    0x00FF  /* DACL_VOL - [7:0] */
441#define WM8903_DACL_VOL_SHIFT                        0  /* DACL_VOL - [7:0] */
442#define WM8903_DACL_VOL_WIDTH                        8  /* DACL_VOL - [7:0] */
443
444/*
445 * R31 (0x1F) - DAC Digital Volume Right
446 */
447#define WM8903_DACVU                            0x0100  /* DACVU */
448#define WM8903_DACVU_MASK                       0x0100  /* DACVU */
449#define WM8903_DACVU_SHIFT                           8  /* DACVU */
450#define WM8903_DACVU_WIDTH                           1  /* DACVU */
451#define WM8903_DACR_VOL_MASK                    0x00FF  /* DACR_VOL - [7:0] */
452#define WM8903_DACR_VOL_SHIFT                        0  /* DACR_VOL - [7:0] */
453#define WM8903_DACR_VOL_WIDTH                        8  /* DACR_VOL - [7:0] */
454
455/*
456 * R32 (0x20) - DAC Digital 0
457 */
458#define WM8903_ADCL_DAC_SVOL_MASK               0x0F00  /* ADCL_DAC_SVOL - [11:8] */
459#define WM8903_ADCL_DAC_SVOL_SHIFT                   8  /* ADCL_DAC_SVOL - [11:8] */
460#define WM8903_ADCL_DAC_SVOL_WIDTH                   4  /* ADCL_DAC_SVOL - [11:8] */
461#define WM8903_ADCR_DAC_SVOL_MASK               0x00F0  /* ADCR_DAC_SVOL - [7:4] */
462#define WM8903_ADCR_DAC_SVOL_SHIFT                   4  /* ADCR_DAC_SVOL - [7:4] */
463#define WM8903_ADCR_DAC_SVOL_WIDTH                   4  /* ADCR_DAC_SVOL - [7:4] */
464#define WM8903_ADC_TO_DACL_MASK                 0x000C  /* ADC_TO_DACL - [3:2] */
465#define WM8903_ADC_TO_DACL_SHIFT                     2  /* ADC_TO_DACL - [3:2] */
466#define WM8903_ADC_TO_DACL_WIDTH                     2  /* ADC_TO_DACL - [3:2] */
467#define WM8903_ADC_TO_DACR_MASK                 0x0003  /* ADC_TO_DACR - [1:0] */
468#define WM8903_ADC_TO_DACR_SHIFT                     0  /* ADC_TO_DACR - [1:0] */
469#define WM8903_ADC_TO_DACR_WIDTH                     2  /* ADC_TO_DACR - [1:0] */
470
471/*
472 * R33 (0x21) - DAC Digital 1
473 */
474#define WM8903_DAC_MONO                         0x1000  /* DAC_MONO */
475#define WM8903_DAC_MONO_MASK                    0x1000  /* DAC_MONO */
476#define WM8903_DAC_MONO_SHIFT                       12  /* DAC_MONO */
477#define WM8903_DAC_MONO_WIDTH                        1  /* DAC_MONO */
478#define WM8903_DAC_SB_FILT                      0x0800  /* DAC_SB_FILT */
479#define WM8903_DAC_SB_FILT_MASK                 0x0800  /* DAC_SB_FILT */
480#define WM8903_DAC_SB_FILT_SHIFT                    11  /* DAC_SB_FILT */
481#define WM8903_DAC_SB_FILT_WIDTH                     1  /* DAC_SB_FILT */
482#define WM8903_DAC_MUTERATE                     0x0400  /* DAC_MUTERATE */
483#define WM8903_DAC_MUTERATE_MASK                0x0400  /* DAC_MUTERATE */
484#define WM8903_DAC_MUTERATE_SHIFT                   10  /* DAC_MUTERATE */
485#define WM8903_DAC_MUTERATE_WIDTH                    1  /* DAC_MUTERATE */
486#define WM8903_DAC_MUTEMODE                     0x0200  /* DAC_MUTEMODE */
487#define WM8903_DAC_MUTEMODE_MASK                0x0200  /* DAC_MUTEMODE */
488#define WM8903_DAC_MUTEMODE_SHIFT                    9  /* DAC_MUTEMODE */
489#define WM8903_DAC_MUTEMODE_WIDTH                    1  /* DAC_MUTEMODE */
490#define WM8903_DAC_MUTE                         0x0008  /* DAC_MUTE */
491#define WM8903_DAC_MUTE_MASK                    0x0008  /* DAC_MUTE */
492#define WM8903_DAC_MUTE_SHIFT                        3  /* DAC_MUTE */
493#define WM8903_DAC_MUTE_WIDTH                        1  /* DAC_MUTE */
494#define WM8903_DEEMPH_MASK                      0x0006  /* DEEMPH - [2:1] */
495#define WM8903_DEEMPH_SHIFT                          1  /* DEEMPH - [2:1] */
496#define WM8903_DEEMPH_WIDTH                          2  /* DEEMPH - [2:1] */
497
498/*
499 * R36 (0x24) - ADC Digital Volume Left
500 */
501#define WM8903_ADCVU                            0x0100  /* ADCVU */
502#define WM8903_ADCVU_MASK                       0x0100  /* ADCVU */
503#define WM8903_ADCVU_SHIFT                           8  /* ADCVU */
504#define WM8903_ADCVU_WIDTH                           1  /* ADCVU */
505#define WM8903_ADCL_VOL_MASK                    0x00FF  /* ADCL_VOL - [7:0] */
506#define WM8903_ADCL_VOL_SHIFT                        0  /* ADCL_VOL - [7:0] */
507#define WM8903_ADCL_VOL_WIDTH                        8  /* ADCL_VOL - [7:0] */
508
509/*
510 * R37 (0x25) - ADC Digital Volume Right
511 */
512#define WM8903_ADCVU                            0x0100  /* ADCVU */
513#define WM8903_ADCVU_MASK                       0x0100  /* ADCVU */
514#define WM8903_ADCVU_SHIFT                           8  /* ADCVU */
515#define WM8903_ADCVU_WIDTH                           1  /* ADCVU */
516#define WM8903_ADCR_VOL_MASK                    0x00FF  /* ADCR_VOL - [7:0] */
517#define WM8903_ADCR_VOL_SHIFT                        0  /* ADCR_VOL - [7:0] */
518#define WM8903_ADCR_VOL_WIDTH                        8  /* ADCR_VOL - [7:0] */
519
520/*
521 * R38 (0x26) - ADC Digital 0
522 */
523#define WM8903_ADC_HPF_CUT_MASK                 0x0060  /* ADC_HPF_CUT - [6:5] */
524#define WM8903_ADC_HPF_CUT_SHIFT                     5  /* ADC_HPF_CUT - [6:5] */
525#define WM8903_ADC_HPF_CUT_WIDTH                     2  /* ADC_HPF_CUT - [6:5] */
526#define WM8903_ADC_HPF_ENA                      0x0010  /* ADC_HPF_ENA */
527#define WM8903_ADC_HPF_ENA_MASK                 0x0010  /* ADC_HPF_ENA */
528#define WM8903_ADC_HPF_ENA_SHIFT                     4  /* ADC_HPF_ENA */
529#define WM8903_ADC_HPF_ENA_WIDTH                     1  /* ADC_HPF_ENA */
530#define WM8903_ADCL_DATINV                      0x0002  /* ADCL_DATINV */
531#define WM8903_ADCL_DATINV_MASK                 0x0002  /* ADCL_DATINV */
532#define WM8903_ADCL_DATINV_SHIFT                     1  /* ADCL_DATINV */
533#define WM8903_ADCL_DATINV_WIDTH                     1  /* ADCL_DATINV */
534#define WM8903_ADCR_DATINV                      0x0001  /* ADCR_DATINV */
535#define WM8903_ADCR_DATINV_MASK                 0x0001  /* ADCR_DATINV */
536#define WM8903_ADCR_DATINV_SHIFT                     0  /* ADCR_DATINV */
537#define WM8903_ADCR_DATINV_WIDTH                     1  /* ADCR_DATINV */
538
539/*
540 * R39 (0x27) - Digital Microphone 0
541 */
542#define WM8903_DIGMIC_MODE_SEL                  0x0100  /* DIGMIC_MODE_SEL */
543#define WM8903_DIGMIC_MODE_SEL_MASK             0x0100  /* DIGMIC_MODE_SEL */
544#define WM8903_DIGMIC_MODE_SEL_SHIFT                 8  /* DIGMIC_MODE_SEL */
545#define WM8903_DIGMIC_MODE_SEL_WIDTH                 1  /* DIGMIC_MODE_SEL */
546#define WM8903_DIGMIC_CLK_SEL_L_MASK            0x00C0  /* DIGMIC_CLK_SEL_L - [7:6] */
547#define WM8903_DIGMIC_CLK_SEL_L_SHIFT                6  /* DIGMIC_CLK_SEL_L - [7:6] */
548#define WM8903_DIGMIC_CLK_SEL_L_WIDTH                2  /* DIGMIC_CLK_SEL_L - [7:6] */
549#define WM8903_DIGMIC_CLK_SEL_R_MASK            0x0030  /* DIGMIC_CLK_SEL_R - [5:4] */
550#define WM8903_DIGMIC_CLK_SEL_R_SHIFT                4  /* DIGMIC_CLK_SEL_R - [5:4] */
551#define WM8903_DIGMIC_CLK_SEL_R_WIDTH                2  /* DIGMIC_CLK_SEL_R - [5:4] */
552#define WM8903_DIGMIC_CLK_SEL_RT_MASK           0x000C  /* DIGMIC_CLK_SEL_RT - [3:2] */
553#define WM8903_DIGMIC_CLK_SEL_RT_SHIFT               2  /* DIGMIC_CLK_SEL_RT - [3:2] */
554#define WM8903_DIGMIC_CLK_SEL_RT_WIDTH               2  /* DIGMIC_CLK_SEL_RT - [3:2] */
555#define WM8903_DIGMIC_CLK_SEL_MASK              0x0003  /* DIGMIC_CLK_SEL - [1:0] */
556#define WM8903_DIGMIC_CLK_SEL_SHIFT                  0  /* DIGMIC_CLK_SEL - [1:0] */
557#define WM8903_DIGMIC_CLK_SEL_WIDTH                  2  /* DIGMIC_CLK_SEL - [1:0] */
558
559/*
560 * R40 (0x28) - DRC 0
561 */
562#define WM8903_DRC_ENA                          0x8000  /* DRC_ENA */
563#define WM8903_DRC_ENA_MASK                     0x8000  /* DRC_ENA */
564#define WM8903_DRC_ENA_SHIFT                        15  /* DRC_ENA */
565#define WM8903_DRC_ENA_WIDTH                         1  /* DRC_ENA */
566#define WM8903_DRC_THRESH_HYST_MASK             0x1800  /* DRC_THRESH_HYST - [12:11] */
567#define WM8903_DRC_THRESH_HYST_SHIFT                11  /* DRC_THRESH_HYST - [12:11] */
568#define WM8903_DRC_THRESH_HYST_WIDTH                 2  /* DRC_THRESH_HYST - [12:11] */
569#define WM8903_DRC_STARTUP_GAIN_MASK            0x07C0  /* DRC_STARTUP_GAIN - [10:6] */
570#define WM8903_DRC_STARTUP_GAIN_SHIFT                6  /* DRC_STARTUP_GAIN - [10:6] */
571#define WM8903_DRC_STARTUP_GAIN_WIDTH                5  /* DRC_STARTUP_GAIN - [10:6] */
572#define WM8903_DRC_FF_DELAY                     0x0020  /* DRC_FF_DELAY */
573#define WM8903_DRC_FF_DELAY_MASK                0x0020  /* DRC_FF_DELAY */
574#define WM8903_DRC_FF_DELAY_SHIFT                    5  /* DRC_FF_DELAY */
575#define WM8903_DRC_FF_DELAY_WIDTH                    1  /* DRC_FF_DELAY */
576#define WM8903_DRC_SMOOTH_ENA                   0x0008  /* DRC_SMOOTH_ENA */
577#define WM8903_DRC_SMOOTH_ENA_MASK              0x0008  /* DRC_SMOOTH_ENA */
578#define WM8903_DRC_SMOOTH_ENA_SHIFT                  3  /* DRC_SMOOTH_ENA */
579#define WM8903_DRC_SMOOTH_ENA_WIDTH                  1  /* DRC_SMOOTH_ENA */
580#define WM8903_DRC_QR_ENA                       0x0004  /* DRC_QR_ENA */
581#define WM8903_DRC_QR_ENA_MASK                  0x0004  /* DRC_QR_ENA */
582#define WM8903_DRC_QR_ENA_SHIFT                      2  /* DRC_QR_ENA */
583#define WM8903_DRC_QR_ENA_WIDTH                      1  /* DRC_QR_ENA */
584#define WM8903_DRC_ANTICLIP_ENA                 0x0002  /* DRC_ANTICLIP_ENA */
585#define WM8903_DRC_ANTICLIP_ENA_MASK            0x0002  /* DRC_ANTICLIP_ENA */
586#define WM8903_DRC_ANTICLIP_ENA_SHIFT                1  /* DRC_ANTICLIP_ENA */
587#define WM8903_DRC_ANTICLIP_ENA_WIDTH                1  /* DRC_ANTICLIP_ENA */
588#define WM8903_DRC_HYST_ENA                     0x0001  /* DRC_HYST_ENA */
589#define WM8903_DRC_HYST_ENA_MASK                0x0001  /* DRC_HYST_ENA */
590#define WM8903_DRC_HYST_ENA_SHIFT                    0  /* DRC_HYST_ENA */
591#define WM8903_DRC_HYST_ENA_WIDTH                    1  /* DRC_HYST_ENA */
592
593/*
594 * R41 (0x29) - DRC 1
595 */
596#define WM8903_DRC_ATTACK_RATE_MASK             0xF000  /* DRC_ATTACK_RATE - [15:12] */
597#define WM8903_DRC_ATTACK_RATE_SHIFT                12  /* DRC_ATTACK_RATE - [15:12] */
598#define WM8903_DRC_ATTACK_RATE_WIDTH                 4  /* DRC_ATTACK_RATE - [15:12] */
599#define WM8903_DRC_DECAY_RATE_MASK              0x0F00  /* DRC_DECAY_RATE - [11:8] */
600#define WM8903_DRC_DECAY_RATE_SHIFT                  8  /* DRC_DECAY_RATE - [11:8] */
601#define WM8903_DRC_DECAY_RATE_WIDTH                  4  /* DRC_DECAY_RATE - [11:8] */
602#define WM8903_DRC_THRESH_QR_MASK               0x00C0  /* DRC_THRESH_QR - [7:6] */
603#define WM8903_DRC_THRESH_QR_SHIFT                   6  /* DRC_THRESH_QR - [7:6] */
604#define WM8903_DRC_THRESH_QR_WIDTH                   2  /* DRC_THRESH_QR - [7:6] */
605#define WM8903_DRC_RATE_QR_MASK                 0x0030  /* DRC_RATE_QR - [5:4] */
606#define WM8903_DRC_RATE_QR_SHIFT                     4  /* DRC_RATE_QR - [5:4] */
607#define WM8903_DRC_RATE_QR_WIDTH                     2  /* DRC_RATE_QR - [5:4] */
608#define WM8903_DRC_MINGAIN_MASK                 0x000C  /* DRC_MINGAIN - [3:2] */
609#define WM8903_DRC_MINGAIN_SHIFT                     2  /* DRC_MINGAIN - [3:2] */
610#define WM8903_DRC_MINGAIN_WIDTH                     2  /* DRC_MINGAIN - [3:2] */
611#define WM8903_DRC_MAXGAIN_MASK                 0x0003  /* DRC_MAXGAIN - [1:0] */
612#define WM8903_DRC_MAXGAIN_SHIFT                     0  /* DRC_MAXGAIN - [1:0] */
613#define WM8903_DRC_MAXGAIN_WIDTH                     2  /* DRC_MAXGAIN - [1:0] */
614
615/*
616 * R42 (0x2A) - DRC 2
617 */
618#define WM8903_DRC_R0_SLOPE_COMP_MASK           0x0038  /* DRC_R0_SLOPE_COMP - [5:3] */
619#define WM8903_DRC_R0_SLOPE_COMP_SHIFT               3  /* DRC_R0_SLOPE_COMP - [5:3] */
620#define WM8903_DRC_R0_SLOPE_COMP_WIDTH               3  /* DRC_R0_SLOPE_COMP - [5:3] */
621#define WM8903_DRC_R1_SLOPE_COMP_MASK           0x0007  /* DRC_R1_SLOPE_COMP - [2:0] */
622#define WM8903_DRC_R1_SLOPE_COMP_SHIFT               0  /* DRC_R1_SLOPE_COMP - [2:0] */
623#define WM8903_DRC_R1_SLOPE_COMP_WIDTH               3  /* DRC_R1_SLOPE_COMP - [2:0] */
624
625/*
626 * R43 (0x2B) - DRC 3
627 */
628#define WM8903_DRC_THRESH_COMP_MASK             0x07E0  /* DRC_THRESH_COMP - [10:5] */
629#define WM8903_DRC_THRESH_COMP_SHIFT                 5  /* DRC_THRESH_COMP - [10:5] */
630#define WM8903_DRC_THRESH_COMP_WIDTH                 6  /* DRC_THRESH_COMP - [10:5] */
631#define WM8903_DRC_AMP_COMP_MASK                0x001F  /* DRC_AMP_COMP - [4:0] */
632#define WM8903_DRC_AMP_COMP_SHIFT                    0  /* DRC_AMP_COMP - [4:0] */
633#define WM8903_DRC_AMP_COMP_WIDTH                    5  /* DRC_AMP_COMP - [4:0] */
634
635/*
636 * R44 (0x2C) - Analogue Left Input 0
637 */
638#define WM8903_LINMUTE                          0x0080  /* LINMUTE */
639#define WM8903_LINMUTE_MASK                     0x0080  /* LINMUTE */
640#define WM8903_LINMUTE_SHIFT                         7  /* LINMUTE */
641#define WM8903_LINMUTE_WIDTH                         1  /* LINMUTE */
642#define WM8903_LIN_VOL_MASK                     0x001F  /* LIN_VOL - [4:0] */
643#define WM8903_LIN_VOL_SHIFT                         0  /* LIN_VOL - [4:0] */
644#define WM8903_LIN_VOL_WIDTH                         5  /* LIN_VOL - [4:0] */
645
646/*
647 * R45 (0x2D) - Analogue Right Input 0
648 */
649#define WM8903_RINMUTE                          0x0080  /* RINMUTE */
650#define WM8903_RINMUTE_MASK                     0x0080  /* RINMUTE */
651#define WM8903_RINMUTE_SHIFT                         7  /* RINMUTE */
652#define WM8903_RINMUTE_WIDTH                         1  /* RINMUTE */
653#define WM8903_RIN_VOL_MASK                     0x001F  /* RIN_VOL - [4:0] */
654#define WM8903_RIN_VOL_SHIFT                         0  /* RIN_VOL - [4:0] */
655#define WM8903_RIN_VOL_WIDTH                         5  /* RIN_VOL - [4:0] */
656
657/*
658 * R46 (0x2E) - Analogue Left Input 1
659 */
660#define WM8903_INL_CM_ENA                       0x0040  /* INL_CM_ENA */
661#define WM8903_INL_CM_ENA_MASK                  0x0040  /* INL_CM_ENA */
662#define WM8903_INL_CM_ENA_SHIFT                      6  /* INL_CM_ENA */
663#define WM8903_INL_CM_ENA_WIDTH                      1  /* INL_CM_ENA */
664#define WM8903_L_IP_SEL_N_MASK                  0x0030  /* L_IP_SEL_N - [5:4] */
665#define WM8903_L_IP_SEL_N_SHIFT                      4  /* L_IP_SEL_N - [5:4] */
666#define WM8903_L_IP_SEL_N_WIDTH                      2  /* L_IP_SEL_N - [5:4] */
667#define WM8903_L_IP_SEL_P_MASK                  0x000C  /* L_IP_SEL_P - [3:2] */
668#define WM8903_L_IP_SEL_P_SHIFT                      2  /* L_IP_SEL_P - [3:2] */
669#define WM8903_L_IP_SEL_P_WIDTH                      2  /* L_IP_SEL_P - [3:2] */
670#define WM8903_L_MODE_MASK                      0x0003  /* L_MODE - [1:0] */
671#define WM8903_L_MODE_SHIFT                          0  /* L_MODE - [1:0] */
672#define WM8903_L_MODE_WIDTH                          2  /* L_MODE - [1:0] */
673
674/*
675 * R47 (0x2F) - Analogue Right Input 1
676 */
677#define WM8903_INR_CM_ENA                       0x0040  /* INR_CM_ENA */
678#define WM8903_INR_CM_ENA_MASK                  0x0040  /* INR_CM_ENA */
679#define WM8903_INR_CM_ENA_SHIFT                      6  /* INR_CM_ENA */
680#define WM8903_INR_CM_ENA_WIDTH                      1  /* INR_CM_ENA */
681#define WM8903_R_IP_SEL_N_MASK                  0x0030  /* R_IP_SEL_N - [5:4] */
682#define WM8903_R_IP_SEL_N_SHIFT                      4  /* R_IP_SEL_N - [5:4] */
683#define WM8903_R_IP_SEL_N_WIDTH                      2  /* R_IP_SEL_N - [5:4] */
684#define WM8903_R_IP_SEL_P_MASK                  0x000C  /* R_IP_SEL_P - [3:2] */
685#define WM8903_R_IP_SEL_P_SHIFT                      2  /* R_IP_SEL_P - [3:2] */
686#define WM8903_R_IP_SEL_P_WIDTH                      2  /* R_IP_SEL_P - [3:2] */
687#define WM8903_R_MODE_MASK                      0x0003  /* R_MODE - [1:0] */
688#define WM8903_R_MODE_SHIFT                          0  /* R_MODE - [1:0] */
689#define WM8903_R_MODE_WIDTH                          2  /* R_MODE - [1:0] */
690
691/*
692 * R50 (0x32) - Analogue Left Mix 0
693 */
694#define WM8903_DACL_TO_MIXOUTL                  0x0008  /* DACL_TO_MIXOUTL */
695#define WM8903_DACL_TO_MIXOUTL_MASK             0x0008  /* DACL_TO_MIXOUTL */
696#define WM8903_DACL_TO_MIXOUTL_SHIFT                 3  /* DACL_TO_MIXOUTL */
697#define WM8903_DACL_TO_MIXOUTL_WIDTH                 1  /* DACL_TO_MIXOUTL */
698#define WM8903_DACR_TO_MIXOUTL                  0x0004  /* DACR_TO_MIXOUTL */
699#define WM8903_DACR_TO_MIXOUTL_MASK             0x0004  /* DACR_TO_MIXOUTL */
700#define WM8903_DACR_TO_MIXOUTL_SHIFT                 2  /* DACR_TO_MIXOUTL */
701#define WM8903_DACR_TO_MIXOUTL_WIDTH                 1  /* DACR_TO_MIXOUTL */
702#define WM8903_BYPASSL_TO_MIXOUTL               0x0002  /* BYPASSL_TO_MIXOUTL */
703#define WM8903_BYPASSL_TO_MIXOUTL_MASK          0x0002  /* BYPASSL_TO_MIXOUTL */
704#define WM8903_BYPASSL_TO_MIXOUTL_SHIFT              1  /* BYPASSL_TO_MIXOUTL */
705#define WM8903_BYPASSL_TO_MIXOUTL_WIDTH              1  /* BYPASSL_TO_MIXOUTL */
706#define WM8903_BYPASSR_TO_MIXOUTL               0x0001  /* BYPASSR_TO_MIXOUTL */
707#define WM8903_BYPASSR_TO_MIXOUTL_MASK          0x0001  /* BYPASSR_TO_MIXOUTL */
708#define WM8903_BYPASSR_TO_MIXOUTL_SHIFT              0  /* BYPASSR_TO_MIXOUTL */
709#define WM8903_BYPASSR_TO_MIXOUTL_WIDTH              1  /* BYPASSR_TO_MIXOUTL */
710
711/*
712 * R51 (0x33) - Analogue Right Mix 0
713 */
714#define WM8903_DACL_TO_MIXOUTR                  0x0008  /* DACL_TO_MIXOUTR */
715#define WM8903_DACL_TO_MIXOUTR_MASK             0x0008  /* DACL_TO_MIXOUTR */
716#define WM8903_DACL_TO_MIXOUTR_SHIFT                 3  /* DACL_TO_MIXOUTR */
717#define WM8903_DACL_TO_MIXOUTR_WIDTH                 1  /* DACL_TO_MIXOUTR */
718#define WM8903_DACR_TO_MIXOUTR                  0x0004  /* DACR_TO_MIXOUTR */
719#define WM8903_DACR_TO_MIXOUTR_MASK             0x0004  /* DACR_TO_MIXOUTR */
720#define WM8903_DACR_TO_MIXOUTR_SHIFT                 2  /* DACR_TO_MIXOUTR */
721#define WM8903_DACR_TO_MIXOUTR_WIDTH                 1  /* DACR_TO_MIXOUTR */
722#define WM8903_BYPASSL_TO_MIXOUTR               0x0002  /* BYPASSL_TO_MIXOUTR */
723#define WM8903_BYPASSL_TO_MIXOUTR_MASK          0x0002  /* BYPASSL_TO_MIXOUTR */
724#define WM8903_BYPASSL_TO_MIXOUTR_SHIFT              1  /* BYPASSL_TO_MIXOUTR */
725#define WM8903_BYPASSL_TO_MIXOUTR_WIDTH              1  /* BYPASSL_TO_MIXOUTR */
726#define WM8903_BYPASSR_TO_MIXOUTR               0x0001  /* BYPASSR_TO_MIXOUTR */
727#define WM8903_BYPASSR_TO_MIXOUTR_MASK          0x0001  /* BYPASSR_TO_MIXOUTR */
728#define WM8903_BYPASSR_TO_MIXOUTR_SHIFT              0  /* BYPASSR_TO_MIXOUTR */
729#define WM8903_BYPASSR_TO_MIXOUTR_WIDTH              1  /* BYPASSR_TO_MIXOUTR */
730
731/*
732 * R52 (0x34) - Analogue Spk Mix Left 0
733 */
734#define WM8903_DACL_TO_MIXSPKL                  0x0008  /* DACL_TO_MIXSPKL */
735#define WM8903_DACL_TO_MIXSPKL_MASK             0x0008  /* DACL_TO_MIXSPKL */
736#define WM8903_DACL_TO_MIXSPKL_SHIFT                 3  /* DACL_TO_MIXSPKL */
737#define WM8903_DACL_TO_MIXSPKL_WIDTH                 1  /* DACL_TO_MIXSPKL */
738#define WM8903_DACR_TO_MIXSPKL                  0x0004  /* DACR_TO_MIXSPKL */
739#define WM8903_DACR_TO_MIXSPKL_MASK             0x0004  /* DACR_TO_MIXSPKL */
740#define WM8903_DACR_TO_MIXSPKL_SHIFT                 2  /* DACR_TO_MIXSPKL */
741#define WM8903_DACR_TO_MIXSPKL_WIDTH                 1  /* DACR_TO_MIXSPKL */
742#define WM8903_BYPASSL_TO_MIXSPKL               0x0002  /* BYPASSL_TO_MIXSPKL */
743#define WM8903_BYPASSL_TO_MIXSPKL_MASK          0x0002  /* BYPASSL_TO_MIXSPKL */
744#define WM8903_BYPASSL_TO_MIXSPKL_SHIFT              1  /* BYPASSL_TO_MIXSPKL */
745#define WM8903_BYPASSL_TO_MIXSPKL_WIDTH              1  /* BYPASSL_TO_MIXSPKL */
746#define WM8903_BYPASSR_TO_MIXSPKL               0x0001  /* BYPASSR_TO_MIXSPKL */
747#define WM8903_BYPASSR_TO_MIXSPKL_MASK          0x0001  /* BYPASSR_TO_MIXSPKL */
748#define WM8903_BYPASSR_TO_MIXSPKL_SHIFT              0  /* BYPASSR_TO_MIXSPKL */
749#define WM8903_BYPASSR_TO_MIXSPKL_WIDTH              1  /* BYPASSR_TO_MIXSPKL */
750
751/*
752 * R53 (0x35) - Analogue Spk Mix Left 1
753 */
754#define WM8903_DACL_MIXSPKL_VOL                 0x0008  /* DACL_MIXSPKL_VOL */
755#define WM8903_DACL_MIXSPKL_VOL_MASK            0x0008  /* DACL_MIXSPKL_VOL */
756#define WM8903_DACL_MIXSPKL_VOL_SHIFT                3  /* DACL_MIXSPKL_VOL */
757#define WM8903_DACL_MIXSPKL_VOL_WIDTH                1  /* DACL_MIXSPKL_VOL */
758#define WM8903_DACR_MIXSPKL_VOL                 0x0004  /* DACR_MIXSPKL_VOL */
759#define WM8903_DACR_MIXSPKL_VOL_MASK            0x0004  /* DACR_MIXSPKL_VOL */
760#define WM8903_DACR_MIXSPKL_VOL_SHIFT                2  /* DACR_MIXSPKL_VOL */
761#define WM8903_DACR_MIXSPKL_VOL_WIDTH                1  /* DACR_MIXSPKL_VOL */
762#define WM8903_BYPASSL_MIXSPKL_VOL              0x0002  /* BYPASSL_MIXSPKL_VOL */
763#define WM8903_BYPASSL_MIXSPKL_VOL_MASK         0x0002  /* BYPASSL_MIXSPKL_VOL */
764#define WM8903_BYPASSL_MIXSPKL_VOL_SHIFT             1  /* BYPASSL_MIXSPKL_VOL */
765#define WM8903_BYPASSL_MIXSPKL_VOL_WIDTH             1  /* BYPASSL_MIXSPKL_VOL */
766#define WM8903_BYPASSR_MIXSPKL_VOL              0x0001  /* BYPASSR_MIXSPKL_VOL */
767#define WM8903_BYPASSR_MIXSPKL_VOL_MASK         0x0001  /* BYPASSR_MIXSPKL_VOL */
768#define WM8903_BYPASSR_MIXSPKL_VOL_SHIFT             0  /* BYPASSR_MIXSPKL_VOL */
769#define WM8903_BYPASSR_MIXSPKL_VOL_WIDTH             1  /* BYPASSR_MIXSPKL_VOL */
770
771/*
772 * R54 (0x36) - Analogue Spk Mix Right 0
773 */
774#define WM8903_DACL_TO_MIXSPKR                  0x0008  /* DACL_TO_MIXSPKR */
775#define WM8903_DACL_TO_MIXSPKR_MASK             0x0008  /* DACL_TO_MIXSPKR */
776#define WM8903_DACL_TO_MIXSPKR_SHIFT                 3  /* DACL_TO_MIXSPKR */
777#define WM8903_DACL_TO_MIXSPKR_WIDTH                 1  /* DACL_TO_MIXSPKR */
778#define WM8903_DACR_TO_MIXSPKR                  0x0004  /* DACR_TO_MIXSPKR */
779#define WM8903_DACR_TO_MIXSPKR_MASK             0x0004  /* DACR_TO_MIXSPKR */
780#define WM8903_DACR_TO_MIXSPKR_SHIFT                 2  /* DACR_TO_MIXSPKR */
781#define WM8903_DACR_TO_MIXSPKR_WIDTH                 1  /* DACR_TO_MIXSPKR */
782#define WM8903_BYPASSL_TO_MIXSPKR               0x0002  /* BYPASSL_TO_MIXSPKR */
783#define WM8903_BYPASSL_TO_MIXSPKR_MASK          0x0002  /* BYPASSL_TO_MIXSPKR */
784#define WM8903_BYPASSL_TO_MIXSPKR_SHIFT              1  /* BYPASSL_TO_MIXSPKR */
785#define WM8903_BYPASSL_TO_MIXSPKR_WIDTH              1  /* BYPASSL_TO_MIXSPKR */
786#define WM8903_BYPASSR_TO_MIXSPKR               0x0001  /* BYPASSR_TO_MIXSPKR */
787#define WM8903_BYPASSR_TO_MIXSPKR_MASK          0x0001  /* BYPASSR_TO_MIXSPKR */
788#define WM8903_BYPASSR_TO_MIXSPKR_SHIFT              0  /* BYPASSR_TO_MIXSPKR */
789#define WM8903_BYPASSR_TO_MIXSPKR_WIDTH              1  /* BYPASSR_TO_MIXSPKR */
790
791/*
792 * R55 (0x37) - Analogue Spk Mix Right 1
793 */
794#define WM8903_DACL_MIXSPKR_VOL                 0x0008  /* DACL_MIXSPKR_VOL */
795#define WM8903_DACL_MIXSPKR_VOL_MASK            0x0008  /* DACL_MIXSPKR_VOL */
796#define WM8903_DACL_MIXSPKR_VOL_SHIFT                3  /* DACL_MIXSPKR_VOL */
797#define WM8903_DACL_MIXSPKR_VOL_WIDTH                1  /* DACL_MIXSPKR_VOL */
798#define WM8903_DACR_MIXSPKR_VOL                 0x0004  /* DACR_MIXSPKR_VOL */
799#define WM8903_DACR_MIXSPKR_VOL_MASK            0x0004  /* DACR_MIXSPKR_VOL */
800#define WM8903_DACR_MIXSPKR_VOL_SHIFT                2  /* DACR_MIXSPKR_VOL */
801#define WM8903_DACR_MIXSPKR_VOL_WIDTH                1  /* DACR_MIXSPKR_VOL */
802#define WM8903_BYPASSL_MIXSPKR_VOL              0x0002  /* BYPASSL_MIXSPKR_VOL */
803#define WM8903_BYPASSL_MIXSPKR_VOL_MASK         0x0002  /* BYPASSL_MIXSPKR_VOL */
804#define WM8903_BYPASSL_MIXSPKR_VOL_SHIFT             1  /* BYPASSL_MIXSPKR_VOL */
805#define WM8903_BYPASSL_MIXSPKR_VOL_WIDTH             1  /* BYPASSL_MIXSPKR_VOL */
806#define WM8903_BYPASSR_MIXSPKR_VOL              0x0001  /* BYPASSR_MIXSPKR_VOL */
807#define WM8903_BYPASSR_MIXSPKR_VOL_MASK         0x0001  /* BYPASSR_MIXSPKR_VOL */
808#define WM8903_BYPASSR_MIXSPKR_VOL_SHIFT             0  /* BYPASSR_MIXSPKR_VOL */
809#define WM8903_BYPASSR_MIXSPKR_VOL_WIDTH             1  /* BYPASSR_MIXSPKR_VOL */
810
811/*
812 * R57 (0x39) - Analogue OUT1 Left
813 */
814#define WM8903_HPL_MUTE                         0x0100  /* HPL_MUTE */
815#define WM8903_HPL_MUTE_MASK                    0x0100  /* HPL_MUTE */
816#define WM8903_HPL_MUTE_SHIFT                        8  /* HPL_MUTE */
817#define WM8903_HPL_MUTE_WIDTH                        1  /* HPL_MUTE */
818#define WM8903_HPOUTVU                          0x0080  /* HPOUTVU */
819#define WM8903_HPOUTVU_MASK                     0x0080  /* HPOUTVU */
820#define WM8903_HPOUTVU_SHIFT                         7  /* HPOUTVU */
821#define WM8903_HPOUTVU_WIDTH                         1  /* HPOUTVU */
822#define WM8903_HPOUTLZC                         0x0040  /* HPOUTLZC */
823#define WM8903_HPOUTLZC_MASK                    0x0040  /* HPOUTLZC */
824#define WM8903_HPOUTLZC_SHIFT                        6  /* HPOUTLZC */
825#define WM8903_HPOUTLZC_WIDTH                        1  /* HPOUTLZC */
826#define WM8903_HPOUTL_VOL_MASK                  0x003F  /* HPOUTL_VOL - [5:0] */
827#define WM8903_HPOUTL_VOL_SHIFT                      0  /* HPOUTL_VOL - [5:0] */
828#define WM8903_HPOUTL_VOL_WIDTH                      6  /* HPOUTL_VOL - [5:0] */
829
830/*
831 * R58 (0x3A) - Analogue OUT1 Right
832 */
833#define WM8903_HPR_MUTE                         0x0100  /* HPR_MUTE */
834#define WM8903_HPR_MUTE_MASK                    0x0100  /* HPR_MUTE */
835#define WM8903_HPR_MUTE_SHIFT                        8  /* HPR_MUTE */
836#define WM8903_HPR_MUTE_WIDTH                        1  /* HPR_MUTE */
837#define WM8903_HPOUTVU                          0x0080  /* HPOUTVU */
838#define WM8903_HPOUTVU_MASK                     0x0080  /* HPOUTVU */
839#define WM8903_HPOUTVU_SHIFT                         7  /* HPOUTVU */
840#define WM8903_HPOUTVU_WIDTH                         1  /* HPOUTVU */
841#define WM8903_HPOUTRZC                         0x0040  /* HPOUTRZC */
842#define WM8903_HPOUTRZC_MASK                    0x0040  /* HPOUTRZC */
843#define WM8903_HPOUTRZC_SHIFT                        6  /* HPOUTRZC */
844#define WM8903_HPOUTRZC_WIDTH                        1  /* HPOUTRZC */
845#define WM8903_HPOUTR_VOL_MASK                  0x003F  /* HPOUTR_VOL - [5:0] */
846#define WM8903_HPOUTR_VOL_SHIFT                      0  /* HPOUTR_VOL - [5:0] */
847#define WM8903_HPOUTR_VOL_WIDTH                      6  /* HPOUTR_VOL - [5:0] */
848
849/*
850 * R59 (0x3B) - Analogue OUT2 Left
851 */
852#define WM8903_LINEOUTL_MUTE                    0x0100  /* LINEOUTL_MUTE */
853#define WM8903_LINEOUTL_MUTE_MASK               0x0100  /* LINEOUTL_MUTE */
854#define WM8903_LINEOUTL_MUTE_SHIFT                   8  /* LINEOUTL_MUTE */
855#define WM8903_LINEOUTL_MUTE_WIDTH                   1  /* LINEOUTL_MUTE */
856#define WM8903_LINEOUTVU                        0x0080  /* LINEOUTVU */
857#define WM8903_LINEOUTVU_MASK                   0x0080  /* LINEOUTVU */
858#define WM8903_LINEOUTVU_SHIFT                       7  /* LINEOUTVU */
859#define WM8903_LINEOUTVU_WIDTH                       1  /* LINEOUTVU */
860#define WM8903_LINEOUTLZC                       0x0040  /* LINEOUTLZC */
861#define WM8903_LINEOUTLZC_MASK                  0x0040  /* LINEOUTLZC */
862#define WM8903_LINEOUTLZC_SHIFT                      6  /* LINEOUTLZC */
863#define WM8903_LINEOUTLZC_WIDTH                      1  /* LINEOUTLZC */
864#define WM8903_LINEOUTL_VOL_MASK                0x003F  /* LINEOUTL_VOL - [5:0] */
865#define WM8903_LINEOUTL_VOL_SHIFT                    0  /* LINEOUTL_VOL - [5:0] */
866#define WM8903_LINEOUTL_VOL_WIDTH                    6  /* LINEOUTL_VOL - [5:0] */
867
868/*
869 * R60 (0x3C) - Analogue OUT2 Right
870 */
871#define WM8903_LINEOUTR_MUTE                    0x0100  /* LINEOUTR_MUTE */
872#define WM8903_LINEOUTR_MUTE_MASK               0x0100  /* LINEOUTR_MUTE */
873#define WM8903_LINEOUTR_MUTE_SHIFT                   8  /* LINEOUTR_MUTE */
874#define WM8903_LINEOUTR_MUTE_WIDTH                   1  /* LINEOUTR_MUTE */
875#define WM8903_LINEOUTVU                        0x0080  /* LINEOUTVU */
876#define WM8903_LINEOUTVU_MASK                   0x0080  /* LINEOUTVU */
877#define WM8903_LINEOUTVU_SHIFT                       7  /* LINEOUTVU */
878#define WM8903_LINEOUTVU_WIDTH                       1  /* LINEOUTVU */
879#define WM8903_LINEOUTRZC                       0x0040  /* LINEOUTRZC */
880#define WM8903_LINEOUTRZC_MASK                  0x0040  /* LINEOUTRZC */
881#define WM8903_LINEOUTRZC_SHIFT                      6  /* LINEOUTRZC */
882#define WM8903_LINEOUTRZC_WIDTH                      1  /* LINEOUTRZC */
883#define WM8903_LINEOUTR_VOL_MASK                0x003F  /* LINEOUTR_VOL - [5:0] */
884#define WM8903_LINEOUTR_VOL_SHIFT                    0  /* LINEOUTR_VOL - [5:0] */
885#define WM8903_LINEOUTR_VOL_WIDTH                    6  /* LINEOUTR_VOL - [5:0] */
886
887/*
888 * R62 (0x3E) - Analogue OUT3 Left
889 */
890#define WM8903_SPKL_MUTE                        0x0100  /* SPKL_MUTE */
891#define WM8903_SPKL_MUTE_MASK                   0x0100  /* SPKL_MUTE */
892#define WM8903_SPKL_MUTE_SHIFT                       8  /* SPKL_MUTE */
893#define WM8903_SPKL_MUTE_WIDTH                       1  /* SPKL_MUTE */
894#define WM8903_SPKVU                            0x0080  /* SPKVU */
895#define WM8903_SPKVU_MASK                       0x0080  /* SPKVU */
896#define WM8903_SPKVU_SHIFT                           7  /* SPKVU */
897#define WM8903_SPKVU_WIDTH                           1  /* SPKVU */
898#define WM8903_SPKLZC                           0x0040  /* SPKLZC */
899#define WM8903_SPKLZC_MASK                      0x0040  /* SPKLZC */
900#define WM8903_SPKLZC_SHIFT                          6  /* SPKLZC */
901#define WM8903_SPKLZC_WIDTH                          1  /* SPKLZC */
902#define WM8903_SPKL_VOL_MASK                    0x003F  /* SPKL_VOL - [5:0] */
903#define WM8903_SPKL_VOL_SHIFT                        0  /* SPKL_VOL - [5:0] */
904#define WM8903_SPKL_VOL_WIDTH                        6  /* SPKL_VOL - [5:0] */
905
906/*
907 * R63 (0x3F) - Analogue OUT3 Right
908 */
909#define WM8903_SPKR_MUTE                        0x0100  /* SPKR_MUTE */
910#define WM8903_SPKR_MUTE_MASK                   0x0100  /* SPKR_MUTE */
911#define WM8903_SPKR_MUTE_SHIFT                       8  /* SPKR_MUTE */
912#define WM8903_SPKR_MUTE_WIDTH                       1  /* SPKR_MUTE */
913#define WM8903_SPKVU                            0x0080  /* SPKVU */
914#define WM8903_SPKVU_MASK                       0x0080  /* SPKVU */
915#define WM8903_SPKVU_SHIFT                           7  /* SPKVU */
916#define WM8903_SPKVU_WIDTH                           1  /* SPKVU */
917#define WM8903_SPKRZC                           0x0040  /* SPKRZC */
918#define WM8903_SPKRZC_MASK                      0x0040  /* SPKRZC */
919#define WM8903_SPKRZC_SHIFT                          6  /* SPKRZC */
920#define WM8903_SPKRZC_WIDTH                          1  /* SPKRZC */
921#define WM8903_SPKR_VOL_MASK                    0x003F  /* SPKR_VOL - [5:0] */
922#define WM8903_SPKR_VOL_SHIFT                        0  /* SPKR_VOL - [5:0] */
923#define WM8903_SPKR_VOL_WIDTH                        6  /* SPKR_VOL - [5:0] */
924
925/*
926 * R65 (0x41) - Analogue SPK Output Control 0
927 */
928#define WM8903_SPK_DISCHARGE                    0x0002  /* SPK_DISCHARGE */
929#define WM8903_SPK_DISCHARGE_MASK               0x0002  /* SPK_DISCHARGE */
930#define WM8903_SPK_DISCHARGE_SHIFT                   1  /* SPK_DISCHARGE */
931#define WM8903_SPK_DISCHARGE_WIDTH                   1  /* SPK_DISCHARGE */
932#define WM8903_VROI                             0x0001  /* VROI */
933#define WM8903_VROI_MASK                        0x0001  /* VROI */
934#define WM8903_VROI_SHIFT                            0  /* VROI */
935#define WM8903_VROI_WIDTH                            1  /* VROI */
936
937/*
938 * R67 (0x43) - DC Servo 0
939 */
940#define WM8903_DCS_MASTER_ENA                   0x0010  /* DCS_MASTER_ENA */
941#define WM8903_DCS_MASTER_ENA_MASK              0x0010  /* DCS_MASTER_ENA */
942#define WM8903_DCS_MASTER_ENA_SHIFT                  4  /* DCS_MASTER_ENA */
943#define WM8903_DCS_MASTER_ENA_WIDTH                  1  /* DCS_MASTER_ENA */
944#define WM8903_DCS_ENA_MASK                     0x000F  /* DCS_ENA - [3:0] */
945#define WM8903_DCS_ENA_SHIFT                         0  /* DCS_ENA - [3:0] */
946#define WM8903_DCS_ENA_WIDTH                         4  /* DCS_ENA - [3:0] */
947
948/*
949 * R69 (0x45) - DC Servo 2
950 */
951#define WM8903_DCS_MODE_MASK                    0x0003  /* DCS_MODE - [1:0] */
952#define WM8903_DCS_MODE_SHIFT                        0  /* DCS_MODE - [1:0] */
953#define WM8903_DCS_MODE_WIDTH                        2  /* DCS_MODE - [1:0] */
954
955/*
956 * R90 (0x5A) - Analogue HP 0
957 */
958#define WM8903_HPL_RMV_SHORT                    0x0080  /* HPL_RMV_SHORT */
959#define WM8903_HPL_RMV_SHORT_MASK               0x0080  /* HPL_RMV_SHORT */
960#define WM8903_HPL_RMV_SHORT_SHIFT                   7  /* HPL_RMV_SHORT */
961#define WM8903_HPL_RMV_SHORT_WIDTH                   1  /* HPL_RMV_SHORT */
962#define WM8903_HPL_ENA_OUTP                     0x0040  /* HPL_ENA_OUTP */
963#define WM8903_HPL_ENA_OUTP_MASK                0x0040  /* HPL_ENA_OUTP */
964#define WM8903_HPL_ENA_OUTP_SHIFT                    6  /* HPL_ENA_OUTP */
965#define WM8903_HPL_ENA_OUTP_WIDTH                    1  /* HPL_ENA_OUTP */
966#define WM8903_HPL_ENA_DLY                      0x0020  /* HPL_ENA_DLY */
967#define WM8903_HPL_ENA_DLY_MASK                 0x0020  /* HPL_ENA_DLY */
968#define WM8903_HPL_ENA_DLY_SHIFT                     5  /* HPL_ENA_DLY */
969#define WM8903_HPL_ENA_DLY_WIDTH                     1  /* HPL_ENA_DLY */
970#define WM8903_HPL_ENA                          0x0010  /* HPL_ENA */
971#define WM8903_HPL_ENA_MASK                     0x0010  /* HPL_ENA */
972#define WM8903_HPL_ENA_SHIFT                         4  /* HPL_ENA */
973#define WM8903_HPL_ENA_WIDTH                         1  /* HPL_ENA */
974#define WM8903_HPR_RMV_SHORT                    0x0008  /* HPR_RMV_SHORT */
975#define WM8903_HPR_RMV_SHORT_MASK               0x0008  /* HPR_RMV_SHORT */
976#define WM8903_HPR_RMV_SHORT_SHIFT                   3  /* HPR_RMV_SHORT */
977#define WM8903_HPR_RMV_SHORT_WIDTH                   1  /* HPR_RMV_SHORT */
978#define WM8903_HPR_ENA_OUTP                     0x0004  /* HPR_ENA_OUTP */
979#define WM8903_HPR_ENA_OUTP_MASK                0x0004  /* HPR_ENA_OUTP */
980#define WM8903_HPR_ENA_OUTP_SHIFT                    2  /* HPR_ENA_OUTP */
981#define WM8903_HPR_ENA_OUTP_WIDTH                    1  /* HPR_ENA_OUTP */
982#define WM8903_HPR_ENA_DLY                      0x0002  /* HPR_ENA_DLY */
983#define WM8903_HPR_ENA_DLY_MASK                 0x0002  /* HPR_ENA_DLY */
984#define WM8903_HPR_ENA_DLY_SHIFT                     1  /* HPR_ENA_DLY */
985#define WM8903_HPR_ENA_DLY_WIDTH                     1  /* HPR_ENA_DLY */
986#define WM8903_HPR_ENA                          0x0001  /* HPR_ENA */
987#define WM8903_HPR_ENA_MASK                     0x0001  /* HPR_ENA */
988#define WM8903_HPR_ENA_SHIFT                         0  /* HPR_ENA */
989#define WM8903_HPR_ENA_WIDTH                         1  /* HPR_ENA */
990
991/*
992 * R94 (0x5E) - Analogue Lineout 0
993 */
994#define WM8903_LINEOUTL_RMV_SHORT               0x0080  /* LINEOUTL_RMV_SHORT */
995#define WM8903_LINEOUTL_RMV_SHORT_MASK          0x0080  /* LINEOUTL_RMV_SHORT */
996#define WM8903_LINEOUTL_RMV_SHORT_SHIFT              7  /* LINEOUTL_RMV_SHORT */
997#define WM8903_LINEOUTL_RMV_SHORT_WIDTH              1  /* LINEOUTL_RMV_SHORT */
998#define WM8903_LINEOUTL_ENA_OUTP                0x0040  /* LINEOUTL_ENA_OUTP */
999#define WM8903_LINEOUTL_ENA_OUTP_MASK           0x0040  /* LINEOUTL_ENA_OUTP */
1000#define WM8903_LINEOUTL_ENA_OUTP_SHIFT               6  /* LINEOUTL_ENA_OUTP */
1001#define WM8903_LINEOUTL_ENA_OUTP_WIDTH               1  /* LINEOUTL_ENA_OUTP */
1002#define WM8903_LINEOUTL_ENA_DLY                 0x0020  /* LINEOUTL_ENA_DLY */
1003#define WM8903_LINEOUTL_ENA_DLY_MASK            0x0020  /* LINEOUTL_ENA_DLY */
1004#define WM8903_LINEOUTL_ENA_DLY_SHIFT                5  /* LINEOUTL_ENA_DLY */
1005#define WM8903_LINEOUTL_ENA_DLY_WIDTH                1  /* LINEOUTL_ENA_DLY */
1006#define WM8903_LINEOUTL_ENA                     0x0010  /* LINEOUTL_ENA */
1007#define WM8903_LINEOUTL_ENA_MASK                0x0010  /* LINEOUTL_ENA */
1008#define WM8903_LINEOUTL_ENA_SHIFT                    4  /* LINEOUTL_ENA */
1009#define WM8903_LINEOUTL_ENA_WIDTH                    1  /* LINEOUTL_ENA */
1010#define WM8903_LINEOUTR_RMV_SHORT               0x0008  /* LINEOUTR_RMV_SHORT */
1011#define WM8903_LINEOUTR_RMV_SHORT_MASK          0x0008  /* LINEOUTR_RMV_SHORT */
1012#define WM8903_LINEOUTR_RMV_SHORT_SHIFT              3  /* LINEOUTR_RMV_SHORT */
1013#define WM8903_LINEOUTR_RMV_SHORT_WIDTH              1  /* LINEOUTR_RMV_SHORT */
1014#define WM8903_LINEOUTR_ENA_OUTP                0x0004  /* LINEOUTR_ENA_OUTP */
1015#define WM8903_LINEOUTR_ENA_OUTP_MASK           0x0004  /* LINEOUTR_ENA_OUTP */
1016#define WM8903_LINEOUTR_ENA_OUTP_SHIFT               2  /* LINEOUTR_ENA_OUTP */
1017#define WM8903_LINEOUTR_ENA_OUTP_WIDTH               1  /* LINEOUTR_ENA_OUTP */
1018#define WM8903_LINEOUTR_ENA_DLY                 0x0002  /* LINEOUTR_ENA_DLY */
1019#define WM8903_LINEOUTR_ENA_DLY_MASK            0x0002  /* LINEOUTR_ENA_DLY */
1020#define WM8903_LINEOUTR_ENA_DLY_SHIFT                1  /* LINEOUTR_ENA_DLY */
1021#define WM8903_LINEOUTR_ENA_DLY_WIDTH                1  /* LINEOUTR_ENA_DLY */
1022#define WM8903_LINEOUTR_ENA                     0x0001  /* LINEOUTR_ENA */
1023#define WM8903_LINEOUTR_ENA_MASK                0x0001  /* LINEOUTR_ENA */
1024#define WM8903_LINEOUTR_ENA_SHIFT                    0  /* LINEOUTR_ENA */
1025#define WM8903_LINEOUTR_ENA_WIDTH                    1  /* LINEOUTR_ENA */
1026
1027/*
1028 * R98 (0x62) - Charge Pump 0
1029 */
1030#define WM8903_CP_ENA                           0x0001  /* CP_ENA */
1031#define WM8903_CP_ENA_MASK                      0x0001  /* CP_ENA */
1032#define WM8903_CP_ENA_SHIFT                          0  /* CP_ENA */
1033#define WM8903_CP_ENA_WIDTH                          1  /* CP_ENA */
1034
1035/*
1036 * R104 (0x68) - Class W 0
1037 */
1038#define WM8903_CP_DYN_FREQ                      0x0002  /* CP_DYN_FREQ */
1039#define WM8903_CP_DYN_FREQ_MASK                 0x0002  /* CP_DYN_FREQ */
1040#define WM8903_CP_DYN_FREQ_SHIFT                     1  /* CP_DYN_FREQ */
1041#define WM8903_CP_DYN_FREQ_WIDTH                     1  /* CP_DYN_FREQ */
1042#define WM8903_CP_DYN_V                         0x0001  /* CP_DYN_V */
1043#define WM8903_CP_DYN_V_MASK                    0x0001  /* CP_DYN_V */
1044#define WM8903_CP_DYN_V_SHIFT                        0  /* CP_DYN_V */
1045#define WM8903_CP_DYN_V_WIDTH                        1  /* CP_DYN_V */
1046
1047/*
1048 * R108 (0x6C) - Write Sequencer 0
1049 */
1050#define WM8903_WSEQ_ENA                         0x0100  /* WSEQ_ENA */
1051#define WM8903_WSEQ_ENA_MASK                    0x0100  /* WSEQ_ENA */
1052#define WM8903_WSEQ_ENA_SHIFT                        8  /* WSEQ_ENA */
1053#define WM8903_WSEQ_ENA_WIDTH                        1  /* WSEQ_ENA */
1054#define WM8903_WSEQ_WRITE_INDEX_MASK            0x001F  /* WSEQ_WRITE_INDEX - [4:0] */
1055#define WM8903_WSEQ_WRITE_INDEX_SHIFT                0  /* WSEQ_WRITE_INDEX - [4:0] */
1056#define WM8903_WSEQ_WRITE_INDEX_WIDTH                5  /* WSEQ_WRITE_INDEX - [4:0] */
1057
1058/*
1059 * R109 (0x6D) - Write Sequencer 1
1060 */
1061#define WM8903_WSEQ_DATA_WIDTH_MASK             0x7000  /* WSEQ_DATA_WIDTH - [14:12] */
1062#define WM8903_WSEQ_DATA_WIDTH_SHIFT                12  /* WSEQ_DATA_WIDTH - [14:12] */
1063#define WM8903_WSEQ_DATA_WIDTH_WIDTH                 3  /* WSEQ_DATA_WIDTH - [14:12] */
1064#define WM8903_WSEQ_DATA_START_MASK             0x0F00  /* WSEQ_DATA_START - [11:8] */
1065#define WM8903_WSEQ_DATA_START_SHIFT                 8  /* WSEQ_DATA_START - [11:8] */
1066#define WM8903_WSEQ_DATA_START_WIDTH                 4  /* WSEQ_DATA_START - [11:8] */
1067#define WM8903_WSEQ_ADDR_MASK                   0x00FF  /* WSEQ_ADDR - [7:0] */
1068#define WM8903_WSEQ_ADDR_SHIFT                       0  /* WSEQ_ADDR - [7:0] */
1069#define WM8903_WSEQ_ADDR_WIDTH                       8  /* WSEQ_ADDR - [7:0] */
1070
1071/*
1072 * R110 (0x6E) - Write Sequencer 2
1073 */
1074#define WM8903_WSEQ_EOS                         0x4000  /* WSEQ_EOS */
1075#define WM8903_WSEQ_EOS_MASK                    0x4000  /* WSEQ_EOS */
1076#define WM8903_WSEQ_EOS_SHIFT                       14  /* WSEQ_EOS */
1077#define WM8903_WSEQ_EOS_WIDTH                        1  /* WSEQ_EOS */
1078#define WM8903_WSEQ_DELAY_MASK                  0x0F00  /* WSEQ_DELAY - [11:8] */
1079#define WM8903_WSEQ_DELAY_SHIFT                      8  /* WSEQ_DELAY - [11:8] */
1080#define WM8903_WSEQ_DELAY_WIDTH                      4  /* WSEQ_DELAY - [11:8] */
1081#define WM8903_WSEQ_DATA_MASK                   0x00FF  /* WSEQ_DATA - [7:0] */
1082#define WM8903_WSEQ_DATA_SHIFT                       0  /* WSEQ_DATA - [7:0] */
1083#define WM8903_WSEQ_DATA_WIDTH                       8  /* WSEQ_DATA - [7:0] */
1084
1085/*
1086 * R111 (0x6F) - Write Sequencer 3
1087 */
1088#define WM8903_WSEQ_ABORT                       0x0200  /* WSEQ_ABORT */
1089#define WM8903_WSEQ_ABORT_MASK                  0x0200  /* WSEQ_ABORT */
1090#define WM8903_WSEQ_ABORT_SHIFT                      9  /* WSEQ_ABORT */
1091#define WM8903_WSEQ_ABORT_WIDTH                      1  /* WSEQ_ABORT */
1092#define WM8903_WSEQ_START                       0x0100  /* WSEQ_START */
1093#define WM8903_WSEQ_START_MASK                  0x0100  /* WSEQ_START */
1094#define WM8903_WSEQ_START_SHIFT                      8  /* WSEQ_START */
1095#define WM8903_WSEQ_START_WIDTH                      1  /* WSEQ_START */
1096#define WM8903_WSEQ_START_INDEX_MASK            0x003F  /* WSEQ_START_INDEX - [5:0] */
1097#define WM8903_WSEQ_START_INDEX_SHIFT                0  /* WSEQ_START_INDEX - [5:0] */
1098#define WM8903_WSEQ_START_INDEX_WIDTH                6  /* WSEQ_START_INDEX - [5:0] */
1099
1100/*
1101 * R112 (0x70) - Write Sequencer 4
1102 */
1103#define WM8903_WSEQ_CURRENT_INDEX_MASK          0x03F0  /* WSEQ_CURRENT_INDEX - [9:4] */
1104#define WM8903_WSEQ_CURRENT_INDEX_SHIFT              4  /* WSEQ_CURRENT_INDEX - [9:4] */
1105#define WM8903_WSEQ_CURRENT_INDEX_WIDTH              6  /* WSEQ_CURRENT_INDEX - [9:4] */
1106#define WM8903_WSEQ_BUSY                        0x0001  /* WSEQ_BUSY */
1107#define WM8903_WSEQ_BUSY_MASK                   0x0001  /* WSEQ_BUSY */
1108#define WM8903_WSEQ_BUSY_SHIFT                       0  /* WSEQ_BUSY */
1109#define WM8903_WSEQ_BUSY_WIDTH                       1  /* WSEQ_BUSY */
1110
1111/*
1112 * R114 (0x72) - Control Interface
1113 */
1114#define WM8903_MASK_WRITE_ENA                   0x0001  /* MASK_WRITE_ENA */
1115#define WM8903_MASK_WRITE_ENA_MASK              0x0001  /* MASK_WRITE_ENA */
1116#define WM8903_MASK_WRITE_ENA_SHIFT                  0  /* MASK_WRITE_ENA */
1117#define WM8903_MASK_WRITE_ENA_WIDTH                  1  /* MASK_WRITE_ENA */
1118
1119/*
1120 * R121 (0x79) - Interrupt Status 1
1121 */
1122#define WM8903_MICSHRT_EINT                     0x8000  /* MICSHRT_EINT */
1123#define WM8903_MICSHRT_EINT_MASK                0x8000  /* MICSHRT_EINT */
1124#define WM8903_MICSHRT_EINT_SHIFT                   15  /* MICSHRT_EINT */
1125#define WM8903_MICSHRT_EINT_WIDTH                    1  /* MICSHRT_EINT */
1126#define WM8903_MICDET_EINT                      0x4000  /* MICDET_EINT */
1127#define WM8903_MICDET_EINT_MASK                 0x4000  /* MICDET_EINT */
1128#define WM8903_MICDET_EINT_SHIFT                    14  /* MICDET_EINT */
1129#define WM8903_MICDET_EINT_WIDTH                     1  /* MICDET_EINT */
1130#define WM8903_WSEQ_BUSY_EINT                   0x2000  /* WSEQ_BUSY_EINT */
1131#define WM8903_WSEQ_BUSY_EINT_MASK              0x2000  /* WSEQ_BUSY_EINT */
1132#define WM8903_WSEQ_BUSY_EINT_SHIFT                 13  /* WSEQ_BUSY_EINT */
1133#define WM8903_WSEQ_BUSY_EINT_WIDTH                  1  /* WSEQ_BUSY_EINT */
1134#define WM8903_GP5_EINT                         0x0010  /* GP5_EINT */
1135#define WM8903_GP5_EINT_MASK                    0x0010  /* GP5_EINT */
1136#define WM8903_GP5_EINT_SHIFT                        4  /* GP5_EINT */
1137#define WM8903_GP5_EINT_WIDTH                        1  /* GP5_EINT */
1138#define WM8903_GP4_EINT                         0x0008  /* GP4_EINT */
1139#define WM8903_GP4_EINT_MASK                    0x0008  /* GP4_EINT */
1140#define WM8903_GP4_EINT_SHIFT                        3  /* GP4_EINT */
1141#define WM8903_GP4_EINT_WIDTH                        1  /* GP4_EINT */
1142#define WM8903_GP3_EINT                         0x0004  /* GP3_EINT */
1143#define WM8903_GP3_EINT_MASK                    0x0004  /* GP3_EINT */
1144#define WM8903_GP3_EINT_SHIFT                        2  /* GP3_EINT */
1145#define WM8903_GP3_EINT_WIDTH                        1  /* GP3_EINT */
1146#define WM8903_GP2_EINT                         0x0002  /* GP2_EINT */
1147#define WM8903_GP2_EINT_MASK                    0x0002  /* GP2_EINT */
1148#define WM8903_GP2_EINT_SHIFT                        1  /* GP2_EINT */
1149#define WM8903_GP2_EINT_WIDTH                        1  /* GP2_EINT */
1150#define WM8903_GP1_EINT                         0x0001  /* GP1_EINT */
1151#define WM8903_GP1_EINT_MASK                    0x0001  /* GP1_EINT */
1152#define WM8903_GP1_EINT_SHIFT                        0  /* GP1_EINT */
1153#define WM8903_GP1_EINT_WIDTH                        1  /* GP1_EINT */
1154
1155/*
1156 * R122 (0x7A) - Interrupt Status 1 Mask
1157 */
1158#define WM8903_IM_MICSHRT_EINT                  0x8000  /* IM_MICSHRT_EINT */
1159#define WM8903_IM_MICSHRT_EINT_MASK             0x8000  /* IM_MICSHRT_EINT */
1160#define WM8903_IM_MICSHRT_EINT_SHIFT                15  /* IM_MICSHRT_EINT */
1161#define WM8903_IM_MICSHRT_EINT_WIDTH                 1  /* IM_MICSHRT_EINT */
1162#define WM8903_IM_MICDET_EINT                   0x4000  /* IM_MICDET_EINT */
1163#define WM8903_IM_MICDET_EINT_MASK              0x4000  /* IM_MICDET_EINT */
1164#define WM8903_IM_MICDET_EINT_SHIFT                 14  /* IM_MICDET_EINT */
1165#define WM8903_IM_MICDET_EINT_WIDTH                  1  /* IM_MICDET_EINT */
1166#define WM8903_IM_WSEQ_BUSY_EINT                0x2000  /* IM_WSEQ_BUSY_EINT */
1167#define WM8903_IM_WSEQ_BUSY_EINT_MASK           0x2000  /* IM_WSEQ_BUSY_EINT */
1168#define WM8903_IM_WSEQ_BUSY_EINT_SHIFT              13  /* IM_WSEQ_BUSY_EINT */
1169#define WM8903_IM_WSEQ_BUSY_EINT_WIDTH               1  /* IM_WSEQ_BUSY_EINT */
1170#define WM8903_IM_GP5_EINT                      0x0010  /* IM_GP5_EINT */
1171#define WM8903_IM_GP5_EINT_MASK                 0x0010  /* IM_GP5_EINT */
1172#define WM8903_IM_GP5_EINT_SHIFT                     4  /* IM_GP5_EINT */
1173#define WM8903_IM_GP5_EINT_WIDTH                     1  /* IM_GP5_EINT */
1174#define WM8903_IM_GP4_EINT                      0x0008  /* IM_GP4_EINT */
1175#define WM8903_IM_GP4_EINT_MASK                 0x0008  /* IM_GP4_EINT */
1176#define WM8903_IM_GP4_EINT_SHIFT                     3  /* IM_GP4_EINT */
1177#define WM8903_IM_GP4_EINT_WIDTH                     1  /* IM_GP4_EINT */
1178#define WM8903_IM_GP3_EINT                      0x0004  /* IM_GP3_EINT */
1179#define WM8903_IM_GP3_EINT_MASK                 0x0004  /* IM_GP3_EINT */
1180#define WM8903_IM_GP3_EINT_SHIFT                     2  /* IM_GP3_EINT */
1181#define WM8903_IM_GP3_EINT_WIDTH                     1  /* IM_GP3_EINT */
1182#define WM8903_IM_GP2_EINT                      0x0002  /* IM_GP2_EINT */
1183#define WM8903_IM_GP2_EINT_MASK                 0x0002  /* IM_GP2_EINT */
1184#define WM8903_IM_GP2_EINT_SHIFT                     1  /* IM_GP2_EINT */
1185#define WM8903_IM_GP2_EINT_WIDTH                     1  /* IM_GP2_EINT */
1186#define WM8903_IM_GP1_EINT                      0x0001  /* IM_GP1_EINT */
1187#define WM8903_IM_GP1_EINT_MASK                 0x0001  /* IM_GP1_EINT */
1188#define WM8903_IM_GP1_EINT_SHIFT                     0  /* IM_GP1_EINT */
1189#define WM8903_IM_GP1_EINT_WIDTH                     1  /* IM_GP1_EINT */
1190
1191/*
1192 * R123 (0x7B) - Interrupt Polarity 1
1193 */
1194#define WM8903_MICSHRT_INV                      0x8000  /* MICSHRT_INV */
1195#define WM8903_MICSHRT_INV_MASK                 0x8000  /* MICSHRT_INV */
1196#define WM8903_MICSHRT_INV_SHIFT                    15  /* MICSHRT_INV */
1197#define WM8903_MICSHRT_INV_WIDTH                     1  /* MICSHRT_INV */
1198#define WM8903_MICDET_INV                       0x4000  /* MICDET_INV */
1199#define WM8903_MICDET_INV_MASK                  0x4000  /* MICDET_INV */
1200#define WM8903_MICDET_INV_SHIFT                     14  /* MICDET_INV */
1201#define WM8903_MICDET_INV_WIDTH                      1  /* MICDET_INV */
1202
1203/*
1204 * R126 (0x7E) - Interrupt Control
1205 */
1206#define WM8903_IRQ_POL                          0x0001  /* IRQ_POL */
1207#define WM8903_IRQ_POL_MASK                     0x0001  /* IRQ_POL */
1208#define WM8903_IRQ_POL_SHIFT                         0  /* IRQ_POL */
1209#define WM8903_IRQ_POL_WIDTH                         1  /* IRQ_POL */
1210
1211/*
1212 * R129 (0x81) - Control Interface Test 1
1213 */
1214#define WM8903_USER_KEY                         0x0002  /* USER_KEY */
1215#define WM8903_USER_KEY_MASK                    0x0002  /* USER_KEY */
1216#define WM8903_USER_KEY_SHIFT                        1  /* USER_KEY */
1217#define WM8903_USER_KEY_WIDTH                        1  /* USER_KEY */
1218#define WM8903_TEST_KEY                         0x0001  /* TEST_KEY */
1219#define WM8903_TEST_KEY_MASK                    0x0001  /* TEST_KEY */
1220#define WM8903_TEST_KEY_SHIFT                        0  /* TEST_KEY */
1221#define WM8903_TEST_KEY_WIDTH                        1  /* TEST_KEY */
1222
1223/*
1224 * R149 (0x95) - Charge Pump Test 1
1225 */
1226#define WM8903_CP_SW_KELVIN_MODE_MASK           0x0006  /* CP_SW_KELVIN_MODE - [2:1] */
1227#define WM8903_CP_SW_KELVIN_MODE_SHIFT               1  /* CP_SW_KELVIN_MODE - [2:1] */
1228#define WM8903_CP_SW_KELVIN_MODE_WIDTH               2  /* CP_SW_KELVIN_MODE - [2:1] */
1229
1230/*
1231 * R164 (0xA4) - Clock Rate Test 4
1232 */
1233#define WM8903_ADC_DIG_MIC                      0x0200  /* ADC_DIG_MIC */
1234#define WM8903_ADC_DIG_MIC_MASK                 0x0200  /* ADC_DIG_MIC */
1235#define WM8903_ADC_DIG_MIC_SHIFT                     9  /* ADC_DIG_MIC */
1236#define WM8903_ADC_DIG_MIC_WIDTH                     1  /* ADC_DIG_MIC */
1237
1238/*
1239 * R172 (0xAC) - Analogue Output Bias 0
1240 */
1241#define WM8903_PGA_BIAS_MASK                    0x0070  /* PGA_BIAS - [6:4] */
1242#define WM8903_PGA_BIAS_SHIFT                        4  /* PGA_BIAS - [6:4] */
1243#define WM8903_PGA_BIAS_WIDTH                        3  /* PGA_BIAS - [6:4] */
1244
1245#endif
1246